blob: c380b7e8f1c60b9f67263aa7bbc77459377c7b3b [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedelc5b5da92016-07-06 11:55:37 +020092#define FLUSH_QUEUE_SIZE 256
93
94struct flush_queue_entry {
95 unsigned long iova_pfn;
96 unsigned long pages;
97 struct dma_ops_domain *dma_dom;
98};
99
100struct flush_queue {
101 spinlock_t lock;
102 unsigned next;
103 struct flush_queue_entry *entries;
104};
105
Wei Yongjuna5604f22016-07-28 02:09:53 +0000106static DEFINE_PER_CPU(struct flush_queue, flush_queue);
Joerg Roedelc5b5da92016-07-06 11:55:37 +0200107
Joerg Roedelbb279472016-07-06 13:56:36 +0200108static atomic_t queue_timer_on;
109static struct timer_list queue_timer;
110
Joerg Roedel0feae532009-08-26 15:26:30 +0200111/*
112 * Domain for untranslated devices - only allocated
113 * if iommu=pt passed on kernel cmd line.
114 */
Thierry Redingb22f6432014-06-27 09:03:12 +0200115static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100116
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100117static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100118int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100119
Joerg Roedelac1534a2012-06-21 14:52:40 +0200120static struct dma_map_ops amd_iommu_dma_ops;
121
Joerg Roedel431b2a22008-07-11 17:14:22 +0200122/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200123 * This struct contains device specific data for the IOMMU
124 */
125struct iommu_dev_data {
126 struct list_head list; /* For domain->dev_list */
127 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200128 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200129 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200130 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200131 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200132 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200133 struct {
134 bool enabled;
135 int qdep;
136 } ats; /* ATS state */
137 bool pri_tlp; /* PASID TLB required for
138 PPR completions */
139 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500140 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel50917e22014-08-05 16:38:38 +0200141};
142
143/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200144 * general struct to manage commands send to an IOMMU
145 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200146struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200147 u32 data[4];
148};
149
Joerg Roedel05152a02012-06-15 16:53:51 +0200150struct kmem_cache *amd_iommu_irq_cache;
151
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200152static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200153static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100154static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700155
Joerg Roedel007b74b2015-12-21 12:53:54 +0100156/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100157 * Data container for a dma_ops specific protection domain
158 */
159struct dma_ops_domain {
160 /* generic protection domain information */
161 struct protection_domain domain;
162
Joerg Roedel307d5852016-07-05 11:54:04 +0200163 /* IOVA RB-Tree */
164 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100165};
166
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200167static struct iova_domain reserved_iova_ranges;
168static struct lock_class_key reserved_rbtree_key;
169
Joerg Roedel15898bb2009-11-24 15:39:42 +0100170/****************************************************************************
171 *
172 * Helper functions
173 *
174 ****************************************************************************/
175
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400176static inline int match_hid_uid(struct device *dev,
177 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100178{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400179 const char *hid, *uid;
180
181 hid = acpi_device_hid(ACPI_COMPANION(dev));
182 uid = acpi_device_uid(ACPI_COMPANION(dev));
183
184 if (!hid || !(*hid))
185 return -ENODEV;
186
187 if (!uid || !(*uid))
188 return strcmp(hid, entry->hid);
189
190 if (!(*entry->uid))
191 return strcmp(hid, entry->hid);
192
193 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100194}
195
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400196static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200197{
198 struct pci_dev *pdev = to_pci_dev(dev);
199
200 return PCI_DEVID(pdev->bus->number, pdev->devfn);
201}
202
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400203static inline int get_acpihid_device_id(struct device *dev,
204 struct acpihid_map_entry **entry)
205{
206 struct acpihid_map_entry *p;
207
208 list_for_each_entry(p, &acpihid_map, list) {
209 if (!match_hid_uid(dev, p)) {
210 if (entry)
211 *entry = p;
212 return p->devid;
213 }
214 }
215 return -EINVAL;
216}
217
218static inline int get_device_id(struct device *dev)
219{
220 int devid;
221
222 if (dev_is_pci(dev))
223 devid = get_pci_device_id(dev);
224 else
225 devid = get_acpihid_device_id(dev, NULL);
226
227 return devid;
228}
229
Joerg Roedel15898bb2009-11-24 15:39:42 +0100230static struct protection_domain *to_pdomain(struct iommu_domain *dom)
231{
232 return container_of(dom, struct protection_domain, domain);
233}
234
Joerg Roedelb3311b02016-07-08 13:31:31 +0200235static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
236{
237 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
238 return container_of(domain, struct dma_ops_domain, domain);
239}
240
Joerg Roedelf62dda62011-06-09 12:55:35 +0200241static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200242{
243 struct iommu_dev_data *dev_data;
244 unsigned long flags;
245
246 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
247 if (!dev_data)
248 return NULL;
249
Joerg Roedelf62dda62011-06-09 12:55:35 +0200250 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200251
252 spin_lock_irqsave(&dev_data_list_lock, flags);
253 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
254 spin_unlock_irqrestore(&dev_data_list_lock, flags);
255
256 return dev_data;
257}
258
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200259static struct iommu_dev_data *search_dev_data(u16 devid)
260{
261 struct iommu_dev_data *dev_data;
262 unsigned long flags;
263
264 spin_lock_irqsave(&dev_data_list_lock, flags);
265 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
266 if (dev_data->devid == devid)
267 goto out_unlock;
268 }
269
270 dev_data = NULL;
271
272out_unlock:
273 spin_unlock_irqrestore(&dev_data_list_lock, flags);
274
275 return dev_data;
276}
277
Joerg Roedele3156042016-04-08 15:12:24 +0200278static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
279{
280 *(u16 *)data = alias;
281 return 0;
282}
283
284static u16 get_alias(struct device *dev)
285{
286 struct pci_dev *pdev = to_pci_dev(dev);
287 u16 devid, ivrs_alias, pci_alias;
288
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200289 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200290 devid = get_device_id(dev);
291 ivrs_alias = amd_iommu_alias_table[devid];
292 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
293
294 if (ivrs_alias == pci_alias)
295 return ivrs_alias;
296
297 /*
298 * DMA alias showdown
299 *
300 * The IVRS is fairly reliable in telling us about aliases, but it
301 * can't know about every screwy device. If we don't have an IVRS
302 * reported alias, use the PCI reported alias. In that case we may
303 * still need to initialize the rlookup and dev_table entries if the
304 * alias is to a non-existent device.
305 */
306 if (ivrs_alias == devid) {
307 if (!amd_iommu_rlookup_table[pci_alias]) {
308 amd_iommu_rlookup_table[pci_alias] =
309 amd_iommu_rlookup_table[devid];
310 memcpy(amd_iommu_dev_table[pci_alias].data,
311 amd_iommu_dev_table[devid].data,
312 sizeof(amd_iommu_dev_table[pci_alias].data));
313 }
314
315 return pci_alias;
316 }
317
318 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
319 "for device %s[%04x:%04x], kernel reported alias "
320 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
321 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
322 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
323 PCI_FUNC(pci_alias));
324
325 /*
326 * If we don't have a PCI DMA alias and the IVRS alias is on the same
327 * bus, then the IVRS table may know about a quirk that we don't.
328 */
329 if (pci_alias == devid &&
330 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700331 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200332 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
333 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
334 dev_name(dev));
335 }
336
337 return ivrs_alias;
338}
339
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200340static struct iommu_dev_data *find_dev_data(u16 devid)
341{
342 struct iommu_dev_data *dev_data;
343
344 dev_data = search_dev_data(devid);
345
346 if (dev_data == NULL)
347 dev_data = alloc_dev_data(devid);
348
349 return dev_data;
350}
351
Joerg Roedel657cbb62009-11-23 15:26:46 +0100352static struct iommu_dev_data *get_dev_data(struct device *dev)
353{
354 return dev->archdata.iommu;
355}
356
Wan Zongshunb097d112016-04-01 09:06:04 -0400357/*
358* Find or create an IOMMU group for a acpihid device.
359*/
360static struct iommu_group *acpihid_device_group(struct device *dev)
361{
362 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300363 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400364
365 devid = get_acpihid_device_id(dev, &entry);
366 if (devid < 0)
367 return ERR_PTR(devid);
368
369 list_for_each_entry(p, &acpihid_map, list) {
370 if ((devid == p->devid) && p->group)
371 entry->group = p->group;
372 }
373
374 if (!entry->group)
375 entry->group = generic_device_group(dev);
376
377 return entry->group;
378}
379
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100380static bool pci_iommuv2_capable(struct pci_dev *pdev)
381{
382 static const int caps[] = {
383 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100384 PCI_EXT_CAP_ID_PRI,
385 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100386 };
387 int i, pos;
388
389 for (i = 0; i < 3; ++i) {
390 pos = pci_find_ext_capability(pdev, caps[i]);
391 if (pos == 0)
392 return false;
393 }
394
395 return true;
396}
397
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100398static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
399{
400 struct iommu_dev_data *dev_data;
401
402 dev_data = get_dev_data(&pdev->dev);
403
404 return dev_data->errata & (1 << erratum) ? true : false;
405}
406
Joerg Roedel71c70982009-11-24 16:43:06 +0100407/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100408 * This function checks if the driver got a valid device from the caller to
409 * avoid dereferencing invalid pointers.
410 */
411static bool check_device(struct device *dev)
412{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400413 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100414
415 if (!dev || !dev->dma_mask)
416 return false;
417
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100418 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200419 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400420 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100421
422 /* Out of our scope? */
423 if (devid > amd_iommu_last_bdf)
424 return false;
425
426 if (amd_iommu_rlookup_table[devid] == NULL)
427 return false;
428
429 return true;
430}
431
Alex Williamson25b11ce2014-09-19 10:03:13 -0600432static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600433{
Alex Williamson2851db22012-10-08 22:49:41 -0600434 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600435
Alex Williamson65d53522014-07-03 09:51:30 -0600436 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200437 if (IS_ERR(group))
438 return;
439
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200440 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600441}
442
443static int iommu_init_device(struct device *dev)
444{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600445 struct iommu_dev_data *dev_data;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400446 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600447
448 if (dev->archdata.iommu)
449 return 0;
450
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400451 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200452 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 return devid;
454
455 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600456 if (!dev_data)
457 return -ENOMEM;
458
Joerg Roedele3156042016-04-08 15:12:24 +0200459 dev_data->alias = get_alias(dev);
460
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400461 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100462 struct amd_iommu *iommu;
463
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400464 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100465 dev_data->iommu_v2 = iommu->is_iommu_v2;
466 }
467
Joerg Roedel657cbb62009-11-23 15:26:46 +0100468 dev->archdata.iommu = dev_data;
469
Alex Williamson066f2e92014-06-12 16:12:37 -0600470 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
471 dev);
472
Joerg Roedel657cbb62009-11-23 15:26:46 +0100473 return 0;
474}
475
Joerg Roedel26018872011-06-06 16:50:14 +0200476static void iommu_ignore_device(struct device *dev)
477{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400478 u16 alias;
479 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200480
481 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200482 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400483 return;
484
Joerg Roedele3156042016-04-08 15:12:24 +0200485 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200486
487 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
488 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
489
490 amd_iommu_rlookup_table[devid] = NULL;
491 amd_iommu_rlookup_table[alias] = NULL;
492}
493
Joerg Roedel657cbb62009-11-23 15:26:46 +0100494static void iommu_uninit_device(struct device *dev)
495{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400496 int devid;
497 struct iommu_dev_data *dev_data;
Alex Williamsonc1931092014-07-03 09:51:24 -0600498
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400499 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200500 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400501 return;
502
503 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600504 if (!dev_data)
505 return;
506
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100507 if (dev_data->domain)
508 detach_device(dev);
509
Alex Williamson066f2e92014-06-12 16:12:37 -0600510 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
511 dev);
512
Alex Williamson9dcd6132012-05-30 14:19:07 -0600513 iommu_group_remove_device(dev);
514
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200515 /* Remove dma-ops */
516 dev->archdata.dma_ops = NULL;
517
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200518 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600519 * We keep dev_data around for unplugged devices and reuse it when the
520 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200521 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100522}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100523
Joerg Roedel431b2a22008-07-11 17:14:22 +0200524/****************************************************************************
525 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200526 * Interrupt handling functions
527 *
528 ****************************************************************************/
529
Joerg Roedele3e59872009-09-03 14:02:10 +0200530static void dump_dte_entry(u16 devid)
531{
532 int i;
533
Joerg Roedelee6c2862011-11-09 12:06:03 +0100534 for (i = 0; i < 4; ++i)
535 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200536 amd_iommu_dev_table[devid].data[i]);
537}
538
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200539static void dump_command(unsigned long phys_addr)
540{
541 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
542 int i;
543
544 for (i = 0; i < 4; ++i)
545 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
546}
547
Joerg Roedela345b232009-09-03 15:01:43 +0200548static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200549{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200550 int type, devid, domid, flags;
551 volatile u32 *event = __evt;
552 int count = 0;
553 u64 address;
554
555retry:
556 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
557 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
558 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
559 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
560 address = (u64)(((u64)event[3]) << 32) | event[2];
561
562 if (type == 0) {
563 /* Did we hit the erratum? */
564 if (++count == LOOP_TIMEOUT) {
565 pr_err("AMD-Vi: No event written to event log\n");
566 return;
567 }
568 udelay(1);
569 goto retry;
570 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200571
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200572 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200573
574 switch (type) {
575 case EVENT_TYPE_ILL_DEV:
576 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
577 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700578 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200579 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200580 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581 break;
582 case EVENT_TYPE_IO_FAULT:
583 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
584 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700585 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200586 domid, address, flags);
587 break;
588 case EVENT_TYPE_DEV_TAB_ERR:
589 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
590 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700591 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200592 address, flags);
593 break;
594 case EVENT_TYPE_PAGE_TAB_ERR:
595 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
596 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700597 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200598 domid, address, flags);
599 break;
600 case EVENT_TYPE_ILL_CMD:
601 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200602 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200603 break;
604 case EVENT_TYPE_CMD_HARD_ERR:
605 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
606 "flags=0x%04x]\n", address, flags);
607 break;
608 case EVENT_TYPE_IOTLB_INV_TO:
609 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
610 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700611 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200612 address);
613 break;
614 case EVENT_TYPE_INV_DEV_REQ:
615 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
616 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700617 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200618 address, flags);
619 break;
620 default:
621 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
622 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200623
624 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625}
626
627static void iommu_poll_events(struct amd_iommu *iommu)
628{
629 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200630
631 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
632 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
633
634 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200635 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200636 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637 }
638
639 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640}
641
Joerg Roedeleee53532012-06-01 15:20:23 +0200642static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100643{
644 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100645
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100646 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
647 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
648 return;
649 }
650
651 fault.address = raw[1];
652 fault.pasid = PPR_PASID(raw[0]);
653 fault.device_id = PPR_DEVID(raw[0]);
654 fault.tag = PPR_TAG(raw[0]);
655 fault.flags = PPR_FLAGS(raw[0]);
656
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100657 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
658}
659
660static void iommu_poll_ppr_log(struct amd_iommu *iommu)
661{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100662 u32 head, tail;
663
664 if (iommu->ppr_log == NULL)
665 return;
666
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100667 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
668 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
669
670 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200671 volatile u64 *raw;
672 u64 entry[2];
673 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100674
Joerg Roedeleee53532012-06-01 15:20:23 +0200675 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676
Joerg Roedeleee53532012-06-01 15:20:23 +0200677 /*
678 * Hardware bug: Interrupt may arrive before the entry is
679 * written to memory. If this happens we need to wait for the
680 * entry to arrive.
681 */
682 for (i = 0; i < LOOP_TIMEOUT; ++i) {
683 if (PPR_REQ_TYPE(raw[0]) != 0)
684 break;
685 udelay(1);
686 }
687
688 /* Avoid memcpy function-call overhead */
689 entry[0] = raw[0];
690 entry[1] = raw[1];
691
692 /*
693 * To detect the hardware bug we need to clear the entry
694 * back to zero.
695 */
696 raw[0] = raw[1] = 0UL;
697
698 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100699 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
700 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200701
Joerg Roedeleee53532012-06-01 15:20:23 +0200702 /* Handle PPR entry */
703 iommu_handle_ppr_entry(iommu, entry);
704
Joerg Roedeleee53532012-06-01 15:20:23 +0200705 /* Refresh ring-buffer information */
706 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100707 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
708 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709}
710
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500711#ifdef CONFIG_IRQ_REMAP
712static int (*iommu_ga_log_notifier)(u32);
713
714int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
715{
716 iommu_ga_log_notifier = notifier;
717
718 return 0;
719}
720EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
721
722static void iommu_poll_ga_log(struct amd_iommu *iommu)
723{
724 u32 head, tail, cnt = 0;
725
726 if (iommu->ga_log == NULL)
727 return;
728
729 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
730 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
731
732 while (head != tail) {
733 volatile u64 *raw;
734 u64 log_entry;
735
736 raw = (u64 *)(iommu->ga_log + head);
737 cnt++;
738
739 /* Avoid memcpy function-call overhead */
740 log_entry = *raw;
741
742 /* Update head pointer of hardware ring-buffer */
743 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
744 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
745
746 /* Handle GA entry */
747 switch (GA_REQ_TYPE(log_entry)) {
748 case GA_GUEST_NR:
749 if (!iommu_ga_log_notifier)
750 break;
751
752 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
753 __func__, GA_DEVID(log_entry),
754 GA_TAG(log_entry));
755
756 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
757 pr_err("AMD-Vi: GA log notifier failed.\n");
758 break;
759 default:
760 break;
761 }
762 }
763}
764#endif /* CONFIG_IRQ_REMAP */
765
766#define AMD_IOMMU_INT_MASK \
767 (MMIO_STATUS_EVT_INT_MASK | \
768 MMIO_STATUS_PPR_INT_MASK | \
769 MMIO_STATUS_GALOG_INT_MASK)
770
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200771irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200772{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500773 struct amd_iommu *iommu = (struct amd_iommu *) data;
774 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200775
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500776 while (status & AMD_IOMMU_INT_MASK) {
777 /* Enable EVT and PPR and GA interrupts again */
778 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500779 iommu->mmio_base + MMIO_STATUS_OFFSET);
780
781 if (status & MMIO_STATUS_EVT_INT_MASK) {
782 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
783 iommu_poll_events(iommu);
784 }
785
786 if (status & MMIO_STATUS_PPR_INT_MASK) {
787 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
788 iommu_poll_ppr_log(iommu);
789 }
790
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500791#ifdef CONFIG_IRQ_REMAP
792 if (status & MMIO_STATUS_GALOG_INT_MASK) {
793 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
794 iommu_poll_ga_log(iommu);
795 }
796#endif
797
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500798 /*
799 * Hardware bug: ERBT1312
800 * When re-enabling interrupt (by writing 1
801 * to clear the bit), the hardware might also try to set
802 * the interrupt bit in the event status register.
803 * In this scenario, the bit will be set, and disable
804 * subsequent interrupts.
805 *
806 * Workaround: The IOMMU driver should read back the
807 * status register and check if the interrupt bits are cleared.
808 * If not, driver will need to go through the interrupt handler
809 * again and re-clear the bits
810 */
811 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100812 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200813 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200814}
815
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200816irqreturn_t amd_iommu_int_handler(int irq, void *data)
817{
818 return IRQ_WAKE_THREAD;
819}
820
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200821/****************************************************************************
822 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200823 * IOMMU command queuing functions
824 *
825 ****************************************************************************/
826
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200827static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200828{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200829 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200830
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200831 while (*sem == 0 && i < LOOP_TIMEOUT) {
832 udelay(1);
833 i += 1;
834 }
835
836 if (i == LOOP_TIMEOUT) {
837 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
838 return -EIO;
839 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200840
841 return 0;
842}
843
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200844static void copy_cmd_to_buffer(struct amd_iommu *iommu,
845 struct iommu_cmd *cmd,
846 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200848 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200849
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200850 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200851 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200852
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200853 /* Copy command to buffer */
854 memcpy(target, cmd, sizeof(*cmd));
855
856 /* Tell the IOMMU about it */
857 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
858}
859
Joerg Roedel815b33f2011-04-06 17:26:49 +0200860static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200861{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200862 WARN_ON(address & 0x7ULL);
863
Joerg Roedelded46732011-04-06 10:53:48 +0200864 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200865 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
866 cmd->data[1] = upper_32_bits(__pa(address));
867 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200868 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
869}
870
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200871static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
872{
873 memset(cmd, 0, sizeof(*cmd));
874 cmd->data[0] = devid;
875 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
876}
877
Joerg Roedel11b64022011-04-06 11:49:28 +0200878static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
879 size_t size, u16 domid, int pde)
880{
881 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100882 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200883
884 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100885 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200886
887 if (pages > 1) {
888 /*
889 * If we have to flush more than one page, flush all
890 * TLB entries for this domain
891 */
892 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100893 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200894 }
895
896 address &= PAGE_MASK;
897
898 memset(cmd, 0, sizeof(*cmd));
899 cmd->data[1] |= domid;
900 cmd->data[2] = lower_32_bits(address);
901 cmd->data[3] = upper_32_bits(address);
902 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
903 if (s) /* size bit - we flush more than one 4kb page */
904 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200905 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
907}
908
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200909static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
910 u64 address, size_t size)
911{
912 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100913 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200914
915 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100916 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200917
918 if (pages > 1) {
919 /*
920 * If we have to flush more than one page, flush all
921 * TLB entries for this domain
922 */
923 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100924 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200925 }
926
927 address &= PAGE_MASK;
928
929 memset(cmd, 0, sizeof(*cmd));
930 cmd->data[0] = devid;
931 cmd->data[0] |= (qdep & 0xff) << 24;
932 cmd->data[1] = devid;
933 cmd->data[2] = lower_32_bits(address);
934 cmd->data[3] = upper_32_bits(address);
935 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
936 if (s)
937 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
938}
939
Joerg Roedel22e266c2011-11-21 15:59:08 +0100940static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
941 u64 address, bool size)
942{
943 memset(cmd, 0, sizeof(*cmd));
944
945 address &= ~(0xfffULL);
946
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600947 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100948 cmd->data[1] = domid;
949 cmd->data[2] = lower_32_bits(address);
950 cmd->data[3] = upper_32_bits(address);
951 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
952 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
953 if (size)
954 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
955 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
956}
957
958static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
959 int qdep, u64 address, bool size)
960{
961 memset(cmd, 0, sizeof(*cmd));
962
963 address &= ~(0xfffULL);
964
965 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600966 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100967 cmd->data[0] |= (qdep & 0xff) << 24;
968 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600969 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100970 cmd->data[2] = lower_32_bits(address);
971 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
972 cmd->data[3] = upper_32_bits(address);
973 if (size)
974 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
975 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
976}
977
Joerg Roedelc99afa22011-11-21 18:19:25 +0100978static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
979 int status, int tag, bool gn)
980{
981 memset(cmd, 0, sizeof(*cmd));
982
983 cmd->data[0] = devid;
984 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600985 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100986 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
987 }
988 cmd->data[3] = tag & 0x1ff;
989 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
990
991 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
992}
993
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200994static void build_inv_all(struct iommu_cmd *cmd)
995{
996 memset(cmd, 0, sizeof(*cmd));
997 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200998}
999
Joerg Roedel7ef27982012-06-21 16:46:04 +02001000static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1001{
1002 memset(cmd, 0, sizeof(*cmd));
1003 cmd->data[0] = devid;
1004 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1005}
1006
Joerg Roedel431b2a22008-07-11 17:14:22 +02001007/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001008 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001009 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001010 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001011static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1012 struct iommu_cmd *cmd,
1013 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001014{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001015 u32 left, tail, head, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001016
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001017again:
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001018
1019 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1020 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +02001021 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1022 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001023
Huang Rui21488352016-12-12 07:28:26 -05001024 if (left <= 0x20) {
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001025 struct iommu_cmd sync_cmd;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001026 int ret;
1027
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001028 iommu->cmd_sem = 0;
1029
1030 build_completion_wait(&sync_cmd, (u64)&iommu->cmd_sem);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1032
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001033 if ((ret = wait_on_sem(&iommu->cmd_sem)) != 0)
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001034 return ret;
1035
1036 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001037 }
1038
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001039 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001040
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001041 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001042 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001043
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001044 return 0;
1045}
1046
1047static int iommu_queue_command_sync(struct amd_iommu *iommu,
1048 struct iommu_cmd *cmd,
1049 bool sync)
1050{
1051 unsigned long flags;
1052 int ret;
1053
1054 spin_lock_irqsave(&iommu->lock, flags);
1055 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001056 spin_unlock_irqrestore(&iommu->lock, flags);
1057
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001058 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001059}
1060
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001061static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1062{
1063 return iommu_queue_command_sync(iommu, cmd, true);
1064}
1065
Joerg Roedel8d201962008-12-02 20:34:41 +01001066/*
1067 * This function queues a completion wait command into the command
1068 * buffer of an IOMMU
1069 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001070static int iommu_completion_wait(struct amd_iommu *iommu)
1071{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001072 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001073 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001074 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001075
1076 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001077 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001078
Joerg Roedel8d201962008-12-02 20:34:41 +01001079
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001080 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1081
1082 spin_lock_irqsave(&iommu->lock, flags);
1083
1084 iommu->cmd_sem = 0;
1085
1086 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001087 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001088 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001089
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001090 ret = wait_on_sem(&iommu->cmd_sem);
1091
1092out_unlock:
1093 spin_unlock_irqrestore(&iommu->lock, flags);
1094
1095 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001096}
1097
Joerg Roedeld8c13082011-04-06 18:51:26 +02001098static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001099{
1100 struct iommu_cmd cmd;
1101
Joerg Roedeld8c13082011-04-06 18:51:26 +02001102 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001103
Joerg Roedeld8c13082011-04-06 18:51:26 +02001104 return iommu_queue_command(iommu, &cmd);
1105}
1106
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001107static void iommu_flush_dte_all(struct amd_iommu *iommu)
1108{
1109 u32 devid;
1110
1111 for (devid = 0; devid <= 0xffff; ++devid)
1112 iommu_flush_dte(iommu, devid);
1113
1114 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001115}
1116
1117/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001118 * This function uses heavy locking and may disable irqs for some time. But
1119 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001120 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001121static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001122{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001123 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001124
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001125 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1126 struct iommu_cmd cmd;
1127 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1128 dom_id, 1);
1129 iommu_queue_command(iommu, &cmd);
1130 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001131
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001132 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001133}
1134
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001135static void iommu_flush_all(struct amd_iommu *iommu)
1136{
1137 struct iommu_cmd cmd;
1138
1139 build_inv_all(&cmd);
1140
1141 iommu_queue_command(iommu, &cmd);
1142 iommu_completion_wait(iommu);
1143}
1144
Joerg Roedel7ef27982012-06-21 16:46:04 +02001145static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1146{
1147 struct iommu_cmd cmd;
1148
1149 build_inv_irt(&cmd, devid);
1150
1151 iommu_queue_command(iommu, &cmd);
1152}
1153
1154static void iommu_flush_irt_all(struct amd_iommu *iommu)
1155{
1156 u32 devid;
1157
1158 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1159 iommu_flush_irt(iommu, devid);
1160
1161 iommu_completion_wait(iommu);
1162}
1163
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001164void iommu_flush_all_caches(struct amd_iommu *iommu)
1165{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001166 if (iommu_feature(iommu, FEATURE_IA)) {
1167 iommu_flush_all(iommu);
1168 } else {
1169 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001170 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001171 iommu_flush_tlb_all(iommu);
1172 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001173}
1174
Joerg Roedel431b2a22008-07-11 17:14:22 +02001175/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001176 * Command send function for flushing on-device TLB
1177 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001178static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1179 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001180{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001181 struct amd_iommu *iommu;
1182 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001183 int qdep;
1184
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001185 qdep = dev_data->ats.qdep;
1186 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001187
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001188 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001189
1190 return iommu_queue_command(iommu, &cmd);
1191}
1192
1193/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001194 * Command send function for invalidating a device table entry
1195 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001196static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001197{
1198 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001199 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001200 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001201
Joerg Roedel6c542042011-06-09 17:07:31 +02001202 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001203 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001204
Joerg Roedelf62dda62011-06-09 12:55:35 +02001205 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001206 if (!ret && alias != dev_data->devid)
1207 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001208 if (ret)
1209 return ret;
1210
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001211 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001212 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001213
1214 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001215}
1216
Joerg Roedel431b2a22008-07-11 17:14:22 +02001217/*
1218 * TLB invalidation function which is called from the mapping functions.
1219 * It invalidates a single PTE if the range to flush is within a single
1220 * page. Otherwise it flushes the whole TLB of the IOMMU.
1221 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001222static void __domain_flush_pages(struct protection_domain *domain,
1223 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001224{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001225 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001226 struct iommu_cmd cmd;
1227 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001228
Joerg Roedel11b64022011-04-06 11:49:28 +02001229 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001230
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001231 for (i = 0; i < amd_iommus_present; ++i) {
1232 if (!domain->dev_iommu[i])
1233 continue;
1234
1235 /*
1236 * Devices of this domain are behind this IOMMU
1237 * We need a TLB flush
1238 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001239 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001240 }
1241
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001242 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001243
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001244 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001245 continue;
1246
Joerg Roedel6c542042011-06-09 17:07:31 +02001247 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248 }
1249
Joerg Roedel11b64022011-04-06 11:49:28 +02001250 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001251}
1252
Joerg Roedel17b124b2011-04-06 18:01:35 +02001253static void domain_flush_pages(struct protection_domain *domain,
1254 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001255{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001256 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001257}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001258
Joerg Roedel1c655772008-09-04 18:40:05 +02001259/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001260static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001261{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001262 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001263}
1264
Chris Wright42a49f92009-06-15 15:42:00 +02001265/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001266static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001267{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001268 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1269}
1270
1271static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001272{
1273 int i;
1274
1275 for (i = 0; i < amd_iommus_present; ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001276 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001277 continue;
1278
1279 /*
1280 * Devices of this domain are behind this IOMMU
1281 * We need to wait for completion of all commands.
1282 */
1283 iommu_completion_wait(amd_iommus[i]);
1284 }
1285}
1286
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001287
Joerg Roedel43f49602008-12-02 21:01:12 +01001288/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001289 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001290 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001291static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001292{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001293 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001294
1295 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001296 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001297}
1298
Joerg Roedel431b2a22008-07-11 17:14:22 +02001299/****************************************************************************
1300 *
1301 * The functions below are used the create the page table mappings for
1302 * unity mapped regions.
1303 *
1304 ****************************************************************************/
1305
1306/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001307 * This function is used to add another level to an IO page table. Adding
1308 * another level increases the size of the address space by 9 bits to a size up
1309 * to 64 bits.
1310 */
1311static bool increase_address_space(struct protection_domain *domain,
1312 gfp_t gfp)
1313{
1314 u64 *pte;
1315
1316 if (domain->mode == PAGE_MODE_6_LEVEL)
1317 /* address space already 64 bit large */
1318 return false;
1319
1320 pte = (void *)get_zeroed_page(gfp);
1321 if (!pte)
1322 return false;
1323
1324 *pte = PM_LEVEL_PDE(domain->mode,
1325 virt_to_phys(domain->pt_root));
1326 domain->pt_root = pte;
1327 domain->mode += 1;
1328 domain->updated = true;
1329
1330 return true;
1331}
1332
1333static u64 *alloc_pte(struct protection_domain *domain,
1334 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001335 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001336 u64 **pte_page,
1337 gfp_t gfp)
1338{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001339 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001340 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001341
1342 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001343
1344 while (address > PM_LEVEL_SIZE(domain->mode))
1345 increase_address_space(domain, gfp);
1346
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001347 level = domain->mode - 1;
1348 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1349 address = PAGE_SIZE_ALIGN(address, page_size);
1350 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001351
1352 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001353 u64 __pte, __npte;
1354
1355 __pte = *pte;
1356
1357 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001358 page = (u64 *)get_zeroed_page(gfp);
1359 if (!page)
1360 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001361
1362 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1363
Baoquan He134414f2016-09-15 16:50:50 +08001364 /* pte could have been changed somewhere. */
1365 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001366 free_page((unsigned long)page);
1367 continue;
1368 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001369 }
1370
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001371 /* No level skipping support yet */
1372 if (PM_PTE_LEVEL(*pte) != level)
1373 return NULL;
1374
Joerg Roedel308973d2009-11-24 17:43:32 +01001375 level -= 1;
1376
1377 pte = IOMMU_PTE_PAGE(*pte);
1378
1379 if (pte_page && level == end_lvl)
1380 *pte_page = pte;
1381
1382 pte = &pte[PM_LEVEL_INDEX(level, address)];
1383 }
1384
1385 return pte;
1386}
1387
1388/*
1389 * This function checks if there is a PTE for a given dma address. If
1390 * there is one, it returns the pointer to it.
1391 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001392static u64 *fetch_pte(struct protection_domain *domain,
1393 unsigned long address,
1394 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001395{
1396 int level;
1397 u64 *pte;
1398
Joerg Roedel24cd7722010-01-19 17:27:39 +01001399 if (address > PM_LEVEL_SIZE(domain->mode))
1400 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001401
Joerg Roedel3039ca12015-04-01 14:58:48 +02001402 level = domain->mode - 1;
1403 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1404 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001405
1406 while (level > 0) {
1407
1408 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001409 if (!IOMMU_PTE_PRESENT(*pte))
1410 return NULL;
1411
Joerg Roedel24cd7722010-01-19 17:27:39 +01001412 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001413 if (PM_PTE_LEVEL(*pte) == 7 ||
1414 PM_PTE_LEVEL(*pte) == 0)
1415 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001416
1417 /* No level skipping support yet */
1418 if (PM_PTE_LEVEL(*pte) != level)
1419 return NULL;
1420
Joerg Roedel308973d2009-11-24 17:43:32 +01001421 level -= 1;
1422
Joerg Roedel24cd7722010-01-19 17:27:39 +01001423 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001424 pte = IOMMU_PTE_PAGE(*pte);
1425 pte = &pte[PM_LEVEL_INDEX(level, address)];
1426 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1427 }
1428
1429 if (PM_PTE_LEVEL(*pte) == 0x07) {
1430 unsigned long pte_mask;
1431
1432 /*
1433 * If we have a series of large PTEs, make
1434 * sure to return a pointer to the first one.
1435 */
1436 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1437 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1438 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001439 }
1440
1441 return pte;
1442}
1443
1444/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001445 * Generic mapping functions. It maps a physical address into a DMA
1446 * address space. It allocates the page table pages if necessary.
1447 * In the future it can be extended to a generic mapping function
1448 * supporting all features of AMD IOMMU page tables like level skipping
1449 * and full 64 bit address spaces.
1450 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001451static int iommu_map_page(struct protection_domain *dom,
1452 unsigned long bus_addr,
1453 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001454 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001455 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001456 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001457{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001458 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001459 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001460
Joerg Roedeld4b03662015-04-01 14:58:52 +02001461 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1462 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1463
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001464 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001465 return -EINVAL;
1466
Joerg Roedeld4b03662015-04-01 14:58:52 +02001467 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001468 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001469
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001470 if (!pte)
1471 return -ENOMEM;
1472
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001473 for (i = 0; i < count; ++i)
1474 if (IOMMU_PTE_PRESENT(pte[i]))
1475 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001476
Joerg Roedeld4b03662015-04-01 14:58:52 +02001477 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001478 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1479 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1480 } else
1481 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1482
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001483 if (prot & IOMMU_PROT_IR)
1484 __pte |= IOMMU_PTE_IR;
1485 if (prot & IOMMU_PROT_IW)
1486 __pte |= IOMMU_PTE_IW;
1487
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001488 for (i = 0; i < count; ++i)
1489 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001490
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001491 update_domain(dom);
1492
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001493 return 0;
1494}
1495
Joerg Roedel24cd7722010-01-19 17:27:39 +01001496static unsigned long iommu_unmap_page(struct protection_domain *dom,
1497 unsigned long bus_addr,
1498 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001499{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001500 unsigned long long unmapped;
1501 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001502 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001503
Joerg Roedel24cd7722010-01-19 17:27:39 +01001504 BUG_ON(!is_power_of_2(page_size));
1505
1506 unmapped = 0;
1507
1508 while (unmapped < page_size) {
1509
Joerg Roedel71b390e2015-04-01 14:58:49 +02001510 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001511
Joerg Roedel71b390e2015-04-01 14:58:49 +02001512 if (pte) {
1513 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001514
Joerg Roedel71b390e2015-04-01 14:58:49 +02001515 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001516 for (i = 0; i < count; i++)
1517 pte[i] = 0ULL;
1518 }
1519
1520 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1521 unmapped += unmap_size;
1522 }
1523
Alex Williamson60d0ca32013-06-21 14:33:19 -06001524 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001525
1526 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001527}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001528
Joerg Roedel431b2a22008-07-11 17:14:22 +02001529/****************************************************************************
1530 *
1531 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001532 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001533 *
1534 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001535
Joerg Roedel9cabe892009-05-18 16:38:55 +02001536
Joerg Roedel256e4622016-07-05 14:23:01 +02001537static unsigned long dma_ops_alloc_iova(struct device *dev,
1538 struct dma_ops_domain *dma_dom,
1539 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001540{
Joerg Roedel256e4622016-07-05 14:23:01 +02001541 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001542
Joerg Roedel256e4622016-07-05 14:23:01 +02001543 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001544
Joerg Roedel256e4622016-07-05 14:23:01 +02001545 if (dma_mask > DMA_BIT_MASK(32))
1546 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1547 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001548
Joerg Roedel256e4622016-07-05 14:23:01 +02001549 if (!pfn)
1550 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001551
Joerg Roedel256e4622016-07-05 14:23:01 +02001552 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001553}
1554
Joerg Roedel256e4622016-07-05 14:23:01 +02001555static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1556 unsigned long address,
1557 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001558{
Joerg Roedel256e4622016-07-05 14:23:01 +02001559 pages = __roundup_pow_of_two(pages);
1560 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001561
Joerg Roedel256e4622016-07-05 14:23:01 +02001562 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001563}
1564
Joerg Roedel431b2a22008-07-11 17:14:22 +02001565/****************************************************************************
1566 *
1567 * The next functions belong to the domain allocation. A domain is
1568 * allocated for every IOMMU as the default domain. If device isolation
1569 * is enabled, every device get its own domain. The most important thing
1570 * about domains is the page table mapping the DMA address space they
1571 * contain.
1572 *
1573 ****************************************************************************/
1574
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001575/*
1576 * This function adds a protection domain to the global protection domain list
1577 */
1578static void add_domain_to_list(struct protection_domain *domain)
1579{
1580 unsigned long flags;
1581
1582 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1583 list_add(&domain->list, &amd_iommu_pd_list);
1584 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1585}
1586
1587/*
1588 * This function removes a protection domain to the global
1589 * protection domain list
1590 */
1591static void del_domain_from_list(struct protection_domain *domain)
1592{
1593 unsigned long flags;
1594
1595 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1596 list_del(&domain->list);
1597 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1598}
1599
Joerg Roedelec487d12008-06-26 21:27:58 +02001600static u16 domain_id_alloc(void)
1601{
1602 unsigned long flags;
1603 int id;
1604
1605 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1606 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1607 BUG_ON(id == 0);
1608 if (id > 0 && id < MAX_DOMAIN_ID)
1609 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1610 else
1611 id = 0;
1612 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1613
1614 return id;
1615}
1616
Joerg Roedela2acfb72008-12-02 18:28:53 +01001617static void domain_id_free(int id)
1618{
1619 unsigned long flags;
1620
1621 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1622 if (id > 0 && id < MAX_DOMAIN_ID)
1623 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1624 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1625}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001626
Joerg Roedel5c34c402013-06-20 20:22:58 +02001627#define DEFINE_FREE_PT_FN(LVL, FN) \
1628static void free_pt_##LVL (unsigned long __pt) \
1629{ \
1630 unsigned long p; \
1631 u64 *pt; \
1632 int i; \
1633 \
1634 pt = (u64 *)__pt; \
1635 \
1636 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001637 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001638 if (!IOMMU_PTE_PRESENT(pt[i])) \
1639 continue; \
1640 \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001641 /* Large PTE? */ \
1642 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1643 PM_PTE_LEVEL(pt[i]) == 7) \
1644 continue; \
1645 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001646 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1647 FN(p); \
1648 } \
1649 free_page((unsigned long)pt); \
1650}
1651
1652DEFINE_FREE_PT_FN(l2, free_page)
1653DEFINE_FREE_PT_FN(l3, free_pt_l2)
1654DEFINE_FREE_PT_FN(l4, free_pt_l3)
1655DEFINE_FREE_PT_FN(l5, free_pt_l4)
1656DEFINE_FREE_PT_FN(l6, free_pt_l5)
1657
Joerg Roedel86db2e52008-12-02 18:20:21 +01001658static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001659{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001660 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001661
Joerg Roedel5c34c402013-06-20 20:22:58 +02001662 switch (domain->mode) {
1663 case PAGE_MODE_NONE:
1664 break;
1665 case PAGE_MODE_1_LEVEL:
1666 free_page(root);
1667 break;
1668 case PAGE_MODE_2_LEVEL:
1669 free_pt_l2(root);
1670 break;
1671 case PAGE_MODE_3_LEVEL:
1672 free_pt_l3(root);
1673 break;
1674 case PAGE_MODE_4_LEVEL:
1675 free_pt_l4(root);
1676 break;
1677 case PAGE_MODE_5_LEVEL:
1678 free_pt_l5(root);
1679 break;
1680 case PAGE_MODE_6_LEVEL:
1681 free_pt_l6(root);
1682 break;
1683 default:
1684 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001685 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001686}
1687
Joerg Roedelb16137b2011-11-21 16:50:23 +01001688static void free_gcr3_tbl_level1(u64 *tbl)
1689{
1690 u64 *ptr;
1691 int i;
1692
1693 for (i = 0; i < 512; ++i) {
1694 if (!(tbl[i] & GCR3_VALID))
1695 continue;
1696
1697 ptr = __va(tbl[i] & PAGE_MASK);
1698
1699 free_page((unsigned long)ptr);
1700 }
1701}
1702
1703static void free_gcr3_tbl_level2(u64 *tbl)
1704{
1705 u64 *ptr;
1706 int i;
1707
1708 for (i = 0; i < 512; ++i) {
1709 if (!(tbl[i] & GCR3_VALID))
1710 continue;
1711
1712 ptr = __va(tbl[i] & PAGE_MASK);
1713
1714 free_gcr3_tbl_level1(ptr);
1715 }
1716}
1717
Joerg Roedel52815b72011-11-17 17:24:28 +01001718static void free_gcr3_table(struct protection_domain *domain)
1719{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001720 if (domain->glx == 2)
1721 free_gcr3_tbl_level2(domain->gcr3_tbl);
1722 else if (domain->glx == 1)
1723 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001724 else
1725 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001726
Joerg Roedel52815b72011-11-17 17:24:28 +01001727 free_page((unsigned long)domain->gcr3_tbl);
1728}
1729
Joerg Roedel431b2a22008-07-11 17:14:22 +02001730/*
1731 * Free a domain, only used if something went wrong in the
1732 * allocation path and we need to free an already allocated page table
1733 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001734static void dma_ops_domain_free(struct dma_ops_domain *dom)
1735{
1736 if (!dom)
1737 return;
1738
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001739 del_domain_from_list(&dom->domain);
1740
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001741 put_iova_domain(&dom->iovad);
1742
Joerg Roedel86db2e52008-12-02 18:20:21 +01001743 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001744
Baoquan Hec3db9012016-09-15 16:50:52 +08001745 if (dom->domain.id)
1746 domain_id_free(dom->domain.id);
1747
Joerg Roedelec487d12008-06-26 21:27:58 +02001748 kfree(dom);
1749}
1750
Joerg Roedel431b2a22008-07-11 17:14:22 +02001751/*
1752 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001753 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001754 * structures required for the dma_ops interface
1755 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001756static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001757{
1758 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001759
1760 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1761 if (!dma_dom)
1762 return NULL;
1763
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001764 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001765 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001766
Joerg Roedelffec2192016-07-26 15:31:23 +02001767 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001768 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001769 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001770 if (!dma_dom->domain.pt_root)
1771 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001772
Joerg Roedel307d5852016-07-05 11:54:04 +02001773 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1774 IOVA_START_PFN, DMA_32BIT_PFN);
1775
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001776 /* Initialize reserved ranges */
1777 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1778
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001779 add_domain_to_list(&dma_dom->domain);
1780
Joerg Roedelec487d12008-06-26 21:27:58 +02001781 return dma_dom;
1782
1783free_dma_dom:
1784 dma_ops_domain_free(dma_dom);
1785
1786 return NULL;
1787}
1788
Joerg Roedel431b2a22008-07-11 17:14:22 +02001789/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001790 * little helper function to check whether a given protection domain is a
1791 * dma_ops domain
1792 */
1793static bool dma_ops_domain(struct protection_domain *domain)
1794{
1795 return domain->flags & PD_DMA_OPS_MASK;
1796}
1797
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001798static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001799{
Joerg Roedel132bd682011-11-17 14:18:46 +01001800 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001801 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001802
Joerg Roedel132bd682011-11-17 14:18:46 +01001803 if (domain->mode != PAGE_MODE_NONE)
1804 pte_root = virt_to_phys(domain->pt_root);
1805
Joerg Roedel38ddf412008-09-11 10:38:32 +02001806 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1807 << DEV_ENTRY_MODE_SHIFT;
1808 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001809
Joerg Roedelee6c2862011-11-09 12:06:03 +01001810 flags = amd_iommu_dev_table[devid].data[1];
1811
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001812 if (ats)
1813 flags |= DTE_FLAG_IOTLB;
1814
Joerg Roedel52815b72011-11-17 17:24:28 +01001815 if (domain->flags & PD_IOMMUV2_MASK) {
1816 u64 gcr3 = __pa(domain->gcr3_tbl);
1817 u64 glx = domain->glx;
1818 u64 tmp;
1819
1820 pte_root |= DTE_FLAG_GV;
1821 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1822
1823 /* First mask out possible old values for GCR3 table */
1824 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1825 flags &= ~tmp;
1826
1827 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1828 flags &= ~tmp;
1829
1830 /* Encode GCR3 table into DTE */
1831 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1832 pte_root |= tmp;
1833
1834 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1835 flags |= tmp;
1836
1837 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1838 flags |= tmp;
1839 }
1840
Joerg Roedelee6c2862011-11-09 12:06:03 +01001841 flags &= ~(0xffffUL);
1842 flags |= domain->id;
1843
1844 amd_iommu_dev_table[devid].data[1] = flags;
1845 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001846}
1847
Joerg Roedel15898bb2009-11-24 15:39:42 +01001848static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001849{
Joerg Roedel355bf552008-12-08 12:02:41 +01001850 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001851 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1852 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001853
Joerg Roedelc5cca142009-10-09 18:31:20 +02001854 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001855}
1856
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001857static void do_attach(struct iommu_dev_data *dev_data,
1858 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001859{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001860 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001861 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001862 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001863
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001864 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001865 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001866 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001867
1868 /* Update data structures */
1869 dev_data->domain = domain;
1870 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001871
1872 /* Do reference counting */
1873 domain->dev_iommu[iommu->index] += 1;
1874 domain->dev_cnt += 1;
1875
Joerg Roedele25bfb52015-10-20 17:33:38 +02001876 /* Update device table */
1877 set_dte_entry(dev_data->devid, domain, ats);
1878 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08001879 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001880
Joerg Roedel6c542042011-06-09 17:07:31 +02001881 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001882}
1883
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001884static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001885{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001886 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001887 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001888
Joerg Roedel5adad992015-10-09 16:23:33 +02001889 /*
1890 * First check if the device is still attached. It might already
1891 * be detached from its domain because the generic
1892 * iommu_detach_group code detached it and we try again here in
1893 * our alias handling.
1894 */
1895 if (!dev_data->domain)
1896 return;
1897
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001898 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001899 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001900
Joerg Roedelc4596112009-11-20 14:57:32 +01001901 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001902 dev_data->domain->dev_iommu[iommu->index] -= 1;
1903 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001904
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001905 /* Update data structures */
1906 dev_data->domain = NULL;
1907 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001908 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001909 if (alias != dev_data->devid)
1910 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001911
1912 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001913 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001914}
1915
1916/*
1917 * If a device is not yet associated with a domain, this function does
1918 * assigns it visible for the hardware
1919 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001920static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001921 struct protection_domain *domain)
1922{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001923 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001924
Joerg Roedel272e4f92015-10-20 17:33:37 +02001925 /*
1926 * Must be called with IRQs disabled. Warn here to detect early
1927 * when its not.
1928 */
1929 WARN_ON(!irqs_disabled());
1930
Joerg Roedel15898bb2009-11-24 15:39:42 +01001931 /* lock domain */
1932 spin_lock(&domain->lock);
1933
Joerg Roedel397111a2014-08-05 17:31:51 +02001934 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001935 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001936 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001937
Joerg Roedel397111a2014-08-05 17:31:51 +02001938 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001939 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001940
Julia Lawall84fe6c12010-05-27 12:31:51 +02001941 ret = 0;
1942
1943out_unlock:
1944
Joerg Roedel355bf552008-12-08 12:02:41 +01001945 /* ready */
1946 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001947
Julia Lawall84fe6c12010-05-27 12:31:51 +02001948 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001949}
1950
Joerg Roedel52815b72011-11-17 17:24:28 +01001951
1952static void pdev_iommuv2_disable(struct pci_dev *pdev)
1953{
1954 pci_disable_ats(pdev);
1955 pci_disable_pri(pdev);
1956 pci_disable_pasid(pdev);
1957}
1958
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001959/* FIXME: Change generic reset-function to do the same */
1960static int pri_reset_while_enabled(struct pci_dev *pdev)
1961{
1962 u16 control;
1963 int pos;
1964
Joerg Roedel46277b72011-12-07 14:34:02 +01001965 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001966 if (!pos)
1967 return -EINVAL;
1968
Joerg Roedel46277b72011-12-07 14:34:02 +01001969 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1970 control |= PCI_PRI_CTRL_RESET;
1971 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001972
1973 return 0;
1974}
1975
Joerg Roedel52815b72011-11-17 17:24:28 +01001976static int pdev_iommuv2_enable(struct pci_dev *pdev)
1977{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001978 bool reset_enable;
1979 int reqs, ret;
1980
1981 /* FIXME: Hardcode number of outstanding requests for now */
1982 reqs = 32;
1983 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
1984 reqs = 1;
1985 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01001986
1987 /* Only allow access to user-accessible pages */
1988 ret = pci_enable_pasid(pdev, 0);
1989 if (ret)
1990 goto out_err;
1991
1992 /* First reset the PRI state of the device */
1993 ret = pci_reset_pri(pdev);
1994 if (ret)
1995 goto out_err;
1996
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001997 /* Enable PRI */
1998 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01001999 if (ret)
2000 goto out_err;
2001
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002002 if (reset_enable) {
2003 ret = pri_reset_while_enabled(pdev);
2004 if (ret)
2005 goto out_err;
2006 }
2007
Joerg Roedel52815b72011-11-17 17:24:28 +01002008 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2009 if (ret)
2010 goto out_err;
2011
2012 return 0;
2013
2014out_err:
2015 pci_disable_pri(pdev);
2016 pci_disable_pasid(pdev);
2017
2018 return ret;
2019}
2020
Joerg Roedelc99afa22011-11-21 18:19:25 +01002021/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002022#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002023
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002024static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002025{
Joerg Roedela3b93122012-04-12 12:49:26 +02002026 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002027 int pos;
2028
Joerg Roedel46277b72011-12-07 14:34:02 +01002029 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002030 if (!pos)
2031 return false;
2032
Joerg Roedela3b93122012-04-12 12:49:26 +02002033 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002034
Joerg Roedela3b93122012-04-12 12:49:26 +02002035 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002036}
2037
Joerg Roedel15898bb2009-11-24 15:39:42 +01002038/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002039 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002040 * assigns it visible for the hardware
2041 */
2042static int attach_device(struct device *dev,
2043 struct protection_domain *domain)
2044{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002045 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002046 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002047 unsigned long flags;
2048 int ret;
2049
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002050 dev_data = get_dev_data(dev);
2051
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002052 if (!dev_is_pci(dev))
2053 goto skip_ats_check;
2054
2055 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002056 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002057 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002058 return -EINVAL;
2059
Joerg Roedel02ca2022015-07-28 16:58:49 +02002060 if (dev_data->iommu_v2) {
2061 if (pdev_iommuv2_enable(pdev) != 0)
2062 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002063
Joerg Roedel02ca2022015-07-28 16:58:49 +02002064 dev_data->ats.enabled = true;
2065 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2066 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2067 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002068 } else if (amd_iommu_iotlb_sup &&
2069 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002070 dev_data->ats.enabled = true;
2071 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2072 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002073
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002074skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002075 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002076 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002077 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2078
2079 /*
2080 * We might boot into a crash-kernel here. The crashed kernel
2081 * left the caches in the IOMMU dirty. So we have to flush
2082 * here to evict all dirty stuff.
2083 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002084 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002085
2086 return ret;
2087}
2088
2089/*
2090 * Removes a device from a protection domain (unlocked)
2091 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002092static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002093{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002094 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002095
Joerg Roedel272e4f92015-10-20 17:33:37 +02002096 /*
2097 * Must be called with IRQs disabled. Warn here to detect early
2098 * when its not.
2099 */
2100 WARN_ON(!irqs_disabled());
2101
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002102 if (WARN_ON(!dev_data->domain))
2103 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002104
Joerg Roedel2ca76272010-01-22 16:45:31 +01002105 domain = dev_data->domain;
2106
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002107 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002108
Joerg Roedel150952f2015-10-20 17:33:35 +02002109 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002110
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002111 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002112}
2113
2114/*
2115 * Removes a device from a protection domain (with devtable_lock held)
2116 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002117static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002118{
Joerg Roedel52815b72011-11-17 17:24:28 +01002119 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002120 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002121 unsigned long flags;
2122
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002123 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002124 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002125
Joerg Roedel355bf552008-12-08 12:02:41 +01002126 /* lock device table */
2127 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002128 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002129 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002130
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002131 if (!dev_is_pci(dev))
2132 return;
2133
Joerg Roedel02ca2022015-07-28 16:58:49 +02002134 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002135 pdev_iommuv2_disable(to_pci_dev(dev));
2136 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002137 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002138
2139 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002140}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002141
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002142static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002143{
Joerg Roedel71f77582011-06-09 19:03:15 +02002144 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002145 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002146 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002147 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002148
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002149 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002150 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002151
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002152 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002153 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002154 return devid;
2155
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002156 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002157
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002158 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002159 if (ret) {
2160 if (ret != -ENOTSUPP)
2161 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2162 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002163
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002164 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002165 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002166 goto out;
2167 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002168 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002169
Joerg Roedel07ee8692015-05-28 18:41:42 +02002170 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002171
2172 BUG_ON(!dev_data);
2173
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002174 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002175 iommu_request_dm_for_dev(dev);
2176
2177 /* Domains are initialized for this device - have a look what we ended up with */
2178 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002179 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002180 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002181 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002182 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002183
2184out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002185 iommu_completion_wait(iommu);
2186
Joerg Roedele275a2a2008-12-10 18:27:25 +01002187 return 0;
2188}
2189
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002190static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002191{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002192 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002193 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002194
2195 if (!check_device(dev))
2196 return;
2197
2198 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002199 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002200 return;
2201
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002202 iommu = amd_iommu_rlookup_table[devid];
2203
2204 iommu_uninit_device(dev);
2205 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002206}
2207
Wan Zongshunb097d112016-04-01 09:06:04 -04002208static struct iommu_group *amd_iommu_device_group(struct device *dev)
2209{
2210 if (dev_is_pci(dev))
2211 return pci_device_group(dev);
2212
2213 return acpihid_device_group(dev);
2214}
2215
Joerg Roedel431b2a22008-07-11 17:14:22 +02002216/*****************************************************************************
2217 *
2218 * The next functions belong to the dma_ops mapping/unmapping code.
2219 *
2220 *****************************************************************************/
2221
Joerg Roedelb1516a12016-07-06 13:07:22 +02002222static void __queue_flush(struct flush_queue *queue)
2223{
2224 struct protection_domain *domain;
2225 unsigned long flags;
2226 int idx;
2227
2228 /* First flush TLB of all known domains */
2229 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
2230 list_for_each_entry(domain, &amd_iommu_pd_list, list)
2231 domain_flush_tlb(domain);
2232 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
2233
2234 /* Wait until flushes have completed */
2235 domain_flush_complete(NULL);
2236
2237 for (idx = 0; idx < queue->next; ++idx) {
2238 struct flush_queue_entry *entry;
2239
2240 entry = queue->entries + idx;
2241
2242 free_iova_fast(&entry->dma_dom->iovad,
2243 entry->iova_pfn,
2244 entry->pages);
2245
2246 /* Not really necessary, just to make sure we catch any bugs */
2247 entry->dma_dom = NULL;
2248 }
2249
2250 queue->next = 0;
2251}
2252
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002253static void queue_flush_all(void)
Joerg Roedelbb279472016-07-06 13:56:36 +02002254{
2255 int cpu;
2256
Joerg Roedelbb279472016-07-06 13:56:36 +02002257 for_each_possible_cpu(cpu) {
2258 struct flush_queue *queue;
2259 unsigned long flags;
2260
2261 queue = per_cpu_ptr(&flush_queue, cpu);
2262 spin_lock_irqsave(&queue->lock, flags);
2263 if (queue->next > 0)
2264 __queue_flush(queue);
2265 spin_unlock_irqrestore(&queue->lock, flags);
2266 }
2267}
2268
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002269static void queue_flush_timeout(unsigned long unsused)
2270{
2271 atomic_set(&queue_timer_on, 0);
2272 queue_flush_all();
2273}
2274
Joerg Roedelb1516a12016-07-06 13:07:22 +02002275static void queue_add(struct dma_ops_domain *dma_dom,
2276 unsigned long address, unsigned long pages)
2277{
2278 struct flush_queue_entry *entry;
2279 struct flush_queue *queue;
2280 unsigned long flags;
2281 int idx;
2282
2283 pages = __roundup_pow_of_two(pages);
2284 address >>= PAGE_SHIFT;
2285
2286 queue = get_cpu_ptr(&flush_queue);
2287 spin_lock_irqsave(&queue->lock, flags);
2288
2289 if (queue->next == FLUSH_QUEUE_SIZE)
2290 __queue_flush(queue);
2291
2292 idx = queue->next++;
2293 entry = queue->entries + idx;
2294
2295 entry->iova_pfn = address;
2296 entry->pages = pages;
2297 entry->dma_dom = dma_dom;
2298
2299 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelbb279472016-07-06 13:56:36 +02002300
2301 if (atomic_cmpxchg(&queue_timer_on, 0, 1) == 0)
2302 mod_timer(&queue_timer, jiffies + msecs_to_jiffies(10));
2303
Joerg Roedelb1516a12016-07-06 13:07:22 +02002304 put_cpu_ptr(&flush_queue);
2305}
2306
2307
Joerg Roedel431b2a22008-07-11 17:14:22 +02002308/*
2309 * In the dma_ops path we only have the struct device. This function
2310 * finds the corresponding IOMMU, the protection domain and the
2311 * requestor id for a given device.
2312 * If the device is not yet associated with a domain this is also done
2313 * in this function.
2314 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002315static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002316{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002317 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002318
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002319 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002320 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002321
Joerg Roedeld26592a2016-07-07 15:31:13 +02002322 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002323 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002324 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002325
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002326 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002327}
2328
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002329static void update_device_table(struct protection_domain *domain)
2330{
Joerg Roedel492667d2009-11-27 13:25:47 +01002331 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002332
Joerg Roedel3254de62016-07-26 15:18:54 +02002333 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002334 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002335
2336 if (dev_data->devid == dev_data->alias)
2337 continue;
2338
2339 /* There is an alias, update device table entry for it */
2340 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2341 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002342}
2343
2344static void update_domain(struct protection_domain *domain)
2345{
2346 if (!domain->updated)
2347 return;
2348
2349 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002350
2351 domain_flush_devices(domain);
2352 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002353
2354 domain->updated = false;
2355}
2356
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002357static int dir2prot(enum dma_data_direction direction)
2358{
2359 if (direction == DMA_TO_DEVICE)
2360 return IOMMU_PROT_IR;
2361 else if (direction == DMA_FROM_DEVICE)
2362 return IOMMU_PROT_IW;
2363 else if (direction == DMA_BIDIRECTIONAL)
2364 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2365 else
2366 return 0;
2367}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002368/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002369 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002370 * contiguous memory region into DMA address space. It is used by all
2371 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002372 * Must be called with the domain lock held.
2373 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002374static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002375 struct dma_ops_domain *dma_dom,
2376 phys_addr_t paddr,
2377 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002378 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002379 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002380{
2381 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002382 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002383 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002384 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002385 int i;
2386
Joerg Roedele3c449f2008-10-15 22:02:11 -07002387 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002388 paddr &= PAGE_MASK;
2389
Joerg Roedel256e4622016-07-05 14:23:01 +02002390 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002391 if (address == DMA_ERROR_CODE)
2392 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002393
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002394 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002395
Joerg Roedelcb76c322008-06-26 21:28:00 +02002396 start = address;
2397 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002398 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2399 PAGE_SIZE, prot, GFP_ATOMIC);
2400 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002401 goto out_unmap;
2402
Joerg Roedelcb76c322008-06-26 21:28:00 +02002403 paddr += PAGE_SIZE;
2404 start += PAGE_SIZE;
2405 }
2406 address += offset;
2407
Joerg Roedelab7032b2015-12-21 18:47:11 +01002408 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002409 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002410 domain_flush_complete(&dma_dom->domain);
2411 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002412
Joerg Roedelcb76c322008-06-26 21:28:00 +02002413out:
2414 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002415
2416out_unmap:
2417
2418 for (--i; i >= 0; --i) {
2419 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002420 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002421 }
2422
Joerg Roedel256e4622016-07-05 14:23:01 +02002423 domain_flush_tlb(&dma_dom->domain);
2424 domain_flush_complete(&dma_dom->domain);
2425
2426 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002427
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002428 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002429}
2430
Joerg Roedel431b2a22008-07-11 17:14:22 +02002431/*
2432 * Does the reverse of the __map_single function. Must be called with
2433 * the domain lock held too
2434 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002435static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002436 dma_addr_t dma_addr,
2437 size_t size,
2438 int dir)
2439{
Joerg Roedel04e04632010-09-23 16:12:48 +02002440 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002441 dma_addr_t i, start;
2442 unsigned int pages;
2443
Joerg Roedel04e04632010-09-23 16:12:48 +02002444 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002445 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002446 dma_addr &= PAGE_MASK;
2447 start = dma_addr;
2448
2449 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002450 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002451 start += PAGE_SIZE;
2452 }
2453
Joerg Roedelb1516a12016-07-06 13:07:22 +02002454 if (amd_iommu_unmap_flush) {
2455 dma_ops_free_iova(dma_dom, dma_addr, pages);
2456 domain_flush_tlb(&dma_dom->domain);
2457 domain_flush_complete(&dma_dom->domain);
2458 } else {
2459 queue_add(dma_dom, dma_addr, pages);
2460 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002461}
2462
Joerg Roedel431b2a22008-07-11 17:14:22 +02002463/*
2464 * The exported map_single function for dma_ops.
2465 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002466static dma_addr_t map_page(struct device *dev, struct page *page,
2467 unsigned long offset, size_t size,
2468 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002469 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002470{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002471 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002472 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002473 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002474 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002475
Joerg Roedel94f6d192009-11-24 16:40:02 +01002476 domain = get_domain(dev);
2477 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002478 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002479 else if (IS_ERR(domain))
2480 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002481
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002482 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002483 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002484
Joerg Roedelb3311b02016-07-08 13:31:31 +02002485 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002486}
2487
Joerg Roedel431b2a22008-07-11 17:14:22 +02002488/*
2489 * The exported unmap_single function for dma_ops.
2490 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002491static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002492 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002493{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002494 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002495 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002496
Joerg Roedel94f6d192009-11-24 16:40:02 +01002497 domain = get_domain(dev);
2498 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002499 return;
2500
Joerg Roedelb3311b02016-07-08 13:31:31 +02002501 dma_dom = to_dma_ops_domain(domain);
2502
2503 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002504}
2505
Joerg Roedel80187fd2016-07-06 17:20:54 +02002506static int sg_num_pages(struct device *dev,
2507 struct scatterlist *sglist,
2508 int nelems)
2509{
2510 unsigned long mask, boundary_size;
2511 struct scatterlist *s;
2512 int i, npages = 0;
2513
2514 mask = dma_get_seg_boundary(dev);
2515 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2516 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2517
2518 for_each_sg(sglist, s, nelems, i) {
2519 int p, n;
2520
2521 s->dma_address = npages << PAGE_SHIFT;
2522 p = npages % boundary_size;
2523 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2524 if (p + n > boundary_size)
2525 npages += boundary_size - p;
2526 npages += n;
2527 }
2528
2529 return npages;
2530}
2531
Joerg Roedel431b2a22008-07-11 17:14:22 +02002532/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002533 * The exported map_sg function for dma_ops (handles scatter-gather
2534 * lists).
2535 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002536static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002537 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002538 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002539{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002540 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002541 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002542 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002543 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002544 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002545 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002546
Joerg Roedel94f6d192009-11-24 16:40:02 +01002547 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002548 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002549 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002550
Joerg Roedelb3311b02016-07-08 13:31:31 +02002551 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002552 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002553
Joerg Roedel80187fd2016-07-06 17:20:54 +02002554 npages = sg_num_pages(dev, sglist, nelems);
2555
2556 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2557 if (address == DMA_ERROR_CODE)
2558 goto out_err;
2559
2560 prot = dir2prot(direction);
2561
2562 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002563 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002564 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002565
Joerg Roedel80187fd2016-07-06 17:20:54 +02002566 for (j = 0; j < pages; ++j) {
2567 unsigned long bus_addr, phys_addr;
2568 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002569
Joerg Roedel80187fd2016-07-06 17:20:54 +02002570 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2571 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2572 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2573 if (ret)
2574 goto out_unmap;
2575
2576 mapped_pages += 1;
2577 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002578 }
2579
Joerg Roedel80187fd2016-07-06 17:20:54 +02002580 /* Everything is mapped - write the right values into s->dma_address */
2581 for_each_sg(sglist, s, nelems, i) {
2582 s->dma_address += address + s->offset;
2583 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002584 }
2585
Joerg Roedel80187fd2016-07-06 17:20:54 +02002586 return nelems;
2587
2588out_unmap:
2589 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2590 dev_name(dev), npages);
2591
2592 for_each_sg(sglist, s, nelems, i) {
2593 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2594
2595 for (j = 0; j < pages; ++j) {
2596 unsigned long bus_addr;
2597
2598 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2599 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2600
2601 if (--mapped_pages)
2602 goto out_free_iova;
2603 }
2604 }
2605
2606out_free_iova:
2607 free_iova_fast(&dma_dom->iovad, address, npages);
2608
2609out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002610 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002611}
2612
Joerg Roedel431b2a22008-07-11 17:14:22 +02002613/*
2614 * The exported map_sg function for dma_ops (handles scatter-gather
2615 * lists).
2616 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002617static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002618 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002619 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002620{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002621 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002622 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002623 unsigned long startaddr;
2624 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002625
Joerg Roedel94f6d192009-11-24 16:40:02 +01002626 domain = get_domain(dev);
2627 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002628 return;
2629
Joerg Roedel80187fd2016-07-06 17:20:54 +02002630 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002631 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002632 npages = sg_num_pages(dev, sglist, nelems);
2633
Joerg Roedelb3311b02016-07-08 13:31:31 +02002634 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002635}
2636
Joerg Roedel431b2a22008-07-11 17:14:22 +02002637/*
2638 * The exported alloc_coherent function for dma_ops.
2639 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002640static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002641 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002642 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002643{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002644 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002645 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002646 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002647 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002648
Joerg Roedel94f6d192009-11-24 16:40:02 +01002649 domain = get_domain(dev);
2650 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002651 page = alloc_pages(flag, get_order(size));
2652 *dma_addr = page_to_phys(page);
2653 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002654 } else if (IS_ERR(domain))
2655 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002656
Joerg Roedelb3311b02016-07-08 13:31:31 +02002657 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002658 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002659 dma_mask = dev->coherent_dma_mask;
2660 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002661 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002662
Joerg Roedel3b839a52015-04-01 14:58:47 +02002663 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2664 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002665 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002666 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002667
Joerg Roedel3b839a52015-04-01 14:58:47 +02002668 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2669 get_order(size));
2670 if (!page)
2671 return NULL;
2672 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002673
Joerg Roedel832a90c2008-09-18 15:54:23 +02002674 if (!dma_mask)
2675 dma_mask = *dev->dma_mask;
2676
Joerg Roedelb3311b02016-07-08 13:31:31 +02002677 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002678 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002679
Joerg Roedel92d420e2015-12-21 19:31:33 +01002680 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002681 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002682
Joerg Roedel3b839a52015-04-01 14:58:47 +02002683 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002684
2685out_free:
2686
Joerg Roedel3b839a52015-04-01 14:58:47 +02002687 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2688 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002689
2690 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002691}
2692
Joerg Roedel431b2a22008-07-11 17:14:22 +02002693/*
2694 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002695 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002696static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002697 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002698 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002699{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002700 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002701 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002702 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002703
Joerg Roedel3b839a52015-04-01 14:58:47 +02002704 page = virt_to_page(virt_addr);
2705 size = PAGE_ALIGN(size);
2706
Joerg Roedel94f6d192009-11-24 16:40:02 +01002707 domain = get_domain(dev);
2708 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002709 goto free_mem;
2710
Joerg Roedelb3311b02016-07-08 13:31:31 +02002711 dma_dom = to_dma_ops_domain(domain);
2712
2713 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002714
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002715free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002716 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2717 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002718}
2719
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002720/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002721 * This function is called by the DMA layer to find out if we can handle a
2722 * particular device. It is part of the dma_ops.
2723 */
2724static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2725{
Joerg Roedel420aef82009-11-23 16:14:57 +01002726 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002727}
2728
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002729static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002730 .alloc = alloc_coherent,
2731 .free = free_coherent,
2732 .map_page = map_page,
2733 .unmap_page = unmap_page,
2734 .map_sg = map_sg,
2735 .unmap_sg = unmap_sg,
2736 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002737};
2738
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002739static int init_reserved_iova_ranges(void)
2740{
2741 struct pci_dev *pdev = NULL;
2742 struct iova *val;
2743
2744 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2745 IOVA_START_PFN, DMA_32BIT_PFN);
2746
2747 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2748 &reserved_rbtree_key);
2749
2750 /* MSI memory range */
2751 val = reserve_iova(&reserved_iova_ranges,
2752 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2753 if (!val) {
2754 pr_err("Reserving MSI range failed\n");
2755 return -ENOMEM;
2756 }
2757
2758 /* HT memory range */
2759 val = reserve_iova(&reserved_iova_ranges,
2760 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2761 if (!val) {
2762 pr_err("Reserving HT range failed\n");
2763 return -ENOMEM;
2764 }
2765
2766 /*
2767 * Memory used for PCI resources
2768 * FIXME: Check whether we can reserve the PCI-hole completly
2769 */
2770 for_each_pci_dev(pdev) {
2771 int i;
2772
2773 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2774 struct resource *r = &pdev->resource[i];
2775
2776 if (!(r->flags & IORESOURCE_MEM))
2777 continue;
2778
2779 val = reserve_iova(&reserved_iova_ranges,
2780 IOVA_PFN(r->start),
2781 IOVA_PFN(r->end));
2782 if (!val) {
2783 pr_err("Reserve pci-resource range failed\n");
2784 return -ENOMEM;
2785 }
2786 }
2787 }
2788
2789 return 0;
2790}
2791
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002792int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002793{
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002794 int ret, cpu, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002795
2796 ret = iova_cache_get();
2797 if (ret)
2798 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002799
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002800 ret = init_reserved_iova_ranges();
2801 if (ret)
2802 return ret;
2803
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002804 for_each_possible_cpu(cpu) {
2805 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2806
2807 queue->entries = kzalloc(FLUSH_QUEUE_SIZE *
2808 sizeof(*queue->entries),
2809 GFP_KERNEL);
2810 if (!queue->entries)
2811 goto out_put_iova;
2812
2813 spin_lock_init(&queue->lock);
2814 }
2815
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002816 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2817 if (err)
2818 return err;
2819#ifdef CONFIG_ARM_AMBA
2820 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2821 if (err)
2822 return err;
2823#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002824 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2825 if (err)
2826 return err;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002827 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002828
2829out_put_iova:
2830 for_each_possible_cpu(cpu) {
2831 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2832
2833 kfree(queue->entries);
2834 }
2835
2836 return -ENOMEM;
Joerg Roedelf5325092010-01-22 17:44:35 +01002837}
2838
Joerg Roedel6631ee92008-06-26 21:28:05 +02002839int __init amd_iommu_init_dma_ops(void)
2840{
Joerg Roedelbb279472016-07-06 13:56:36 +02002841 setup_timer(&queue_timer, queue_flush_timeout, 0);
2842 atomic_set(&queue_timer_on, 0);
2843
Joerg Roedel32302322015-07-28 16:58:50 +02002844 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002845 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002846
Joerg Roedel52717822015-07-28 16:58:51 +02002847 /*
2848 * In case we don't initialize SWIOTLB (actually the common case
2849 * when AMD IOMMU is enabled), make sure there are global
2850 * dma_ops set as a fall-back for devices not handled by this
2851 * driver (for example non-PCI devices).
2852 */
2853 if (!swiotlb)
2854 dma_ops = &nommu_dma_ops;
2855
Joerg Roedel62410ee2012-06-12 16:42:43 +02002856 if (amd_iommu_unmap_flush)
2857 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2858 else
2859 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2860
Joerg Roedel6631ee92008-06-26 21:28:05 +02002861 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002862
Joerg Roedel6631ee92008-06-26 21:28:05 +02002863}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002864
2865/*****************************************************************************
2866 *
2867 * The following functions belong to the exported interface of AMD IOMMU
2868 *
2869 * This interface allows access to lower level functions of the IOMMU
2870 * like protection domain handling and assignement of devices to domains
2871 * which is not possible with the dma_ops interface.
2872 *
2873 *****************************************************************************/
2874
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002875static void cleanup_domain(struct protection_domain *domain)
2876{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002877 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002878 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002879
2880 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2881
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002882 while (!list_empty(&domain->dev_list)) {
2883 entry = list_first_entry(&domain->dev_list,
2884 struct iommu_dev_data, list);
2885 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002886 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002887
2888 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2889}
2890
Joerg Roedel26508152009-08-26 16:52:40 +02002891static void protection_domain_free(struct protection_domain *domain)
2892{
2893 if (!domain)
2894 return;
2895
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002896 del_domain_from_list(domain);
2897
Joerg Roedel26508152009-08-26 16:52:40 +02002898 if (domain->id)
2899 domain_id_free(domain->id);
2900
2901 kfree(domain);
2902}
2903
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002904static int protection_domain_init(struct protection_domain *domain)
2905{
2906 spin_lock_init(&domain->lock);
2907 mutex_init(&domain->api_lock);
2908 domain->id = domain_id_alloc();
2909 if (!domain->id)
2910 return -ENOMEM;
2911 INIT_LIST_HEAD(&domain->dev_list);
2912
2913 return 0;
2914}
2915
Joerg Roedel26508152009-08-26 16:52:40 +02002916static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002917{
2918 struct protection_domain *domain;
2919
2920 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2921 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002922 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002923
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002924 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002925 goto out_err;
2926
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002927 add_domain_to_list(domain);
2928
Joerg Roedel26508152009-08-26 16:52:40 +02002929 return domain;
2930
2931out_err:
2932 kfree(domain);
2933
2934 return NULL;
2935}
2936
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002937static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2938{
2939 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002940 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002941
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002942 switch (type) {
2943 case IOMMU_DOMAIN_UNMANAGED:
2944 pdomain = protection_domain_alloc();
2945 if (!pdomain)
2946 return NULL;
2947
2948 pdomain->mode = PAGE_MODE_3_LEVEL;
2949 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2950 if (!pdomain->pt_root) {
2951 protection_domain_free(pdomain);
2952 return NULL;
2953 }
2954
2955 pdomain->domain.geometry.aperture_start = 0;
2956 pdomain->domain.geometry.aperture_end = ~0ULL;
2957 pdomain->domain.geometry.force_aperture = true;
2958
2959 break;
2960 case IOMMU_DOMAIN_DMA:
2961 dma_domain = dma_ops_domain_alloc();
2962 if (!dma_domain) {
2963 pr_err("AMD-Vi: Failed to allocate\n");
2964 return NULL;
2965 }
2966 pdomain = &dma_domain->domain;
2967 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002968 case IOMMU_DOMAIN_IDENTITY:
2969 pdomain = protection_domain_alloc();
2970 if (!pdomain)
2971 return NULL;
2972
2973 pdomain->mode = PAGE_MODE_NONE;
2974 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002975 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002976 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002977 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002978
2979 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002980}
2981
2982static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002983{
2984 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002985 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002986
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002987 domain = to_pdomain(dom);
2988
Joerg Roedel98383fc2008-12-02 18:34:12 +01002989 if (domain->dev_cnt > 0)
2990 cleanup_domain(domain);
2991
2992 BUG_ON(domain->dev_cnt != 0);
2993
Joerg Roedelcda70052016-07-07 15:57:04 +02002994 if (!dom)
2995 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002996
Joerg Roedelcda70052016-07-07 15:57:04 +02002997 switch (dom->type) {
2998 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002999 /*
3000 * First make sure the domain is no longer referenced from the
3001 * flush queue
3002 */
3003 queue_flush_all();
3004
3005 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003006 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003007 dma_ops_domain_free(dma_dom);
3008 break;
3009 default:
3010 if (domain->mode != PAGE_MODE_NONE)
3011 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003012
Joerg Roedelcda70052016-07-07 15:57:04 +02003013 if (domain->flags & PD_IOMMUV2_MASK)
3014 free_gcr3_table(domain);
3015
3016 protection_domain_free(domain);
3017 break;
3018 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003019}
3020
Joerg Roedel684f2882008-12-08 12:07:44 +01003021static void amd_iommu_detach_device(struct iommu_domain *dom,
3022 struct device *dev)
3023{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003024 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003025 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003026 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003027
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003028 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003029 return;
3030
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003031 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003032 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003033 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003034
Joerg Roedel657cbb62009-11-23 15:26:46 +01003035 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003036 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003037
3038 iommu = amd_iommu_rlookup_table[devid];
3039 if (!iommu)
3040 return;
3041
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003042#ifdef CONFIG_IRQ_REMAP
3043 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3044 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3045 dev_data->use_vapic = 0;
3046#endif
3047
Joerg Roedel684f2882008-12-08 12:07:44 +01003048 iommu_completion_wait(iommu);
3049}
3050
Joerg Roedel01106062008-12-02 19:34:11 +01003051static int amd_iommu_attach_device(struct iommu_domain *dom,
3052 struct device *dev)
3053{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003054 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003055 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003056 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003057 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003058
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003059 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003060 return -EINVAL;
3061
Joerg Roedel657cbb62009-11-23 15:26:46 +01003062 dev_data = dev->archdata.iommu;
3063
Joerg Roedelf62dda62011-06-09 12:55:35 +02003064 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003065 if (!iommu)
3066 return -EINVAL;
3067
Joerg Roedel657cbb62009-11-23 15:26:46 +01003068 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003069 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003070
Joerg Roedel15898bb2009-11-24 15:39:42 +01003071 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003072
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003073#ifdef CONFIG_IRQ_REMAP
3074 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3075 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3076 dev_data->use_vapic = 1;
3077 else
3078 dev_data->use_vapic = 0;
3079 }
3080#endif
3081
Joerg Roedel01106062008-12-02 19:34:11 +01003082 iommu_completion_wait(iommu);
3083
Joerg Roedel15898bb2009-11-24 15:39:42 +01003084 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003085}
3086
Joerg Roedel468e2362010-01-21 16:37:36 +01003087static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003088 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003089{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003090 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003091 int prot = 0;
3092 int ret;
3093
Joerg Roedel132bd682011-11-17 14:18:46 +01003094 if (domain->mode == PAGE_MODE_NONE)
3095 return -EINVAL;
3096
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003097 if (iommu_prot & IOMMU_READ)
3098 prot |= IOMMU_PROT_IR;
3099 if (iommu_prot & IOMMU_WRITE)
3100 prot |= IOMMU_PROT_IW;
3101
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003102 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003103 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003104 mutex_unlock(&domain->api_lock);
3105
Joerg Roedel795e74f72010-05-11 17:40:57 +02003106 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003107}
3108
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003109static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3110 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003111{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003112 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003113 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003114
Joerg Roedel132bd682011-11-17 14:18:46 +01003115 if (domain->mode == PAGE_MODE_NONE)
3116 return -EINVAL;
3117
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003118 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003119 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003120 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003121
Joerg Roedel17b124b2011-04-06 18:01:35 +02003122 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003123
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003124 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003125}
3126
Joerg Roedel645c4c82008-12-02 20:05:50 +01003127static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303128 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003129{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003130 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003131 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003132 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003133
Joerg Roedel132bd682011-11-17 14:18:46 +01003134 if (domain->mode == PAGE_MODE_NONE)
3135 return iova;
3136
Joerg Roedel3039ca12015-04-01 14:58:48 +02003137 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003138
Joerg Roedela6d41a42009-09-02 17:08:55 +02003139 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003140 return 0;
3141
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003142 offset_mask = pte_pgsize - 1;
3143 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003144
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003145 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003146}
3147
Joerg Roedelab636482014-09-05 10:48:21 +02003148static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003149{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003150 switch (cap) {
3151 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003152 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003153 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003154 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003155 case IOMMU_CAP_NOEXEC:
3156 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003157 }
3158
Joerg Roedelab636482014-09-05 10:48:21 +02003159 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003160}
3161
Joerg Roedel35cf2482015-05-28 18:41:37 +02003162static void amd_iommu_get_dm_regions(struct device *dev,
3163 struct list_head *head)
3164{
3165 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003166 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003167
3168 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003169 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003170 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003171
3172 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3173 struct iommu_dm_region *region;
3174
3175 if (devid < entry->devid_start || devid > entry->devid_end)
3176 continue;
3177
3178 region = kzalloc(sizeof(*region), GFP_KERNEL);
3179 if (!region) {
3180 pr_err("Out of memory allocating dm-regions for %s\n",
3181 dev_name(dev));
3182 return;
3183 }
3184
3185 region->start = entry->address_start;
3186 region->length = entry->address_end - entry->address_start;
3187 if (entry->prot & IOMMU_PROT_IR)
3188 region->prot |= IOMMU_READ;
3189 if (entry->prot & IOMMU_PROT_IW)
3190 region->prot |= IOMMU_WRITE;
3191
3192 list_add_tail(&region->list, head);
3193 }
3194}
3195
3196static void amd_iommu_put_dm_regions(struct device *dev,
3197 struct list_head *head)
3198{
3199 struct iommu_dm_region *entry, *next;
3200
3201 list_for_each_entry_safe(entry, next, head, list)
3202 kfree(entry);
3203}
3204
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003205static void amd_iommu_apply_dm_region(struct device *dev,
3206 struct iommu_domain *domain,
3207 struct iommu_dm_region *region)
3208{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003209 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003210 unsigned long start, end;
3211
3212 start = IOVA_PFN(region->start);
3213 end = IOVA_PFN(region->start + region->length);
3214
3215 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3216}
3217
Thierry Redingb22f6432014-06-27 09:03:12 +02003218static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003219 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003220 .domain_alloc = amd_iommu_domain_alloc,
3221 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003222 .attach_dev = amd_iommu_attach_device,
3223 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003224 .map = amd_iommu_map,
3225 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003226 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003227 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003228 .add_device = amd_iommu_add_device,
3229 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003230 .device_group = amd_iommu_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003231 .get_dm_regions = amd_iommu_get_dm_regions,
3232 .put_dm_regions = amd_iommu_put_dm_regions,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003233 .apply_dm_region = amd_iommu_apply_dm_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003234 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003235};
3236
Joerg Roedel0feae532009-08-26 15:26:30 +02003237/*****************************************************************************
3238 *
3239 * The next functions do a basic initialization of IOMMU for pass through
3240 * mode
3241 *
3242 * In passthrough mode the IOMMU is initialized and enabled but not used for
3243 * DMA-API translation.
3244 *
3245 *****************************************************************************/
3246
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003247/* IOMMUv2 specific functions */
3248int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3249{
3250 return atomic_notifier_chain_register(&ppr_notifier, nb);
3251}
3252EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3253
3254int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3255{
3256 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3257}
3258EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003259
3260void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3261{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003262 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003263 unsigned long flags;
3264
3265 spin_lock_irqsave(&domain->lock, flags);
3266
3267 /* Update data structure */
3268 domain->mode = PAGE_MODE_NONE;
3269 domain->updated = true;
3270
3271 /* Make changes visible to IOMMUs */
3272 update_domain(domain);
3273
3274 /* Page-table is not visible to IOMMU anymore, so free it */
3275 free_pagetable(domain);
3276
3277 spin_unlock_irqrestore(&domain->lock, flags);
3278}
3279EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003280
3281int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3282{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003283 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003284 unsigned long flags;
3285 int levels, ret;
3286
3287 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3288 return -EINVAL;
3289
3290 /* Number of GCR3 table levels required */
3291 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3292 levels += 1;
3293
3294 if (levels > amd_iommu_max_glx_val)
3295 return -EINVAL;
3296
3297 spin_lock_irqsave(&domain->lock, flags);
3298
3299 /*
3300 * Save us all sanity checks whether devices already in the
3301 * domain support IOMMUv2. Just force that the domain has no
3302 * devices attached when it is switched into IOMMUv2 mode.
3303 */
3304 ret = -EBUSY;
3305 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3306 goto out;
3307
3308 ret = -ENOMEM;
3309 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3310 if (domain->gcr3_tbl == NULL)
3311 goto out;
3312
3313 domain->glx = levels;
3314 domain->flags |= PD_IOMMUV2_MASK;
3315 domain->updated = true;
3316
3317 update_domain(domain);
3318
3319 ret = 0;
3320
3321out:
3322 spin_unlock_irqrestore(&domain->lock, flags);
3323
3324 return ret;
3325}
3326EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003327
3328static int __flush_pasid(struct protection_domain *domain, int pasid,
3329 u64 address, bool size)
3330{
3331 struct iommu_dev_data *dev_data;
3332 struct iommu_cmd cmd;
3333 int i, ret;
3334
3335 if (!(domain->flags & PD_IOMMUV2_MASK))
3336 return -EINVAL;
3337
3338 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3339
3340 /*
3341 * IOMMU TLB needs to be flushed before Device TLB to
3342 * prevent device TLB refill from IOMMU TLB
3343 */
3344 for (i = 0; i < amd_iommus_present; ++i) {
3345 if (domain->dev_iommu[i] == 0)
3346 continue;
3347
3348 ret = iommu_queue_command(amd_iommus[i], &cmd);
3349 if (ret != 0)
3350 goto out;
3351 }
3352
3353 /* Wait until IOMMU TLB flushes are complete */
3354 domain_flush_complete(domain);
3355
3356 /* Now flush device TLBs */
3357 list_for_each_entry(dev_data, &domain->dev_list, list) {
3358 struct amd_iommu *iommu;
3359 int qdep;
3360
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003361 /*
3362 There might be non-IOMMUv2 capable devices in an IOMMUv2
3363 * domain.
3364 */
3365 if (!dev_data->ats.enabled)
3366 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003367
3368 qdep = dev_data->ats.qdep;
3369 iommu = amd_iommu_rlookup_table[dev_data->devid];
3370
3371 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3372 qdep, address, size);
3373
3374 ret = iommu_queue_command(iommu, &cmd);
3375 if (ret != 0)
3376 goto out;
3377 }
3378
3379 /* Wait until all device TLBs are flushed */
3380 domain_flush_complete(domain);
3381
3382 ret = 0;
3383
3384out:
3385
3386 return ret;
3387}
3388
3389static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3390 u64 address)
3391{
3392 return __flush_pasid(domain, pasid, address, false);
3393}
3394
3395int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3396 u64 address)
3397{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003398 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003399 unsigned long flags;
3400 int ret;
3401
3402 spin_lock_irqsave(&domain->lock, flags);
3403 ret = __amd_iommu_flush_page(domain, pasid, address);
3404 spin_unlock_irqrestore(&domain->lock, flags);
3405
3406 return ret;
3407}
3408EXPORT_SYMBOL(amd_iommu_flush_page);
3409
3410static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3411{
3412 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3413 true);
3414}
3415
3416int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3417{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003418 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003419 unsigned long flags;
3420 int ret;
3421
3422 spin_lock_irqsave(&domain->lock, flags);
3423 ret = __amd_iommu_flush_tlb(domain, pasid);
3424 spin_unlock_irqrestore(&domain->lock, flags);
3425
3426 return ret;
3427}
3428EXPORT_SYMBOL(amd_iommu_flush_tlb);
3429
Joerg Roedelb16137b2011-11-21 16:50:23 +01003430static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3431{
3432 int index;
3433 u64 *pte;
3434
3435 while (true) {
3436
3437 index = (pasid >> (9 * level)) & 0x1ff;
3438 pte = &root[index];
3439
3440 if (level == 0)
3441 break;
3442
3443 if (!(*pte & GCR3_VALID)) {
3444 if (!alloc)
3445 return NULL;
3446
3447 root = (void *)get_zeroed_page(GFP_ATOMIC);
3448 if (root == NULL)
3449 return NULL;
3450
3451 *pte = __pa(root) | GCR3_VALID;
3452 }
3453
3454 root = __va(*pte & PAGE_MASK);
3455
3456 level -= 1;
3457 }
3458
3459 return pte;
3460}
3461
3462static int __set_gcr3(struct protection_domain *domain, int pasid,
3463 unsigned long cr3)
3464{
3465 u64 *pte;
3466
3467 if (domain->mode != PAGE_MODE_NONE)
3468 return -EINVAL;
3469
3470 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3471 if (pte == NULL)
3472 return -ENOMEM;
3473
3474 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3475
3476 return __amd_iommu_flush_tlb(domain, pasid);
3477}
3478
3479static int __clear_gcr3(struct protection_domain *domain, int pasid)
3480{
3481 u64 *pte;
3482
3483 if (domain->mode != PAGE_MODE_NONE)
3484 return -EINVAL;
3485
3486 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3487 if (pte == NULL)
3488 return 0;
3489
3490 *pte = 0;
3491
3492 return __amd_iommu_flush_tlb(domain, pasid);
3493}
3494
3495int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3496 unsigned long cr3)
3497{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003498 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003499 unsigned long flags;
3500 int ret;
3501
3502 spin_lock_irqsave(&domain->lock, flags);
3503 ret = __set_gcr3(domain, pasid, cr3);
3504 spin_unlock_irqrestore(&domain->lock, flags);
3505
3506 return ret;
3507}
3508EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3509
3510int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3511{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003512 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003513 unsigned long flags;
3514 int ret;
3515
3516 spin_lock_irqsave(&domain->lock, flags);
3517 ret = __clear_gcr3(domain, pasid);
3518 spin_unlock_irqrestore(&domain->lock, flags);
3519
3520 return ret;
3521}
3522EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003523
3524int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3525 int status, int tag)
3526{
3527 struct iommu_dev_data *dev_data;
3528 struct amd_iommu *iommu;
3529 struct iommu_cmd cmd;
3530
3531 dev_data = get_dev_data(&pdev->dev);
3532 iommu = amd_iommu_rlookup_table[dev_data->devid];
3533
3534 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3535 tag, dev_data->pri_tlp);
3536
3537 return iommu_queue_command(iommu, &cmd);
3538}
3539EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003540
3541struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3542{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003543 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003544
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003545 pdomain = get_domain(&pdev->dev);
3546 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003547 return NULL;
3548
3549 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003550 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003551 return NULL;
3552
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003553 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003554}
3555EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003556
3557void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3558{
3559 struct iommu_dev_data *dev_data;
3560
3561 if (!amd_iommu_v2_supported())
3562 return;
3563
3564 dev_data = get_dev_data(&pdev->dev);
3565 dev_data->errata |= (1 << erratum);
3566}
3567EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003568
3569int amd_iommu_device_info(struct pci_dev *pdev,
3570 struct amd_iommu_device_info *info)
3571{
3572 int max_pasids;
3573 int pos;
3574
3575 if (pdev == NULL || info == NULL)
3576 return -EINVAL;
3577
3578 if (!amd_iommu_v2_supported())
3579 return -EINVAL;
3580
3581 memset(info, 0, sizeof(*info));
3582
3583 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3584 if (pos)
3585 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3586
3587 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3588 if (pos)
3589 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3590
3591 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3592 if (pos) {
3593 int features;
3594
3595 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3596 max_pasids = min(max_pasids, (1 << 20));
3597
3598 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3599 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3600
3601 features = pci_pasid_features(pdev);
3602 if (features & PCI_PASID_CAP_EXEC)
3603 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3604 if (features & PCI_PASID_CAP_PRIV)
3605 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3606 }
3607
3608 return 0;
3609}
3610EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003611
3612#ifdef CONFIG_IRQ_REMAP
3613
3614/*****************************************************************************
3615 *
3616 * Interrupt Remapping Implementation
3617 *
3618 *****************************************************************************/
3619
Jiang Liu7c71d302015-04-13 14:11:33 +08003620static struct irq_chip amd_ir_chip;
3621
Joerg Roedel2b324502012-06-21 16:29:10 +02003622#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3623#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3624#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3625#define DTE_IRQ_REMAP_ENABLE 1ULL
3626
3627static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3628{
3629 u64 dte;
3630
3631 dte = amd_iommu_dev_table[devid].data[2];
3632 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3633 dte |= virt_to_phys(table->table);
3634 dte |= DTE_IRQ_REMAP_INTCTL;
3635 dte |= DTE_IRQ_TABLE_LEN;
3636 dte |= DTE_IRQ_REMAP_ENABLE;
3637
3638 amd_iommu_dev_table[devid].data[2] = dte;
3639}
3640
Joerg Roedel2b324502012-06-21 16:29:10 +02003641static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3642{
3643 struct irq_remap_table *table = NULL;
3644 struct amd_iommu *iommu;
3645 unsigned long flags;
3646 u16 alias;
3647
3648 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3649
3650 iommu = amd_iommu_rlookup_table[devid];
3651 if (!iommu)
3652 goto out_unlock;
3653
3654 table = irq_lookup_table[devid];
3655 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003656 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003657
3658 alias = amd_iommu_alias_table[devid];
3659 table = irq_lookup_table[alias];
3660 if (table) {
3661 irq_lookup_table[devid] = table;
3662 set_dte_irq_entry(devid, table);
3663 iommu_flush_dte(iommu, devid);
3664 goto out;
3665 }
3666
3667 /* Nothing there yet, allocate new irq remapping table */
3668 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3669 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003670 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003671
Joerg Roedel197887f2013-04-09 21:14:08 +02003672 /* Initialize table spin-lock */
3673 spin_lock_init(&table->lock);
3674
Joerg Roedel2b324502012-06-21 16:29:10 +02003675 if (ioapic)
3676 /* Keep the first 32 indexes free for IOAPIC interrupts */
3677 table->min_index = 32;
3678
3679 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3680 if (!table->table) {
3681 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003682 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003683 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003684 }
3685
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003686 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3687 memset(table->table, 0,
3688 MAX_IRQS_PER_TABLE * sizeof(u32));
3689 else
3690 memset(table->table, 0,
3691 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003692
3693 if (ioapic) {
3694 int i;
3695
3696 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003697 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003698 }
3699
3700 irq_lookup_table[devid] = table;
3701 set_dte_irq_entry(devid, table);
3702 iommu_flush_dte(iommu, devid);
3703 if (devid != alias) {
3704 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003705 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003706 iommu_flush_dte(iommu, alias);
3707 }
3708
3709out:
3710 iommu_completion_wait(iommu);
3711
3712out_unlock:
3713 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3714
3715 return table;
3716}
3717
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003718static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003719{
3720 struct irq_remap_table *table;
3721 unsigned long flags;
3722 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003723 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3724
3725 if (!iommu)
3726 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003727
3728 table = get_irq_table(devid, false);
3729 if (!table)
3730 return -ENODEV;
3731
3732 spin_lock_irqsave(&table->lock, flags);
3733
3734 /* Scan table for free entries */
3735 for (c = 0, index = table->min_index;
3736 index < MAX_IRQS_PER_TABLE;
3737 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003738 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003739 c += 1;
3740 else
3741 c = 0;
3742
3743 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003744 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003745 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003746
3747 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003748 goto out;
3749 }
3750 }
3751
3752 index = -ENOSPC;
3753
3754out:
3755 spin_unlock_irqrestore(&table->lock, flags);
3756
3757 return index;
3758}
3759
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003760static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3761 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003762{
3763 struct irq_remap_table *table;
3764 struct amd_iommu *iommu;
3765 unsigned long flags;
3766 struct irte_ga *entry;
3767
3768 iommu = amd_iommu_rlookup_table[devid];
3769 if (iommu == NULL)
3770 return -EINVAL;
3771
3772 table = get_irq_table(devid, false);
3773 if (!table)
3774 return -ENOMEM;
3775
3776 spin_lock_irqsave(&table->lock, flags);
3777
3778 entry = (struct irte_ga *)table->table;
3779 entry = &entry[index];
3780 entry->lo.fields_remap.valid = 0;
3781 entry->hi.val = irte->hi.val;
3782 entry->lo.val = irte->lo.val;
3783 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003784 if (data)
3785 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003786
3787 spin_unlock_irqrestore(&table->lock, flags);
3788
3789 iommu_flush_irt(iommu, devid);
3790 iommu_completion_wait(iommu);
3791
3792 return 0;
3793}
3794
3795static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003796{
3797 struct irq_remap_table *table;
3798 struct amd_iommu *iommu;
3799 unsigned long flags;
3800
3801 iommu = amd_iommu_rlookup_table[devid];
3802 if (iommu == NULL)
3803 return -EINVAL;
3804
3805 table = get_irq_table(devid, false);
3806 if (!table)
3807 return -ENOMEM;
3808
3809 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003810 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003811 spin_unlock_irqrestore(&table->lock, flags);
3812
3813 iommu_flush_irt(iommu, devid);
3814 iommu_completion_wait(iommu);
3815
3816 return 0;
3817}
3818
3819static void free_irte(u16 devid, int index)
3820{
3821 struct irq_remap_table *table;
3822 struct amd_iommu *iommu;
3823 unsigned long flags;
3824
3825 iommu = amd_iommu_rlookup_table[devid];
3826 if (iommu == NULL)
3827 return;
3828
3829 table = get_irq_table(devid, false);
3830 if (!table)
3831 return;
3832
3833 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003834 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003835 spin_unlock_irqrestore(&table->lock, flags);
3836
3837 iommu_flush_irt(iommu, devid);
3838 iommu_completion_wait(iommu);
3839}
3840
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003841static void irte_prepare(void *entry,
3842 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003843 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003844{
3845 union irte *irte = (union irte *) entry;
3846
3847 irte->val = 0;
3848 irte->fields.vector = vector;
3849 irte->fields.int_type = delivery_mode;
3850 irte->fields.destination = dest_apicid;
3851 irte->fields.dm = dest_mode;
3852 irte->fields.valid = 1;
3853}
3854
3855static void irte_ga_prepare(void *entry,
3856 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003857 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003858{
3859 struct irte_ga *irte = (struct irte_ga *) entry;
3860
3861 irte->lo.val = 0;
3862 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003863 irte->lo.fields_remap.int_type = delivery_mode;
3864 irte->lo.fields_remap.dm = dest_mode;
3865 irte->hi.fields.vector = vector;
3866 irte->lo.fields_remap.destination = dest_apicid;
3867 irte->lo.fields_remap.valid = 1;
3868}
3869
3870static void irte_activate(void *entry, u16 devid, u16 index)
3871{
3872 union irte *irte = (union irte *) entry;
3873
3874 irte->fields.valid = 1;
3875 modify_irte(devid, index, irte);
3876}
3877
3878static void irte_ga_activate(void *entry, u16 devid, u16 index)
3879{
3880 struct irte_ga *irte = (struct irte_ga *) entry;
3881
3882 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003883 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003884}
3885
3886static void irte_deactivate(void *entry, u16 devid, u16 index)
3887{
3888 union irte *irte = (union irte *) entry;
3889
3890 irte->fields.valid = 0;
3891 modify_irte(devid, index, irte);
3892}
3893
3894static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3895{
3896 struct irte_ga *irte = (struct irte_ga *) entry;
3897
3898 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003899 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003900}
3901
3902static void irte_set_affinity(void *entry, u16 devid, u16 index,
3903 u8 vector, u32 dest_apicid)
3904{
3905 union irte *irte = (union irte *) entry;
3906
3907 irte->fields.vector = vector;
3908 irte->fields.destination = dest_apicid;
3909 modify_irte(devid, index, irte);
3910}
3911
3912static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3913 u8 vector, u32 dest_apicid)
3914{
3915 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003916 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003917
Suravee Suthikulpanit1781a292017-06-26 04:28:04 -05003918 if (!dev_data || !dev_data->use_vapic ||
3919 !irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003920 irte->hi.fields.vector = vector;
3921 irte->lo.fields_remap.destination = dest_apicid;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003922 modify_irte_ga(devid, index, irte, NULL);
3923 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003924}
3925
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003926#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003927static void irte_set_allocated(struct irq_remap_table *table, int index)
3928{
3929 table->table[index] = IRTE_ALLOCATED;
3930}
3931
3932static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3933{
3934 struct irte_ga *ptr = (struct irte_ga *)table->table;
3935 struct irte_ga *irte = &ptr[index];
3936
3937 memset(&irte->lo.val, 0, sizeof(u64));
3938 memset(&irte->hi.val, 0, sizeof(u64));
3939 irte->hi.fields.vector = 0xff;
3940}
3941
3942static bool irte_is_allocated(struct irq_remap_table *table, int index)
3943{
3944 union irte *ptr = (union irte *)table->table;
3945 union irte *irte = &ptr[index];
3946
3947 return irte->val != 0;
3948}
3949
3950static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3951{
3952 struct irte_ga *ptr = (struct irte_ga *)table->table;
3953 struct irte_ga *irte = &ptr[index];
3954
3955 return irte->hi.fields.vector != 0;
3956}
3957
3958static void irte_clear_allocated(struct irq_remap_table *table, int index)
3959{
3960 table->table[index] = 0;
3961}
3962
3963static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3964{
3965 struct irte_ga *ptr = (struct irte_ga *)table->table;
3966 struct irte_ga *irte = &ptr[index];
3967
3968 memset(&irte->lo.val, 0, sizeof(u64));
3969 memset(&irte->hi.val, 0, sizeof(u64));
3970}
3971
Jiang Liu7c71d302015-04-13 14:11:33 +08003972static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003973{
Jiang Liu7c71d302015-04-13 14:11:33 +08003974 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003975
Jiang Liu7c71d302015-04-13 14:11:33 +08003976 switch (info->type) {
3977 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3978 devid = get_ioapic_devid(info->ioapic_id);
3979 break;
3980 case X86_IRQ_ALLOC_TYPE_HPET:
3981 devid = get_hpet_devid(info->hpet_id);
3982 break;
3983 case X86_IRQ_ALLOC_TYPE_MSI:
3984 case X86_IRQ_ALLOC_TYPE_MSIX:
3985 devid = get_device_id(&info->msi_dev->dev);
3986 break;
3987 default:
3988 BUG_ON(1);
3989 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003990 }
3991
Jiang Liu7c71d302015-04-13 14:11:33 +08003992 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003993}
3994
Jiang Liu7c71d302015-04-13 14:11:33 +08003995static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003996{
Jiang Liu7c71d302015-04-13 14:11:33 +08003997 struct amd_iommu *iommu;
3998 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003999
Jiang Liu7c71d302015-04-13 14:11:33 +08004000 if (!info)
4001 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004002
Jiang Liu7c71d302015-04-13 14:11:33 +08004003 devid = get_devid(info);
4004 if (devid >= 0) {
4005 iommu = amd_iommu_rlookup_table[devid];
4006 if (iommu)
4007 return iommu->ir_domain;
4008 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004009
Jiang Liu7c71d302015-04-13 14:11:33 +08004010 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004011}
4012
Jiang Liu7c71d302015-04-13 14:11:33 +08004013static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004014{
Jiang Liu7c71d302015-04-13 14:11:33 +08004015 struct amd_iommu *iommu;
4016 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004017
Jiang Liu7c71d302015-04-13 14:11:33 +08004018 if (!info)
4019 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004020
Jiang Liu7c71d302015-04-13 14:11:33 +08004021 switch (info->type) {
4022 case X86_IRQ_ALLOC_TYPE_MSI:
4023 case X86_IRQ_ALLOC_TYPE_MSIX:
4024 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004025 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004026 return NULL;
4027
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004028 iommu = amd_iommu_rlookup_table[devid];
4029 if (iommu)
4030 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004031 break;
4032 default:
4033 break;
4034 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004035
Jiang Liu7c71d302015-04-13 14:11:33 +08004036 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004037}
4038
Joerg Roedel6b474b82012-06-26 16:46:04 +02004039struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004040 .prepare = amd_iommu_prepare,
4041 .enable = amd_iommu_enable,
4042 .disable = amd_iommu_disable,
4043 .reenable = amd_iommu_reenable,
4044 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004045 .get_ir_irq_domain = get_ir_irq_domain,
4046 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004047};
Jiang Liu7c71d302015-04-13 14:11:33 +08004048
4049static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4050 struct irq_cfg *irq_cfg,
4051 struct irq_alloc_info *info,
4052 int devid, int index, int sub_handle)
4053{
4054 struct irq_2_irte *irte_info = &data->irq_2_irte;
4055 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004056 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004057 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4058
4059 if (!iommu)
4060 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004061
Jiang Liu7c71d302015-04-13 14:11:33 +08004062 data->irq_2_irte.devid = devid;
4063 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004064 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4065 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004066 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004067
4068 switch (info->type) {
4069 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4070 /* Setup IOAPIC entry */
4071 entry = info->ioapic_entry;
4072 info->ioapic_entry = NULL;
4073 memset(entry, 0, sizeof(*entry));
4074 entry->vector = index;
4075 entry->mask = 0;
4076 entry->trigger = info->ioapic_trigger;
4077 entry->polarity = info->ioapic_polarity;
4078 /* Mask level triggered irqs. */
4079 if (info->ioapic_trigger)
4080 entry->mask = 1;
4081 break;
4082
4083 case X86_IRQ_ALLOC_TYPE_HPET:
4084 case X86_IRQ_ALLOC_TYPE_MSI:
4085 case X86_IRQ_ALLOC_TYPE_MSIX:
4086 msg->address_hi = MSI_ADDR_BASE_HI;
4087 msg->address_lo = MSI_ADDR_BASE_LO;
4088 msg->data = irte_info->index;
4089 break;
4090
4091 default:
4092 BUG_ON(1);
4093 break;
4094 }
4095}
4096
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004097struct amd_irte_ops irte_32_ops = {
4098 .prepare = irte_prepare,
4099 .activate = irte_activate,
4100 .deactivate = irte_deactivate,
4101 .set_affinity = irte_set_affinity,
4102 .set_allocated = irte_set_allocated,
4103 .is_allocated = irte_is_allocated,
4104 .clear_allocated = irte_clear_allocated,
4105};
4106
4107struct amd_irte_ops irte_128_ops = {
4108 .prepare = irte_ga_prepare,
4109 .activate = irte_ga_activate,
4110 .deactivate = irte_ga_deactivate,
4111 .set_affinity = irte_ga_set_affinity,
4112 .set_allocated = irte_ga_set_allocated,
4113 .is_allocated = irte_ga_is_allocated,
4114 .clear_allocated = irte_ga_clear_allocated,
4115};
4116
Jiang Liu7c71d302015-04-13 14:11:33 +08004117static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4118 unsigned int nr_irqs, void *arg)
4119{
4120 struct irq_alloc_info *info = arg;
4121 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004122 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004123 struct irq_cfg *cfg;
4124 int i, ret, devid;
4125 int index = -1;
4126
4127 if (!info)
4128 return -EINVAL;
4129 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4130 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4131 return -EINVAL;
4132
4133 /*
4134 * With IRQ remapping enabled, don't need contiguous CPU vectors
4135 * to support multiple MSI interrupts.
4136 */
4137 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4138 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4139
4140 devid = get_devid(info);
4141 if (devid < 0)
4142 return -EINVAL;
4143
4144 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4145 if (ret < 0)
4146 return ret;
4147
Jiang Liu7c71d302015-04-13 14:11:33 +08004148 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4149 if (get_irq_table(devid, true))
4150 index = info->ioapic_pin;
4151 else
4152 ret = -ENOMEM;
4153 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004154 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004155 }
4156 if (index < 0) {
4157 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004158 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004159 goto out_free_parent;
4160 }
4161
4162 for (i = 0; i < nr_irqs; i++) {
4163 irq_data = irq_domain_get_irq_data(domain, virq + i);
4164 cfg = irqd_cfg(irq_data);
4165 if (!irq_data || !cfg) {
4166 ret = -EINVAL;
4167 goto out_free_data;
4168 }
4169
Joerg Roedela130e692015-08-13 11:07:25 +02004170 ret = -ENOMEM;
4171 data = kzalloc(sizeof(*data), GFP_KERNEL);
4172 if (!data)
4173 goto out_free_data;
4174
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004175 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4176 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4177 else
4178 data->entry = kzalloc(sizeof(struct irte_ga),
4179 GFP_KERNEL);
4180 if (!data->entry) {
4181 kfree(data);
4182 goto out_free_data;
4183 }
4184
Jiang Liu7c71d302015-04-13 14:11:33 +08004185 irq_data->hwirq = (devid << 16) + i;
4186 irq_data->chip_data = data;
4187 irq_data->chip = &amd_ir_chip;
4188 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4189 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4190 }
Joerg Roedela130e692015-08-13 11:07:25 +02004191
Jiang Liu7c71d302015-04-13 14:11:33 +08004192 return 0;
4193
4194out_free_data:
4195 for (i--; i >= 0; i--) {
4196 irq_data = irq_domain_get_irq_data(domain, virq + i);
4197 if (irq_data)
4198 kfree(irq_data->chip_data);
4199 }
4200 for (i = 0; i < nr_irqs; i++)
4201 free_irte(devid, index + i);
4202out_free_parent:
4203 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4204 return ret;
4205}
4206
4207static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4208 unsigned int nr_irqs)
4209{
4210 struct irq_2_irte *irte_info;
4211 struct irq_data *irq_data;
4212 struct amd_ir_data *data;
4213 int i;
4214
4215 for (i = 0; i < nr_irqs; i++) {
4216 irq_data = irq_domain_get_irq_data(domain, virq + i);
4217 if (irq_data && irq_data->chip_data) {
4218 data = irq_data->chip_data;
4219 irte_info = &data->irq_2_irte;
4220 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004221 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004222 kfree(data);
4223 }
4224 }
4225 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4226}
4227
4228static void irq_remapping_activate(struct irq_domain *domain,
4229 struct irq_data *irq_data)
4230{
4231 struct amd_ir_data *data = irq_data->chip_data;
4232 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004233 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004234
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004235 if (iommu)
4236 iommu->irte_ops->activate(data->entry, irte_info->devid,
4237 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004238}
4239
4240static void irq_remapping_deactivate(struct irq_domain *domain,
4241 struct irq_data *irq_data)
4242{
4243 struct amd_ir_data *data = irq_data->chip_data;
4244 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004245 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004246
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004247 if (iommu)
4248 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4249 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004250}
4251
4252static struct irq_domain_ops amd_ir_domain_ops = {
4253 .alloc = irq_remapping_alloc,
4254 .free = irq_remapping_free,
4255 .activate = irq_remapping_activate,
4256 .deactivate = irq_remapping_deactivate,
4257};
4258
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004259static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4260{
4261 struct amd_iommu *iommu;
4262 struct amd_iommu_pi_data *pi_data = vcpu_info;
4263 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4264 struct amd_ir_data *ir_data = data->chip_data;
4265 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4266 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004267 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4268
4269 /* Note:
4270 * This device has never been set up for guest mode.
4271 * we should not modify the IRTE
4272 */
4273 if (!dev_data || !dev_data->use_vapic)
4274 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004275
4276 pi_data->ir_data = ir_data;
4277
4278 /* Note:
4279 * SVM tries to set up for VAPIC mode, but we are in
4280 * legacy mode. So, we force legacy mode instead.
4281 */
4282 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4283 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4284 __func__);
4285 pi_data->is_guest_mode = false;
4286 }
4287
4288 iommu = amd_iommu_rlookup_table[irte_info->devid];
4289 if (iommu == NULL)
4290 return -EINVAL;
4291
4292 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4293 if (pi_data->is_guest_mode) {
4294 /* Setting */
4295 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4296 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitbe5c6ef2017-07-05 21:29:59 -05004297 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004298 irte->lo.fields_vapic.guest_mode = 1;
4299 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4300
4301 ir_data->cached_ga_tag = pi_data->ga_tag;
4302 } else {
4303 /* Un-Setting */
4304 struct irq_cfg *cfg = irqd_cfg(data);
4305
4306 irte->hi.val = 0;
4307 irte->lo.val = 0;
4308 irte->hi.fields.vector = cfg->vector;
4309 irte->lo.fields_remap.guest_mode = 0;
4310 irte->lo.fields_remap.destination = cfg->dest_apicid;
4311 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4312 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4313
4314 /*
4315 * This communicates the ga_tag back to the caller
4316 * so that it can do all the necessary clean up.
4317 */
4318 ir_data->cached_ga_tag = 0;
4319 }
4320
4321 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4322}
4323
Jiang Liu7c71d302015-04-13 14:11:33 +08004324static int amd_ir_set_affinity(struct irq_data *data,
4325 const struct cpumask *mask, bool force)
4326{
4327 struct amd_ir_data *ir_data = data->chip_data;
4328 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4329 struct irq_cfg *cfg = irqd_cfg(data);
4330 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004331 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004332 int ret;
4333
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004334 if (!iommu)
4335 return -ENODEV;
4336
Jiang Liu7c71d302015-04-13 14:11:33 +08004337 ret = parent->chip->irq_set_affinity(parent, mask, force);
4338 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4339 return ret;
4340
4341 /*
4342 * Atomically updates the IRTE with the new destination, vector
4343 * and flushes the interrupt entry cache.
4344 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004345 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4346 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004347
4348 /*
4349 * After this point, all the interrupts will start arriving
4350 * at the new destination. So, time to cleanup the previous
4351 * vector allocation.
4352 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004353 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004354
4355 return IRQ_SET_MASK_OK_DONE;
4356}
4357
4358static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4359{
4360 struct amd_ir_data *ir_data = irq_data->chip_data;
4361
4362 *msg = ir_data->msi_entry;
4363}
4364
4365static struct irq_chip amd_ir_chip = {
4366 .irq_ack = ir_ack_apic_edge,
4367 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004368 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004369 .irq_compose_msi_msg = ir_compose_msi_msg,
4370};
4371
4372int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4373{
4374 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4375 if (!iommu->ir_domain)
4376 return -ENOMEM;
4377
4378 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4379 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4380
4381 return 0;
4382}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004383
4384int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4385{
4386 unsigned long flags;
4387 struct amd_iommu *iommu;
4388 struct irq_remap_table *irt;
4389 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4390 int devid = ir_data->irq_2_irte.devid;
4391 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4392 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4393
4394 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4395 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4396 return 0;
4397
4398 iommu = amd_iommu_rlookup_table[devid];
4399 if (!iommu)
4400 return -ENODEV;
4401
4402 irt = get_irq_table(devid, false);
4403 if (!irt)
4404 return -ENODEV;
4405
4406 spin_lock_irqsave(&irt->lock, flags);
4407
4408 if (ref->lo.fields_vapic.guest_mode) {
4409 if (cpu >= 0)
4410 ref->lo.fields_vapic.destination = cpu;
4411 ref->lo.fields_vapic.is_run = is_run;
4412 barrier();
4413 }
4414
4415 spin_unlock_irqrestore(&irt->lock, flags);
4416
4417 iommu_flush_irt(iommu, devid);
4418 iommu_completion_wait(iommu);
4419 return 0;
4420}
4421EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004422#endif