blob: 5eab6a84b9ccea36ea954014b172853a7425b6d6 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel26961ef2008-12-03 17:00:17 +010044#ifdef CONFIG_IOMMU_API
45static struct iommu_ops amd_iommu_ops;
46#endif
47
Joerg Roedel431b2a22008-07-11 17:14:22 +020048/*
49 * general struct to manage commands send to an IOMMU
50 */
Joerg Roedeld6449532008-07-11 17:14:28 +020051struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020052 u32 data[4];
53};
54
Joerg Roedelbd0e5212008-06-26 21:27:56 +020055static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
56 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010057static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bda3092009-05-12 12:02:46 +020058static u64* alloc_pte(struct protection_domain *dom,
59 unsigned long address, u64
60 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020061static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
62 unsigned long start_page,
63 unsigned int pages);
Joerg Roedel9355a082009-09-02 14:24:08 +020064static u64 *fetch_pte(struct protection_domain *domain,
65 unsigned long address);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020066static void update_domain(struct protection_domain *domain);
Joerg Roedelbd0e5212008-06-26 21:27:56 +020067
Chris Wrightc1eee672009-05-21 00:56:58 -070068#ifndef BUS_NOTIFY_UNBOUND_DRIVER
69#define BUS_NOTIFY_UNBOUND_DRIVER 0x0005
70#endif
71
Joerg Roedel7f265082008-12-12 13:50:21 +010072#ifdef CONFIG_AMD_IOMMU_STATS
73
74/*
75 * Initialization code for statistics collection
76 */
77
Joerg Roedelda49f6d2008-12-12 14:59:58 +010078DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010079DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010080DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +010081DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010082DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010083DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010084DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010085DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010086DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010087DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010088DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010089DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010090
Joerg Roedel7f265082008-12-12 13:50:21 +010091static struct dentry *stats_dir;
92static struct dentry *de_isolate;
93static struct dentry *de_fflush;
94
95static void amd_iommu_stats_add(struct __iommu_counter *cnt)
96{
97 if (stats_dir == NULL)
98 return;
99
100 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
101 &cnt->value);
102}
103
104static void amd_iommu_stats_init(void)
105{
106 stats_dir = debugfs_create_dir("amd-iommu", NULL);
107 if (stats_dir == NULL)
108 return;
109
110 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
111 (u32 *)&amd_iommu_isolate);
112
113 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
114 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100115
116 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100117 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100118 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100119 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100120 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100121 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100122 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100123 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100124 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100125 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100126 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100127 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100128}
129
130#endif
131
Joerg Roedel431b2a22008-07-11 17:14:22 +0200132/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200133static int iommu_has_npcache(struct amd_iommu *iommu)
134{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100135 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200136}
137
Joerg Roedel431b2a22008-07-11 17:14:22 +0200138/****************************************************************************
139 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200140 * Interrupt handling functions
141 *
142 ****************************************************************************/
143
Joerg Roedel90008ee2008-09-09 16:41:05 +0200144static void iommu_print_event(void *__evt)
145{
146 u32 *event = __evt;
147 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
148 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
149 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
150 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
151 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
152
153 printk(KERN_ERR "AMD IOMMU: Event logged [");
154
155 switch (type) {
156 case EVENT_TYPE_ILL_DEV:
157 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
158 "address=0x%016llx flags=0x%04x]\n",
159 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
160 address, flags);
161 break;
162 case EVENT_TYPE_IO_FAULT:
163 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
164 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
165 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
166 domid, address, flags);
167 break;
168 case EVENT_TYPE_DEV_TAB_ERR:
169 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
170 "address=0x%016llx flags=0x%04x]\n",
171 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
172 address, flags);
173 break;
174 case EVENT_TYPE_PAGE_TAB_ERR:
175 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
176 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
177 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
178 domid, address, flags);
179 break;
180 case EVENT_TYPE_ILL_CMD:
181 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
182 break;
183 case EVENT_TYPE_CMD_HARD_ERR:
184 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
185 "flags=0x%04x]\n", address, flags);
186 break;
187 case EVENT_TYPE_IOTLB_INV_TO:
188 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
189 "address=0x%016llx]\n",
190 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
191 address);
192 break;
193 case EVENT_TYPE_INV_DEV_REQ:
194 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
195 "address=0x%016llx flags=0x%04x]\n",
196 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
197 address, flags);
198 break;
199 default:
200 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
201 }
202}
203
204static void iommu_poll_events(struct amd_iommu *iommu)
205{
206 u32 head, tail;
207 unsigned long flags;
208
209 spin_lock_irqsave(&iommu->lock, flags);
210
211 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
212 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
213
214 while (head != tail) {
215 iommu_print_event(iommu->evt_buf + head);
216 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
217 }
218
219 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
220
221 spin_unlock_irqrestore(&iommu->lock, flags);
222}
223
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200224irqreturn_t amd_iommu_int_handler(int irq, void *data)
225{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200226 struct amd_iommu *iommu;
227
Joerg Roedel3bd22172009-05-04 15:06:20 +0200228 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200229 iommu_poll_events(iommu);
230
231 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200232}
233
234/****************************************************************************
235 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200236 * IOMMU command queuing functions
237 *
238 ****************************************************************************/
239
240/*
241 * Writes the command to the IOMMUs command buffer and informs the
242 * hardware about the new command. Must be called with iommu->lock held.
243 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200244static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200245{
246 u32 tail, head;
247 u8 *target;
248
249 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200250 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200251 memcpy_toio(target, cmd, sizeof(*cmd));
252 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
253 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
254 if (tail == head)
255 return -ENOMEM;
256 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
257
258 return 0;
259}
260
Joerg Roedel431b2a22008-07-11 17:14:22 +0200261/*
262 * General queuing function for commands. Takes iommu->lock and calls
263 * __iommu_queue_command().
264 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200265static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200266{
267 unsigned long flags;
268 int ret;
269
270 spin_lock_irqsave(&iommu->lock, flags);
271 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100272 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100273 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200274 spin_unlock_irqrestore(&iommu->lock, flags);
275
276 return ret;
277}
278
Joerg Roedel431b2a22008-07-11 17:14:22 +0200279/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100280 * This function waits until an IOMMU has completed a completion
281 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200282 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100283static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200284{
Joerg Roedel8d201962008-12-02 20:34:41 +0100285 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200286 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100287 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200288
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100289 INC_STATS_COUNTER(compl_wait);
290
Joerg Roedel136f78a2008-07-11 17:14:27 +0200291 while (!ready && (i < EXIT_LOOP_COUNT)) {
292 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200293 /* wait for the bit to become one */
294 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
295 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200296 }
297
Joerg Roedel519c31b2008-08-14 19:55:15 +0200298 /* set bit back to zero */
299 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
300 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
301
Joerg Roedel84df8172008-12-17 16:36:44 +0100302 if (unlikely(i == EXIT_LOOP_COUNT))
303 panic("AMD IOMMU: Completion wait loop failed\n");
Joerg Roedel8d201962008-12-02 20:34:41 +0100304}
305
306/*
307 * This function queues a completion wait command into the command
308 * buffer of an IOMMU
309 */
310static int __iommu_completion_wait(struct amd_iommu *iommu)
311{
312 struct iommu_cmd cmd;
313
314 memset(&cmd, 0, sizeof(cmd));
315 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
316 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
317
318 return __iommu_queue_command(iommu, &cmd);
319}
320
321/*
322 * This function is called whenever we need to ensure that the IOMMU has
323 * completed execution of all commands we sent. It sends a
324 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
325 * us about that by writing a value to a physical address we pass with
326 * the command.
327 */
328static int iommu_completion_wait(struct amd_iommu *iommu)
329{
330 int ret = 0;
331 unsigned long flags;
332
333 spin_lock_irqsave(&iommu->lock, flags);
334
335 if (!iommu->need_sync)
336 goto out;
337
338 ret = __iommu_completion_wait(iommu);
339
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100340 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100341
342 if (ret)
343 goto out;
344
345 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100346
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200347out:
348 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200349
350 return 0;
351}
352
Joerg Roedel431b2a22008-07-11 17:14:22 +0200353/*
354 * Command send function for invalidating a device table entry
355 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200356static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
357{
Joerg Roedeld6449532008-07-11 17:14:28 +0200358 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200359 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200360
361 BUG_ON(iommu == NULL);
362
363 memset(&cmd, 0, sizeof(cmd));
364 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
365 cmd.data[0] = devid;
366
Joerg Roedelee2fa742008-09-17 13:47:25 +0200367 ret = iommu_queue_command(iommu, &cmd);
368
Joerg Roedelee2fa742008-09-17 13:47:25 +0200369 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200370}
371
Joerg Roedel237b6f32008-12-02 20:54:37 +0100372static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
373 u16 domid, int pde, int s)
374{
375 memset(cmd, 0, sizeof(*cmd));
376 address &= PAGE_MASK;
377 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
378 cmd->data[1] |= domid;
379 cmd->data[2] = lower_32_bits(address);
380 cmd->data[3] = upper_32_bits(address);
381 if (s) /* size bit - we flush more than one 4kb page */
382 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
383 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
384 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
385}
386
Joerg Roedel431b2a22008-07-11 17:14:22 +0200387/*
388 * Generic command send function for invalidaing TLB entries
389 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200390static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
391 u64 address, u16 domid, int pde, int s)
392{
Joerg Roedeld6449532008-07-11 17:14:28 +0200393 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200394 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200395
Joerg Roedel237b6f32008-12-02 20:54:37 +0100396 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200397
Joerg Roedelee2fa742008-09-17 13:47:25 +0200398 ret = iommu_queue_command(iommu, &cmd);
399
Joerg Roedelee2fa742008-09-17 13:47:25 +0200400 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200401}
402
Joerg Roedel431b2a22008-07-11 17:14:22 +0200403/*
404 * TLB invalidation function which is called from the mapping functions.
405 * It invalidates a single PTE if the range to flush is within a single
406 * page. Otherwise it flushes the whole TLB of the IOMMU.
407 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200408static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
409 u64 address, size_t size)
410{
Joerg Roedel999ba412008-07-03 19:35:08 +0200411 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700412 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200413
414 address &= PAGE_MASK;
415
Joerg Roedel999ba412008-07-03 19:35:08 +0200416 if (pages > 1) {
417 /*
418 * If we have to flush more than one page, flush all
419 * TLB entries for this domain
420 */
421 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
422 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200423 }
424
Joerg Roedel999ba412008-07-03 19:35:08 +0200425 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
426
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200427 return 0;
428}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200429
Joerg Roedel1c655772008-09-04 18:40:05 +0200430/* Flush the whole IO/TLB for a given protection domain */
431static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
432{
433 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
434
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100435 INC_STATS_COUNTER(domain_flush_single);
436
Joerg Roedel1c655772008-09-04 18:40:05 +0200437 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
438}
439
Chris Wright42a49f92009-06-15 15:42:00 +0200440/* Flush the whole IO/TLB for a given protection domain - including PDE */
441static void iommu_flush_tlb_pde(struct amd_iommu *iommu, u16 domid)
442{
443 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
444
445 INC_STATS_COUNTER(domain_flush_single);
446
447 iommu_queue_inv_iommu_pages(iommu, address, domid, 1, 1);
448}
449
Joerg Roedel43f49602008-12-02 21:01:12 +0100450/*
451 * This function is used to flush the IO/TLB for a given protection domain
452 * on every IOMMU in the system
453 */
454static void iommu_flush_domain(u16 domid)
455{
456 unsigned long flags;
457 struct amd_iommu *iommu;
458 struct iommu_cmd cmd;
459
Joerg Roedel18811f52008-12-12 15:48:28 +0100460 INC_STATS_COUNTER(domain_flush_all);
461
Joerg Roedel43f49602008-12-02 21:01:12 +0100462 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
463 domid, 1, 1);
464
Joerg Roedel3bd22172009-05-04 15:06:20 +0200465 for_each_iommu(iommu) {
Joerg Roedel43f49602008-12-02 21:01:12 +0100466 spin_lock_irqsave(&iommu->lock, flags);
467 __iommu_queue_command(iommu, &cmd);
468 __iommu_completion_wait(iommu);
469 __iommu_wait_for_completion(iommu);
470 spin_unlock_irqrestore(&iommu->lock, flags);
471 }
472}
Joerg Roedel43f49602008-12-02 21:01:12 +0100473
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200474void amd_iommu_flush_all_domains(void)
475{
476 int i;
477
478 for (i = 1; i < MAX_DOMAIN_ID; ++i) {
479 if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
480 continue;
481 iommu_flush_domain(i);
482 }
483}
484
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200485static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200486{
487 struct amd_iommu *iommu;
488 int i;
489
490 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200491 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
492 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200493 continue;
494
495 iommu = amd_iommu_rlookup_table[i];
496 if (!iommu)
497 continue;
498
499 iommu_queue_inv_dev_entry(iommu, i);
500 iommu_completion_wait(iommu);
501 }
502}
503
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200504void amd_iommu_flush_all_devices(void)
505{
506 flush_devices_by_domain(NULL);
507}
508
Joerg Roedel431b2a22008-07-11 17:14:22 +0200509/****************************************************************************
510 *
511 * The functions below are used the create the page table mappings for
512 * unity mapped regions.
513 *
514 ****************************************************************************/
515
516/*
517 * Generic mapping functions. It maps a physical address into a DMA
518 * address space. It allocates the page table pages if necessary.
519 * In the future it can be extended to a generic mapping function
520 * supporting all features of AMD IOMMU page tables like level skipping
521 * and full 64 bit address spaces.
522 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100523static int iommu_map_page(struct protection_domain *dom,
524 unsigned long bus_addr,
525 unsigned long phys_addr,
526 int prot)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200527{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200528 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200529
530 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100531 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200532
533 /* only support 512GB address spaces for now */
534 if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
535 return -EINVAL;
536
Joerg Roedel8bda3092009-05-12 12:02:46 +0200537 pte = alloc_pte(dom, bus_addr, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200538
539 if (IOMMU_PTE_PRESENT(*pte))
540 return -EBUSY;
541
542 __pte = phys_addr | IOMMU_PTE_P;
543 if (prot & IOMMU_PROT_IR)
544 __pte |= IOMMU_PTE_IR;
545 if (prot & IOMMU_PROT_IW)
546 __pte |= IOMMU_PTE_IW;
547
548 *pte = __pte;
549
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200550 update_domain(dom);
551
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200552 return 0;
553}
554
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100555static void iommu_unmap_page(struct protection_domain *dom,
556 unsigned long bus_addr)
557{
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200558 u64 *pte = fetch_pte(dom, bus_addr);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100559
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200560 if (pte)
561 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100562}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100563
Joerg Roedel431b2a22008-07-11 17:14:22 +0200564/*
565 * This function checks if a specific unity mapping entry is needed for
566 * this specific IOMMU.
567 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200568static int iommu_for_unity_map(struct amd_iommu *iommu,
569 struct unity_map_entry *entry)
570{
571 u16 bdf, i;
572
573 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
574 bdf = amd_iommu_alias_table[i];
575 if (amd_iommu_rlookup_table[bdf] == iommu)
576 return 1;
577 }
578
579 return 0;
580}
581
Joerg Roedel431b2a22008-07-11 17:14:22 +0200582/*
583 * Init the unity mappings for a specific IOMMU in the system
584 *
585 * Basically iterates over all unity mapping entries and applies them to
586 * the default domain DMA of that IOMMU if necessary.
587 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200588static int iommu_init_unity_mappings(struct amd_iommu *iommu)
589{
590 struct unity_map_entry *entry;
591 int ret;
592
593 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
594 if (!iommu_for_unity_map(iommu, entry))
595 continue;
596 ret = dma_ops_unity_map(iommu->default_dom, entry);
597 if (ret)
598 return ret;
599 }
600
601 return 0;
602}
603
Joerg Roedel431b2a22008-07-11 17:14:22 +0200604/*
605 * This function actually applies the mapping to the page table of the
606 * dma_ops domain.
607 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200608static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
609 struct unity_map_entry *e)
610{
611 u64 addr;
612 int ret;
613
614 for (addr = e->address_start; addr < e->address_end;
615 addr += PAGE_SIZE) {
Joerg Roedel38e817f2008-12-02 17:27:52 +0100616 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200617 if (ret)
618 return ret;
619 /*
620 * if unity mapping is in aperture range mark the page
621 * as allocated in the aperture
622 */
623 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200624 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200625 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200626 }
627
628 return 0;
629}
630
Joerg Roedel431b2a22008-07-11 17:14:22 +0200631/*
632 * Inits the unity mappings required for a specific device
633 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200634static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
635 u16 devid)
636{
637 struct unity_map_entry *e;
638 int ret;
639
640 list_for_each_entry(e, &amd_iommu_unity_map, list) {
641 if (!(devid >= e->devid_start && devid <= e->devid_end))
642 continue;
643 ret = dma_ops_unity_map(dma_dom, e);
644 if (ret)
645 return ret;
646 }
647
648 return 0;
649}
650
Joerg Roedel431b2a22008-07-11 17:14:22 +0200651/****************************************************************************
652 *
653 * The next functions belong to the address allocator for the dma_ops
654 * interface functions. They work like the allocators in the other IOMMU
655 * drivers. Its basically a bitmap which marks the allocated pages in
656 * the aperture. Maybe it could be enhanced in the future to a more
657 * efficient allocator.
658 *
659 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200660
Joerg Roedel431b2a22008-07-11 17:14:22 +0200661/*
Joerg Roedel384de722009-05-15 12:30:05 +0200662 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200663 *
664 * called with domain->lock held
665 */
Joerg Roedel384de722009-05-15 12:30:05 +0200666
Joerg Roedel9cabe892009-05-18 16:38:55 +0200667/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200668 * This function checks if there is a PTE for a given dma address. If
669 * there is one, it returns the pointer to it.
670 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200671static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedel00cd1222009-05-19 09:52:40 +0200672 unsigned long address)
673{
Joerg Roedel9355a082009-09-02 14:24:08 +0200674 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200675 u64 *pte;
676
Joerg Roedel9355a082009-09-02 14:24:08 +0200677 level = domain->mode - 1;
678 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200679
Joerg Roedel9355a082009-09-02 14:24:08 +0200680 while (level > 0) {
681 if (!IOMMU_PTE_PRESENT(*pte))
682 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200683
Joerg Roedel9355a082009-09-02 14:24:08 +0200684 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200685
Joerg Roedel9355a082009-09-02 14:24:08 +0200686 pte = IOMMU_PTE_PAGE(*pte);
687 pte = &pte[PM_LEVEL_INDEX(level, address)];
688 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200689
690 return pte;
691}
692
693/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200694 * This function is used to add a new aperture range to an existing
695 * aperture in case of dma_ops domain allocation or address allocation
696 * failure.
697 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200698static int alloc_new_range(struct amd_iommu *iommu,
699 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200700 bool populate, gfp_t gfp)
701{
702 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200703 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200704
Joerg Roedelf5e97052009-05-22 12:31:53 +0200705#ifdef CONFIG_IOMMU_STRESS
706 populate = false;
707#endif
708
Joerg Roedel9cabe892009-05-18 16:38:55 +0200709 if (index >= APERTURE_MAX_RANGES)
710 return -ENOMEM;
711
712 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
713 if (!dma_dom->aperture[index])
714 return -ENOMEM;
715
716 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
717 if (!dma_dom->aperture[index]->bitmap)
718 goto out_free;
719
720 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
721
722 if (populate) {
723 unsigned long address = dma_dom->aperture_size;
724 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
725 u64 *pte, *pte_page;
726
727 for (i = 0; i < num_ptes; ++i) {
728 pte = alloc_pte(&dma_dom->domain, address,
729 &pte_page, gfp);
730 if (!pte)
731 goto out_free;
732
733 dma_dom->aperture[index]->pte_pages[i] = pte_page;
734
735 address += APERTURE_RANGE_SIZE / 64;
736 }
737 }
738
739 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
740
Joerg Roedel00cd1222009-05-19 09:52:40 +0200741 /* Intialize the exclusion range if necessary */
742 if (iommu->exclusion_start &&
743 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
744 iommu->exclusion_start < dma_dom->aperture_size) {
745 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
746 int pages = iommu_num_pages(iommu->exclusion_start,
747 iommu->exclusion_length,
748 PAGE_SIZE);
749 dma_ops_reserve_addresses(dma_dom, startpage, pages);
750 }
751
752 /*
753 * Check for areas already mapped as present in the new aperture
754 * range and mark those pages as reserved in the allocator. Such
755 * mappings may already exist as a result of requested unity
756 * mappings for devices.
757 */
758 for (i = dma_dom->aperture[index]->offset;
759 i < dma_dom->aperture_size;
760 i += PAGE_SIZE) {
761 u64 *pte = fetch_pte(&dma_dom->domain, i);
762 if (!pte || !IOMMU_PTE_PRESENT(*pte))
763 continue;
764
765 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
766 }
767
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200768 update_domain(&dma_dom->domain);
769
Joerg Roedel9cabe892009-05-18 16:38:55 +0200770 return 0;
771
772out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200773 update_domain(&dma_dom->domain);
774
Joerg Roedel9cabe892009-05-18 16:38:55 +0200775 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
776
777 kfree(dma_dom->aperture[index]);
778 dma_dom->aperture[index] = NULL;
779
780 return -ENOMEM;
781}
782
Joerg Roedel384de722009-05-15 12:30:05 +0200783static unsigned long dma_ops_area_alloc(struct device *dev,
784 struct dma_ops_domain *dom,
785 unsigned int pages,
786 unsigned long align_mask,
787 u64 dma_mask,
788 unsigned long start)
789{
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200790 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200791 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
792 int i = start >> APERTURE_RANGE_SHIFT;
793 unsigned long boundary_size;
794 unsigned long address = -1;
795 unsigned long limit;
796
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200797 next_bit >>= PAGE_SHIFT;
798
Joerg Roedel384de722009-05-15 12:30:05 +0200799 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
800 PAGE_SIZE) >> PAGE_SHIFT;
801
802 for (;i < max_index; ++i) {
803 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
804
805 if (dom->aperture[i]->offset >= dma_mask)
806 break;
807
808 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
809 dma_mask >> PAGE_SHIFT);
810
811 address = iommu_area_alloc(dom->aperture[i]->bitmap,
812 limit, next_bit, pages, 0,
813 boundary_size, align_mask);
814 if (address != -1) {
815 address = dom->aperture[i]->offset +
816 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200817 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200818 break;
819 }
820
821 next_bit = 0;
822 }
823
824 return address;
825}
826
Joerg Roedeld3086442008-06-26 21:27:57 +0200827static unsigned long dma_ops_alloc_addresses(struct device *dev,
828 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200829 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200830 unsigned long align_mask,
831 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200832{
Joerg Roedeld3086442008-06-26 21:27:57 +0200833 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200834
Joerg Roedelfe16f082009-05-22 12:27:53 +0200835#ifdef CONFIG_IOMMU_STRESS
836 dom->next_address = 0;
837 dom->need_flush = true;
838#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200839
Joerg Roedel384de722009-05-15 12:30:05 +0200840 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200841 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200842
Joerg Roedel1c655772008-09-04 18:40:05 +0200843 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200844 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200845 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
846 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200847 dom->need_flush = true;
848 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200849
Joerg Roedel384de722009-05-15 12:30:05 +0200850 if (unlikely(address == -1))
Joerg Roedeld3086442008-06-26 21:27:57 +0200851 address = bad_dma_address;
852
853 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
854
855 return address;
856}
857
Joerg Roedel431b2a22008-07-11 17:14:22 +0200858/*
859 * The address free function.
860 *
861 * called with domain->lock held
862 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200863static void dma_ops_free_addresses(struct dma_ops_domain *dom,
864 unsigned long address,
865 unsigned int pages)
866{
Joerg Roedel384de722009-05-15 12:30:05 +0200867 unsigned i = address >> APERTURE_RANGE_SHIFT;
868 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100869
Joerg Roedel384de722009-05-15 12:30:05 +0200870 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
871
Joerg Roedel47bccd62009-05-22 12:40:54 +0200872#ifdef CONFIG_IOMMU_STRESS
873 if (i < 4)
874 return;
875#endif
876
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200877 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100878 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200879
880 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200881
Joerg Roedel384de722009-05-15 12:30:05 +0200882 iommu_area_free(range->bitmap, address, pages);
883
Joerg Roedeld3086442008-06-26 21:27:57 +0200884}
885
Joerg Roedel431b2a22008-07-11 17:14:22 +0200886/****************************************************************************
887 *
888 * The next functions belong to the domain allocation. A domain is
889 * allocated for every IOMMU as the default domain. If device isolation
890 * is enabled, every device get its own domain. The most important thing
891 * about domains is the page table mapping the DMA address space they
892 * contain.
893 *
894 ****************************************************************************/
895
Joerg Roedelec487d12008-06-26 21:27:58 +0200896static u16 domain_id_alloc(void)
897{
898 unsigned long flags;
899 int id;
900
901 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
902 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
903 BUG_ON(id == 0);
904 if (id > 0 && id < MAX_DOMAIN_ID)
905 __set_bit(id, amd_iommu_pd_alloc_bitmap);
906 else
907 id = 0;
908 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
909
910 return id;
911}
912
Joerg Roedela2acfb72008-12-02 18:28:53 +0100913static void domain_id_free(int id)
914{
915 unsigned long flags;
916
917 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
918 if (id > 0 && id < MAX_DOMAIN_ID)
919 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
920 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
921}
Joerg Roedela2acfb72008-12-02 18:28:53 +0100922
Joerg Roedel431b2a22008-07-11 17:14:22 +0200923/*
924 * Used to reserve address ranges in the aperture (e.g. for exclusion
925 * ranges.
926 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200927static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
928 unsigned long start_page,
929 unsigned int pages)
930{
Joerg Roedel384de722009-05-15 12:30:05 +0200931 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +0200932
933 if (start_page + pages > last_page)
934 pages = last_page - start_page;
935
Joerg Roedel384de722009-05-15 12:30:05 +0200936 for (i = start_page; i < start_page + pages; ++i) {
937 int index = i / APERTURE_RANGE_PAGES;
938 int page = i % APERTURE_RANGE_PAGES;
939 __set_bit(page, dom->aperture[index]->bitmap);
940 }
Joerg Roedelec487d12008-06-26 21:27:58 +0200941}
942
Joerg Roedel86db2e52008-12-02 18:20:21 +0100943static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +0200944{
945 int i, j;
946 u64 *p1, *p2, *p3;
947
Joerg Roedel86db2e52008-12-02 18:20:21 +0100948 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +0200949
950 if (!p1)
951 return;
952
953 for (i = 0; i < 512; ++i) {
954 if (!IOMMU_PTE_PRESENT(p1[i]))
955 continue;
956
957 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +0100958 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +0200959 if (!IOMMU_PTE_PRESENT(p2[j]))
960 continue;
961 p3 = IOMMU_PTE_PAGE(p2[j]);
962 free_page((unsigned long)p3);
963 }
964
965 free_page((unsigned long)p2);
966 }
967
968 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +0100969
970 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +0200971}
972
Joerg Roedel431b2a22008-07-11 17:14:22 +0200973/*
974 * Free a domain, only used if something went wrong in the
975 * allocation path and we need to free an already allocated page table
976 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200977static void dma_ops_domain_free(struct dma_ops_domain *dom)
978{
Joerg Roedel384de722009-05-15 12:30:05 +0200979 int i;
980
Joerg Roedelec487d12008-06-26 21:27:58 +0200981 if (!dom)
982 return;
983
Joerg Roedel86db2e52008-12-02 18:20:21 +0100984 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +0200985
Joerg Roedel384de722009-05-15 12:30:05 +0200986 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
987 if (!dom->aperture[i])
988 continue;
989 free_page((unsigned long)dom->aperture[i]->bitmap);
990 kfree(dom->aperture[i]);
991 }
Joerg Roedelec487d12008-06-26 21:27:58 +0200992
993 kfree(dom);
994}
995
Joerg Roedel431b2a22008-07-11 17:14:22 +0200996/*
997 * Allocates a new protection domain usable for the dma_ops functions.
998 * It also intializes the page table and the address allocator data
999 * structures required for the dma_ops interface
1000 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001001static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001002{
1003 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001004
1005 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1006 if (!dma_dom)
1007 return NULL;
1008
1009 spin_lock_init(&dma_dom->domain.lock);
1010
1011 dma_dom->domain.id = domain_id_alloc();
1012 if (dma_dom->domain.id == 0)
1013 goto free_dma_dom;
1014 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
1015 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001016 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001017 dma_dom->domain.priv = dma_dom;
1018 if (!dma_dom->domain.pt_root)
1019 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001020
Joerg Roedel1c655772008-09-04 18:40:05 +02001021 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001022 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001023
Joerg Roedel00cd1222009-05-19 09:52:40 +02001024 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001025 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001026
Joerg Roedel431b2a22008-07-11 17:14:22 +02001027 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001028 * mark the first page as allocated so we never return 0 as
1029 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001030 */
Joerg Roedel384de722009-05-15 12:30:05 +02001031 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001032 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001033
Joerg Roedelec487d12008-06-26 21:27:58 +02001034
1035 return dma_dom;
1036
1037free_dma_dom:
1038 dma_ops_domain_free(dma_dom);
1039
1040 return NULL;
1041}
1042
Joerg Roedel431b2a22008-07-11 17:14:22 +02001043/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001044 * little helper function to check whether a given protection domain is a
1045 * dma_ops domain
1046 */
1047static bool dma_ops_domain(struct protection_domain *domain)
1048{
1049 return domain->flags & PD_DMA_OPS_MASK;
1050}
1051
1052/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001053 * Find out the protection domain structure for a given PCI device. This
1054 * will give us the pointer to the page table root for example.
1055 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001056static struct protection_domain *domain_for_device(u16 devid)
1057{
1058 struct protection_domain *dom;
1059 unsigned long flags;
1060
1061 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1062 dom = amd_iommu_pd_table[devid];
1063 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1064
1065 return dom;
1066}
1067
Joerg Roedel407d7332009-09-02 16:07:00 +02001068static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001069{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001070 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel407d7332009-09-02 16:07:00 +02001071 unsigned long flags;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001072
Joerg Roedel38ddf412008-09-11 10:38:32 +02001073 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1074 << DEV_ENTRY_MODE_SHIFT;
1075 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001076
1077 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel38ddf412008-09-11 10:38:32 +02001078 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
1079 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001080 amd_iommu_dev_table[devid].data[2] = domain->id;
1081
1082 amd_iommu_pd_table[devid] = domain;
1083 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel407d7332009-09-02 16:07:00 +02001084}
1085
1086/*
1087 * If a device is not yet associated with a domain, this function does
1088 * assigns it visible for the hardware
1089 */
1090static void attach_device(struct amd_iommu *iommu,
1091 struct protection_domain *domain,
1092 u16 devid)
1093{
1094 /* set the DTE entry */
1095 set_dte_entry(devid, domain);
1096
1097 /* increase reference counter */
1098 domain->dev_cnt += 1;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001099
Chris Wright42a49f92009-06-15 15:42:00 +02001100 /*
1101 * We might boot into a crash-kernel here. The crashed kernel
1102 * left the caches in the IOMMU dirty. So we have to flush
1103 * here to evict all dirty stuff.
1104 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001105 iommu_queue_inv_dev_entry(iommu, devid);
Chris Wright42a49f92009-06-15 15:42:00 +02001106 iommu_flush_tlb_pde(iommu, domain->id);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001107}
1108
Joerg Roedel355bf552008-12-08 12:02:41 +01001109/*
1110 * Removes a device from a protection domain (unlocked)
1111 */
1112static void __detach_device(struct protection_domain *domain, u16 devid)
1113{
1114
1115 /* lock domain */
1116 spin_lock(&domain->lock);
1117
1118 /* remove domain from the lookup table */
1119 amd_iommu_pd_table[devid] = NULL;
1120
1121 /* remove entry from the device table seen by the hardware */
1122 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1123 amd_iommu_dev_table[devid].data[1] = 0;
1124 amd_iommu_dev_table[devid].data[2] = 0;
1125
1126 /* decrease reference counter */
1127 domain->dev_cnt -= 1;
1128
1129 /* ready */
1130 spin_unlock(&domain->lock);
1131}
1132
1133/*
1134 * Removes a device from a protection domain (with devtable_lock held)
1135 */
1136static void detach_device(struct protection_domain *domain, u16 devid)
1137{
1138 unsigned long flags;
1139
1140 /* lock device table */
1141 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1142 __detach_device(domain, devid);
1143 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1144}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001145
1146static int device_change_notifier(struct notifier_block *nb,
1147 unsigned long action, void *data)
1148{
1149 struct device *dev = data;
1150 struct pci_dev *pdev = to_pci_dev(dev);
1151 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1152 struct protection_domain *domain;
1153 struct dma_ops_domain *dma_domain;
1154 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001155 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001156
1157 if (devid > amd_iommu_last_bdf)
1158 goto out;
1159
1160 devid = amd_iommu_alias_table[devid];
1161
1162 iommu = amd_iommu_rlookup_table[devid];
1163 if (iommu == NULL)
1164 goto out;
1165
1166 domain = domain_for_device(devid);
1167
1168 if (domain && !dma_ops_domain(domain))
1169 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1170 "to a non-dma-ops domain\n", dev_name(dev));
1171
1172 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001173 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001174 if (!domain)
1175 goto out;
1176 detach_device(domain, devid);
1177 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001178 case BUS_NOTIFY_ADD_DEVICE:
1179 /* allocate a protection domain if a device is added */
1180 dma_domain = find_protection_domain(devid);
1181 if (dma_domain)
1182 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001183 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001184 if (!dma_domain)
1185 goto out;
1186 dma_domain->target_dev = devid;
1187
1188 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1189 list_add_tail(&dma_domain->list, &iommu_pd_list);
1190 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1191
1192 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001193 default:
1194 goto out;
1195 }
1196
1197 iommu_queue_inv_dev_entry(iommu, devid);
1198 iommu_completion_wait(iommu);
1199
1200out:
1201 return 0;
1202}
1203
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301204static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001205 .notifier_call = device_change_notifier,
1206};
Joerg Roedel355bf552008-12-08 12:02:41 +01001207
Joerg Roedel431b2a22008-07-11 17:14:22 +02001208/*****************************************************************************
1209 *
1210 * The next functions belong to the dma_ops mapping/unmapping code.
1211 *
1212 *****************************************************************************/
1213
1214/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001215 * This function checks if the driver got a valid device from the caller to
1216 * avoid dereferencing invalid pointers.
1217 */
1218static bool check_device(struct device *dev)
1219{
1220 if (!dev || !dev->dma_mask)
1221 return false;
1222
1223 return true;
1224}
1225
1226/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001227 * In this function the list of preallocated protection domains is traversed to
1228 * find the domain for a specific device
1229 */
1230static struct dma_ops_domain *find_protection_domain(u16 devid)
1231{
1232 struct dma_ops_domain *entry, *ret = NULL;
1233 unsigned long flags;
1234
1235 if (list_empty(&iommu_pd_list))
1236 return NULL;
1237
1238 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1239
1240 list_for_each_entry(entry, &iommu_pd_list, list) {
1241 if (entry->target_dev == devid) {
1242 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001243 break;
1244 }
1245 }
1246
1247 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1248
1249 return ret;
1250}
1251
1252/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001253 * In the dma_ops path we only have the struct device. This function
1254 * finds the corresponding IOMMU, the protection domain and the
1255 * requestor id for a given device.
1256 * If the device is not yet associated with a domain this is also done
1257 * in this function.
1258 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001259static int get_device_resources(struct device *dev,
1260 struct amd_iommu **iommu,
1261 struct protection_domain **domain,
1262 u16 *bdf)
1263{
1264 struct dma_ops_domain *dma_dom;
1265 struct pci_dev *pcidev;
1266 u16 _bdf;
1267
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001268 *iommu = NULL;
1269 *domain = NULL;
1270 *bdf = 0xffff;
1271
1272 if (dev->bus != &pci_bus_type)
1273 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001274
1275 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001276 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001277
Joerg Roedel431b2a22008-07-11 17:14:22 +02001278 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001279 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001280 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001281
1282 *bdf = amd_iommu_alias_table[_bdf];
1283
1284 *iommu = amd_iommu_rlookup_table[*bdf];
1285 if (*iommu == NULL)
1286 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001287 *domain = domain_for_device(*bdf);
1288 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001289 dma_dom = find_protection_domain(*bdf);
1290 if (!dma_dom)
1291 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001292 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001293 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001294 DUMP_printk("Using protection domain %d for device %s\n",
1295 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001296 }
1297
Joerg Roedelf91ba192008-11-25 12:56:12 +01001298 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001299 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001300
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001301 return 1;
1302}
1303
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001304static void update_device_table(struct protection_domain *domain)
1305{
1306 int i;
1307
1308 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1309 if (amd_iommu_pd_table[i] != domain)
1310 continue;
1311 set_dte_entry(i, domain);
1312 }
1313}
1314
1315static void update_domain(struct protection_domain *domain)
1316{
1317 if (!domain->updated)
1318 return;
1319
1320 update_device_table(domain);
1321 flush_devices_by_domain(domain);
1322 iommu_flush_domain(domain->id);
1323
1324 domain->updated = false;
1325}
1326
Joerg Roedel431b2a22008-07-11 17:14:22 +02001327/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02001328 * If the pte_page is not yet allocated this function is called
1329 */
1330static u64* alloc_pte(struct protection_domain *dom,
1331 unsigned long address, u64 **pte_page, gfp_t gfp)
1332{
1333 u64 *pte, *page;
1334
1335 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(address)];
1336
1337 if (!IOMMU_PTE_PRESENT(*pte)) {
1338 page = (u64 *)get_zeroed_page(gfp);
1339 if (!page)
1340 return NULL;
1341 *pte = IOMMU_L2_PDE(virt_to_phys(page));
1342 }
1343
1344 pte = IOMMU_PTE_PAGE(*pte);
1345 pte = &pte[IOMMU_PTE_L1_INDEX(address)];
1346
1347 if (!IOMMU_PTE_PRESENT(*pte)) {
1348 page = (u64 *)get_zeroed_page(gfp);
1349 if (!page)
1350 return NULL;
1351 *pte = IOMMU_L1_PDE(virt_to_phys(page));
1352 }
1353
1354 pte = IOMMU_PTE_PAGE(*pte);
1355
1356 if (pte_page)
1357 *pte_page = pte;
1358
1359 pte = &pte[IOMMU_PTE_L0_INDEX(address)];
1360
1361 return pte;
1362}
1363
1364/*
1365 * This function fetches the PTE for a given address in the aperture
1366 */
1367static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1368 unsigned long address)
1369{
Joerg Roedel384de722009-05-15 12:30:05 +02001370 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001371 u64 *pte, *pte_page;
1372
Joerg Roedel384de722009-05-15 12:30:05 +02001373 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1374 if (!aperture)
1375 return NULL;
1376
1377 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001378 if (!pte) {
1379 pte = alloc_pte(&dom->domain, address, &pte_page, GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001380 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1381 } else
1382 pte += IOMMU_PTE_L0_INDEX(address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001383
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001384 update_domain(&dom->domain);
1385
Joerg Roedel8bda3092009-05-12 12:02:46 +02001386 return pte;
1387}
1388
1389/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001390 * This is the generic map function. It maps one 4kb page at paddr to
1391 * the given address in the DMA address space for the domain.
1392 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001393static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1394 struct dma_ops_domain *dom,
1395 unsigned long address,
1396 phys_addr_t paddr,
1397 int direction)
1398{
1399 u64 *pte, __pte;
1400
1401 WARN_ON(address > dom->aperture_size);
1402
1403 paddr &= PAGE_MASK;
1404
Joerg Roedel8bda3092009-05-12 12:02:46 +02001405 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001406 if (!pte)
1407 return bad_dma_address;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001408
1409 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1410
1411 if (direction == DMA_TO_DEVICE)
1412 __pte |= IOMMU_PTE_IR;
1413 else if (direction == DMA_FROM_DEVICE)
1414 __pte |= IOMMU_PTE_IW;
1415 else if (direction == DMA_BIDIRECTIONAL)
1416 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1417
1418 WARN_ON(*pte);
1419
1420 *pte = __pte;
1421
1422 return (dma_addr_t)address;
1423}
1424
Joerg Roedel431b2a22008-07-11 17:14:22 +02001425/*
1426 * The generic unmapping function for on page in the DMA address space.
1427 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001428static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1429 struct dma_ops_domain *dom,
1430 unsigned long address)
1431{
Joerg Roedel384de722009-05-15 12:30:05 +02001432 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001433 u64 *pte;
1434
1435 if (address >= dom->aperture_size)
1436 return;
1437
Joerg Roedel384de722009-05-15 12:30:05 +02001438 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1439 if (!aperture)
1440 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001441
Joerg Roedel384de722009-05-15 12:30:05 +02001442 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1443 if (!pte)
1444 return;
1445
Joerg Roedelcb76c322008-06-26 21:28:00 +02001446 pte += IOMMU_PTE_L0_INDEX(address);
1447
1448 WARN_ON(!*pte);
1449
1450 *pte = 0ULL;
1451}
1452
Joerg Roedel431b2a22008-07-11 17:14:22 +02001453/*
1454 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001455 * contiguous memory region into DMA address space. It is used by all
1456 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001457 * Must be called with the domain lock held.
1458 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001459static dma_addr_t __map_single(struct device *dev,
1460 struct amd_iommu *iommu,
1461 struct dma_ops_domain *dma_dom,
1462 phys_addr_t paddr,
1463 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001464 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001465 bool align,
1466 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001467{
1468 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001469 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001470 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001471 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001472 int i;
1473
Joerg Roedele3c449f2008-10-15 22:02:11 -07001474 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001475 paddr &= PAGE_MASK;
1476
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001477 INC_STATS_COUNTER(total_map_requests);
1478
Joerg Roedelc1858972008-12-12 15:42:39 +01001479 if (pages > 1)
1480 INC_STATS_COUNTER(cross_page);
1481
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001482 if (align)
1483 align_mask = (1UL << get_order(size)) - 1;
1484
Joerg Roedel11b83882009-05-19 10:23:15 +02001485retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001486 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1487 dma_mask);
Joerg Roedel11b83882009-05-19 10:23:15 +02001488 if (unlikely(address == bad_dma_address)) {
1489 /*
1490 * setting next_address here will let the address
1491 * allocator only scan the new allocated range in the
1492 * first run. This is a small optimization.
1493 */
1494 dma_dom->next_address = dma_dom->aperture_size;
1495
1496 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1497 goto out;
1498
1499 /*
1500 * aperture was sucessfully enlarged by 128 MB, try
1501 * allocation again
1502 */
1503 goto retry;
1504 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001505
1506 start = address;
1507 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001508 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1509 if (ret == bad_dma_address)
1510 goto out_unmap;
1511
Joerg Roedelcb76c322008-06-26 21:28:00 +02001512 paddr += PAGE_SIZE;
1513 start += PAGE_SIZE;
1514 }
1515 address += offset;
1516
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001517 ADD_STATS_COUNTER(alloced_io_mem, size);
1518
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001519 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001520 iommu_flush_tlb(iommu, dma_dom->domain.id);
1521 dma_dom->need_flush = false;
1522 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001523 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1524
Joerg Roedelcb76c322008-06-26 21:28:00 +02001525out:
1526 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001527
1528out_unmap:
1529
1530 for (--i; i >= 0; --i) {
1531 start -= PAGE_SIZE;
1532 dma_ops_domain_unmap(iommu, dma_dom, start);
1533 }
1534
1535 dma_ops_free_addresses(dma_dom, address, pages);
1536
1537 return bad_dma_address;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001538}
1539
Joerg Roedel431b2a22008-07-11 17:14:22 +02001540/*
1541 * Does the reverse of the __map_single function. Must be called with
1542 * the domain lock held too
1543 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001544static void __unmap_single(struct amd_iommu *iommu,
1545 struct dma_ops_domain *dma_dom,
1546 dma_addr_t dma_addr,
1547 size_t size,
1548 int dir)
1549{
1550 dma_addr_t i, start;
1551 unsigned int pages;
1552
Joerg Roedelb8d99052008-12-08 14:40:26 +01001553 if ((dma_addr == bad_dma_address) ||
1554 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001555 return;
1556
Joerg Roedele3c449f2008-10-15 22:02:11 -07001557 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001558 dma_addr &= PAGE_MASK;
1559 start = dma_addr;
1560
1561 for (i = 0; i < pages; ++i) {
1562 dma_ops_domain_unmap(iommu, dma_dom, start);
1563 start += PAGE_SIZE;
1564 }
1565
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001566 SUB_STATS_COUNTER(alloced_io_mem, size);
1567
Joerg Roedelcb76c322008-06-26 21:28:00 +02001568 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001569
Joerg Roedel80be3082008-11-06 14:59:05 +01001570 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001571 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001572 dma_dom->need_flush = false;
1573 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001574}
1575
Joerg Roedel431b2a22008-07-11 17:14:22 +02001576/*
1577 * The exported map_single function for dma_ops.
1578 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001579static dma_addr_t map_page(struct device *dev, struct page *page,
1580 unsigned long offset, size_t size,
1581 enum dma_data_direction dir,
1582 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001583{
1584 unsigned long flags;
1585 struct amd_iommu *iommu;
1586 struct protection_domain *domain;
1587 u16 devid;
1588 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001589 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001590 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001591
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001592 INC_STATS_COUNTER(cnt_map_single);
1593
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001594 if (!check_device(dev))
1595 return bad_dma_address;
1596
Joerg Roedel832a90c2008-09-18 15:54:23 +02001597 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001598
1599 get_device_resources(dev, &iommu, &domain, &devid);
1600
1601 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001602 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001603 return (dma_addr_t)paddr;
1604
Joerg Roedel5b28df62008-12-02 17:49:42 +01001605 if (!dma_ops_domain(domain))
1606 return bad_dma_address;
1607
Joerg Roedel4da70b92008-06-26 21:28:01 +02001608 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001609 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1610 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001611 if (addr == bad_dma_address)
1612 goto out;
1613
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001614 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001615
1616out:
1617 spin_unlock_irqrestore(&domain->lock, flags);
1618
1619 return addr;
1620}
1621
Joerg Roedel431b2a22008-07-11 17:14:22 +02001622/*
1623 * The exported unmap_single function for dma_ops.
1624 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001625static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1626 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001627{
1628 unsigned long flags;
1629 struct amd_iommu *iommu;
1630 struct protection_domain *domain;
1631 u16 devid;
1632
Joerg Roedel146a6912008-12-12 15:07:12 +01001633 INC_STATS_COUNTER(cnt_unmap_single);
1634
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001635 if (!check_device(dev) ||
1636 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001637 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001638 return;
1639
Joerg Roedel5b28df62008-12-02 17:49:42 +01001640 if (!dma_ops_domain(domain))
1641 return;
1642
Joerg Roedel4da70b92008-06-26 21:28:01 +02001643 spin_lock_irqsave(&domain->lock, flags);
1644
1645 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1646
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001647 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001648
1649 spin_unlock_irqrestore(&domain->lock, flags);
1650}
1651
Joerg Roedel431b2a22008-07-11 17:14:22 +02001652/*
1653 * This is a special map_sg function which is used if we should map a
1654 * device which is not handled by an AMD IOMMU in the system.
1655 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001656static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1657 int nelems, int dir)
1658{
1659 struct scatterlist *s;
1660 int i;
1661
1662 for_each_sg(sglist, s, nelems, i) {
1663 s->dma_address = (dma_addr_t)sg_phys(s);
1664 s->dma_length = s->length;
1665 }
1666
1667 return nelems;
1668}
1669
Joerg Roedel431b2a22008-07-11 17:14:22 +02001670/*
1671 * The exported map_sg function for dma_ops (handles scatter-gather
1672 * lists).
1673 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001674static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001675 int nelems, enum dma_data_direction dir,
1676 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001677{
1678 unsigned long flags;
1679 struct amd_iommu *iommu;
1680 struct protection_domain *domain;
1681 u16 devid;
1682 int i;
1683 struct scatterlist *s;
1684 phys_addr_t paddr;
1685 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001686 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001687
Joerg Roedeld03f067a2008-12-12 15:09:48 +01001688 INC_STATS_COUNTER(cnt_map_sg);
1689
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001690 if (!check_device(dev))
1691 return 0;
1692
Joerg Roedel832a90c2008-09-18 15:54:23 +02001693 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001694
1695 get_device_resources(dev, &iommu, &domain, &devid);
1696
1697 if (!iommu || !domain)
1698 return map_sg_no_iommu(dev, sglist, nelems, dir);
1699
Joerg Roedel5b28df62008-12-02 17:49:42 +01001700 if (!dma_ops_domain(domain))
1701 return 0;
1702
Joerg Roedel65b050a2008-06-26 21:28:02 +02001703 spin_lock_irqsave(&domain->lock, flags);
1704
1705 for_each_sg(sglist, s, nelems, i) {
1706 paddr = sg_phys(s);
1707
1708 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001709 paddr, s->length, dir, false,
1710 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001711
1712 if (s->dma_address) {
1713 s->dma_length = s->length;
1714 mapped_elems++;
1715 } else
1716 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001717 }
1718
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001719 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001720
1721out:
1722 spin_unlock_irqrestore(&domain->lock, flags);
1723
1724 return mapped_elems;
1725unmap:
1726 for_each_sg(sglist, s, mapped_elems, i) {
1727 if (s->dma_address)
1728 __unmap_single(iommu, domain->priv, s->dma_address,
1729 s->dma_length, dir);
1730 s->dma_address = s->dma_length = 0;
1731 }
1732
1733 mapped_elems = 0;
1734
1735 goto out;
1736}
1737
Joerg Roedel431b2a22008-07-11 17:14:22 +02001738/*
1739 * The exported map_sg function for dma_ops (handles scatter-gather
1740 * lists).
1741 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001742static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001743 int nelems, enum dma_data_direction dir,
1744 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001745{
1746 unsigned long flags;
1747 struct amd_iommu *iommu;
1748 struct protection_domain *domain;
1749 struct scatterlist *s;
1750 u16 devid;
1751 int i;
1752
Joerg Roedel55877a62008-12-12 15:12:14 +01001753 INC_STATS_COUNTER(cnt_unmap_sg);
1754
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001755 if (!check_device(dev) ||
1756 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001757 return;
1758
Joerg Roedel5b28df62008-12-02 17:49:42 +01001759 if (!dma_ops_domain(domain))
1760 return;
1761
Joerg Roedel65b050a2008-06-26 21:28:02 +02001762 spin_lock_irqsave(&domain->lock, flags);
1763
1764 for_each_sg(sglist, s, nelems, i) {
1765 __unmap_single(iommu, domain->priv, s->dma_address,
1766 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001767 s->dma_address = s->dma_length = 0;
1768 }
1769
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001770 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001771
1772 spin_unlock_irqrestore(&domain->lock, flags);
1773}
1774
Joerg Roedel431b2a22008-07-11 17:14:22 +02001775/*
1776 * The exported alloc_coherent function for dma_ops.
1777 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001778static void *alloc_coherent(struct device *dev, size_t size,
1779 dma_addr_t *dma_addr, gfp_t flag)
1780{
1781 unsigned long flags;
1782 void *virt_addr;
1783 struct amd_iommu *iommu;
1784 struct protection_domain *domain;
1785 u16 devid;
1786 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001787 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001788
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001789 INC_STATS_COUNTER(cnt_alloc_coherent);
1790
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001791 if (!check_device(dev))
1792 return NULL;
1793
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001794 if (!get_device_resources(dev, &iommu, &domain, &devid))
1795 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1796
Joerg Roedelc97ac532008-09-11 10:59:15 +02001797 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001798 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1799 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301800 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001801
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001802 paddr = virt_to_phys(virt_addr);
1803
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001804 if (!iommu || !domain) {
1805 *dma_addr = (dma_addr_t)paddr;
1806 return virt_addr;
1807 }
1808
Joerg Roedel5b28df62008-12-02 17:49:42 +01001809 if (!dma_ops_domain(domain))
1810 goto out_free;
1811
Joerg Roedel832a90c2008-09-18 15:54:23 +02001812 if (!dma_mask)
1813 dma_mask = *dev->dma_mask;
1814
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001815 spin_lock_irqsave(&domain->lock, flags);
1816
1817 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001818 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001819
Jiri Slaby367d04c2009-05-28 09:54:48 +02001820 if (*dma_addr == bad_dma_address) {
1821 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01001822 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02001823 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001824
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001825 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001826
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001827 spin_unlock_irqrestore(&domain->lock, flags);
1828
1829 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001830
1831out_free:
1832
1833 free_pages((unsigned long)virt_addr, get_order(size));
1834
1835 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001836}
1837
Joerg Roedel431b2a22008-07-11 17:14:22 +02001838/*
1839 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001840 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001841static void free_coherent(struct device *dev, size_t size,
1842 void *virt_addr, dma_addr_t dma_addr)
1843{
1844 unsigned long flags;
1845 struct amd_iommu *iommu;
1846 struct protection_domain *domain;
1847 u16 devid;
1848
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001849 INC_STATS_COUNTER(cnt_free_coherent);
1850
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001851 if (!check_device(dev))
1852 return;
1853
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001854 get_device_resources(dev, &iommu, &domain, &devid);
1855
1856 if (!iommu || !domain)
1857 goto free_mem;
1858
Joerg Roedel5b28df62008-12-02 17:49:42 +01001859 if (!dma_ops_domain(domain))
1860 goto free_mem;
1861
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001862 spin_lock_irqsave(&domain->lock, flags);
1863
1864 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001865
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001866 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001867
1868 spin_unlock_irqrestore(&domain->lock, flags);
1869
1870free_mem:
1871 free_pages((unsigned long)virt_addr, get_order(size));
1872}
1873
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001874/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001875 * This function is called by the DMA layer to find out if we can handle a
1876 * particular device. It is part of the dma_ops.
1877 */
1878static int amd_iommu_dma_supported(struct device *dev, u64 mask)
1879{
1880 u16 bdf;
1881 struct pci_dev *pcidev;
1882
1883 /* No device or no PCI device */
1884 if (!dev || dev->bus != &pci_bus_type)
1885 return 0;
1886
1887 pcidev = to_pci_dev(dev);
1888
1889 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1890
1891 /* Out of our scope? */
1892 if (bdf > amd_iommu_last_bdf)
1893 return 0;
1894
1895 return 1;
1896}
1897
1898/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001899 * The function for pre-allocating protection domains.
1900 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001901 * If the driver core informs the DMA layer if a driver grabs a device
1902 * we don't need to preallocate the protection domains anymore.
1903 * For now we have to.
1904 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05301905static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001906{
1907 struct pci_dev *dev = NULL;
1908 struct dma_ops_domain *dma_dom;
1909 struct amd_iommu *iommu;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001910 u16 devid;
1911
1912 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01001913 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001914 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001915 continue;
1916 devid = amd_iommu_alias_table[devid];
1917 if (domain_for_device(devid))
1918 continue;
1919 iommu = amd_iommu_rlookup_table[devid];
1920 if (!iommu)
1921 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001922 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001923 if (!dma_dom)
1924 continue;
1925 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02001926 dma_dom->target_dev = devid;
1927
1928 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001929 }
1930}
1931
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001932static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001933 .alloc_coherent = alloc_coherent,
1934 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09001935 .map_page = map_page,
1936 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001937 .map_sg = map_sg,
1938 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001939 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001940};
1941
Joerg Roedel431b2a22008-07-11 17:14:22 +02001942/*
1943 * The function which clues the AMD IOMMU driver into dma_ops.
1944 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001945int __init amd_iommu_init_dma_ops(void)
1946{
1947 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02001948 int ret;
1949
Joerg Roedel431b2a22008-07-11 17:14:22 +02001950 /*
1951 * first allocate a default protection domain for every IOMMU we
1952 * found in the system. Devices not assigned to any other
1953 * protection domain will be assigned to the default one.
1954 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02001955 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001956 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02001957 if (iommu->default_dom == NULL)
1958 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01001959 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02001960 ret = iommu_init_unity_mappings(iommu);
1961 if (ret)
1962 goto free_domains;
1963 }
1964
Joerg Roedel431b2a22008-07-11 17:14:22 +02001965 /*
1966 * If device isolation is enabled, pre-allocate the protection
1967 * domains for each device.
1968 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001969 if (amd_iommu_isolate)
1970 prealloc_protection_domains();
1971
1972 iommu_detected = 1;
1973 force_iommu = 1;
1974 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001975#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02001976 gart_iommu_aperture_disabled = 1;
1977 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001978#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02001979
Joerg Roedel431b2a22008-07-11 17:14:22 +02001980 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001981 dma_ops = &amd_iommu_dma_ops;
1982
Joerg Roedel26961ef2008-12-03 17:00:17 +01001983 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01001984
Joerg Roedele275a2a2008-12-10 18:27:25 +01001985 bus_register_notifier(&pci_bus_type, &device_nb);
1986
Joerg Roedel7f265082008-12-12 13:50:21 +01001987 amd_iommu_stats_init();
1988
Joerg Roedel6631ee92008-06-26 21:28:05 +02001989 return 0;
1990
1991free_domains:
1992
Joerg Roedel3bd22172009-05-04 15:06:20 +02001993 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001994 if (iommu->default_dom)
1995 dma_ops_domain_free(iommu->default_dom);
1996 }
1997
1998 return ret;
1999}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002000
2001/*****************************************************************************
2002 *
2003 * The following functions belong to the exported interface of AMD IOMMU
2004 *
2005 * This interface allows access to lower level functions of the IOMMU
2006 * like protection domain handling and assignement of devices to domains
2007 * which is not possible with the dma_ops interface.
2008 *
2009 *****************************************************************************/
2010
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002011static void cleanup_domain(struct protection_domain *domain)
2012{
2013 unsigned long flags;
2014 u16 devid;
2015
2016 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2017
2018 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2019 if (amd_iommu_pd_table[devid] == domain)
2020 __detach_device(domain, devid);
2021
2022 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2023}
2024
Joerg Roedelc156e342008-12-02 18:13:27 +01002025static int amd_iommu_domain_init(struct iommu_domain *dom)
2026{
2027 struct protection_domain *domain;
2028
2029 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2030 if (!domain)
2031 return -ENOMEM;
2032
2033 spin_lock_init(&domain->lock);
2034 domain->mode = PAGE_MODE_3_LEVEL;
2035 domain->id = domain_id_alloc();
2036 if (!domain->id)
2037 goto out_free;
2038 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2039 if (!domain->pt_root)
2040 goto out_free;
2041
2042 dom->priv = domain;
2043
2044 return 0;
2045
2046out_free:
2047 kfree(domain);
2048
2049 return -ENOMEM;
2050}
2051
Joerg Roedel98383fc2008-12-02 18:34:12 +01002052static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2053{
2054 struct protection_domain *domain = dom->priv;
2055
2056 if (!domain)
2057 return;
2058
2059 if (domain->dev_cnt > 0)
2060 cleanup_domain(domain);
2061
2062 BUG_ON(domain->dev_cnt != 0);
2063
2064 free_pagetable(domain);
2065
2066 domain_id_free(domain->id);
2067
2068 kfree(domain);
2069
2070 dom->priv = NULL;
2071}
2072
Joerg Roedel684f2882008-12-08 12:07:44 +01002073static void amd_iommu_detach_device(struct iommu_domain *dom,
2074 struct device *dev)
2075{
2076 struct protection_domain *domain = dom->priv;
2077 struct amd_iommu *iommu;
2078 struct pci_dev *pdev;
2079 u16 devid;
2080
2081 if (dev->bus != &pci_bus_type)
2082 return;
2083
2084 pdev = to_pci_dev(dev);
2085
2086 devid = calc_devid(pdev->bus->number, pdev->devfn);
2087
2088 if (devid > 0)
2089 detach_device(domain, devid);
2090
2091 iommu = amd_iommu_rlookup_table[devid];
2092 if (!iommu)
2093 return;
2094
2095 iommu_queue_inv_dev_entry(iommu, devid);
2096 iommu_completion_wait(iommu);
2097}
2098
Joerg Roedel01106062008-12-02 19:34:11 +01002099static int amd_iommu_attach_device(struct iommu_domain *dom,
2100 struct device *dev)
2101{
2102 struct protection_domain *domain = dom->priv;
2103 struct protection_domain *old_domain;
2104 struct amd_iommu *iommu;
2105 struct pci_dev *pdev;
2106 u16 devid;
2107
2108 if (dev->bus != &pci_bus_type)
2109 return -EINVAL;
2110
2111 pdev = to_pci_dev(dev);
2112
2113 devid = calc_devid(pdev->bus->number, pdev->devfn);
2114
2115 if (devid >= amd_iommu_last_bdf ||
2116 devid != amd_iommu_alias_table[devid])
2117 return -EINVAL;
2118
2119 iommu = amd_iommu_rlookup_table[devid];
2120 if (!iommu)
2121 return -EINVAL;
2122
2123 old_domain = domain_for_device(devid);
2124 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002125 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002126
2127 attach_device(iommu, domain, devid);
2128
2129 iommu_completion_wait(iommu);
2130
2131 return 0;
2132}
2133
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002134static int amd_iommu_map_range(struct iommu_domain *dom,
2135 unsigned long iova, phys_addr_t paddr,
2136 size_t size, int iommu_prot)
2137{
2138 struct protection_domain *domain = dom->priv;
2139 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2140 int prot = 0;
2141 int ret;
2142
2143 if (iommu_prot & IOMMU_READ)
2144 prot |= IOMMU_PROT_IR;
2145 if (iommu_prot & IOMMU_WRITE)
2146 prot |= IOMMU_PROT_IW;
2147
2148 iova &= PAGE_MASK;
2149 paddr &= PAGE_MASK;
2150
2151 for (i = 0; i < npages; ++i) {
2152 ret = iommu_map_page(domain, iova, paddr, prot);
2153 if (ret)
2154 return ret;
2155
2156 iova += PAGE_SIZE;
2157 paddr += PAGE_SIZE;
2158 }
2159
2160 return 0;
2161}
2162
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002163static void amd_iommu_unmap_range(struct iommu_domain *dom,
2164 unsigned long iova, size_t size)
2165{
2166
2167 struct protection_domain *domain = dom->priv;
2168 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2169
2170 iova &= PAGE_MASK;
2171
2172 for (i = 0; i < npages; ++i) {
2173 iommu_unmap_page(domain, iova);
2174 iova += PAGE_SIZE;
2175 }
2176
2177 iommu_flush_domain(domain->id);
2178}
2179
Joerg Roedel645c4c82008-12-02 20:05:50 +01002180static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2181 unsigned long iova)
2182{
2183 struct protection_domain *domain = dom->priv;
2184 unsigned long offset = iova & ~PAGE_MASK;
2185 phys_addr_t paddr;
2186 u64 *pte;
2187
Joerg Roedela6d41a42009-09-02 17:08:55 +02002188 pte = fetch_pte(domain, iova);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002189
Joerg Roedela6d41a42009-09-02 17:08:55 +02002190 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002191 return 0;
2192
2193 paddr = *pte & IOMMU_PAGE_MASK;
2194 paddr |= offset;
2195
2196 return paddr;
2197}
2198
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002199static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2200 unsigned long cap)
2201{
2202 return 0;
2203}
2204
Joerg Roedel26961ef2008-12-03 17:00:17 +01002205static struct iommu_ops amd_iommu_ops = {
2206 .domain_init = amd_iommu_domain_init,
2207 .domain_destroy = amd_iommu_domain_destroy,
2208 .attach_dev = amd_iommu_attach_device,
2209 .detach_dev = amd_iommu_detach_device,
2210 .map = amd_iommu_map_range,
2211 .unmap = amd_iommu_unmap_range,
2212 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002213 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002214};
2215