blob: 31e90c472c76d762922c9c9afea68edeef85a3bc [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020036#include <linux/dma-contiguous.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <asm/irq_remapping.h>
38#include <asm/io_apic.h>
39#include <asm/apic.h>
40#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020041#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020042#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090043#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010044#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020045#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020046
47#include "amd_iommu_proto.h"
48#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020049#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020050
51#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
52
Joerg Roedel815b33f2011-04-06 17:26:49 +020053#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020054
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020055/*
56 * This bitmap is used to advertise the page sizes our hardware support
57 * to the IOMMU core, which will then use this information to split
58 * physically contiguous memory regions it is mapping into page sizes
59 * that we support.
60 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010061 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020062 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010063#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020064
Joerg Roedelb6c02712008-06-26 21:27:53 +020065static DEFINE_RWLOCK(amd_iommu_devtable_lock);
66
Joerg Roedelbd60b732008-09-11 10:24:48 +020067/* A list of preallocated protection domains */
68static LIST_HEAD(iommu_pd_list);
69static DEFINE_SPINLOCK(iommu_pd_list_lock);
70
Joerg Roedel8fa5f802011-06-09 12:24:45 +020071/* List of all available dev_data structures */
72static LIST_HEAD(dev_data_list);
73static DEFINE_SPINLOCK(dev_data_list_lock);
74
Joerg Roedel6efed632012-06-14 15:52:58 +020075LIST_HEAD(ioapic_map);
76LIST_HEAD(hpet_map);
77
Joerg Roedel0feae532009-08-26 15:26:30 +020078/*
79 * Domain for untranslated devices - only allocated
80 * if iommu=pt passed on kernel cmd line.
81 */
82static struct protection_domain *pt_domain;
83
Thierry Redingb22f6432014-06-27 09:03:12 +020084static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010085
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010086static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010087int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010088
Joerg Roedelac1534a2012-06-21 14:52:40 +020089static struct dma_map_ops amd_iommu_dma_ops;
90
Joerg Roedel431b2a22008-07-11 17:14:22 +020091/*
Joerg Roedel50917e22014-08-05 16:38:38 +020092 * This struct contains device specific data for the IOMMU
93 */
94struct iommu_dev_data {
95 struct list_head list; /* For domain->dev_list */
96 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedelf251e182014-08-05 16:48:10 +020097 struct list_head alias_list; /* Link alias-groups together */
Joerg Roedel50917e22014-08-05 16:38:38 +020098 struct iommu_dev_data *alias_data;/* The alias dev_data */
99 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200100 u16 devid; /* PCI Device ID */
101 bool iommu_v2; /* Device can make use of IOMMUv2 */
102 bool passthrough; /* Default for device is pt_domain */
103 struct {
104 bool enabled;
105 int qdep;
106 } ats; /* ATS state */
107 bool pri_tlp; /* PASID TLB required for
108 PPR completions */
109 u32 errata; /* Bitmap for errata to apply */
110};
111
112/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200113 * general struct to manage commands send to an IOMMU
114 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200115struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200116 u32 data[4];
117};
118
Joerg Roedel05152a02012-06-15 16:53:51 +0200119struct kmem_cache *amd_iommu_irq_cache;
120
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200121static void update_domain(struct protection_domain *domain);
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100122static int __init alloc_passthrough_domain(void);
Chris Wrightc1eee672009-05-21 00:56:58 -0700123
Joerg Roedel15898bb2009-11-24 15:39:42 +0100124/****************************************************************************
125 *
126 * Helper functions
127 *
128 ****************************************************************************/
129
Joerg Roedelf62dda62011-06-09 12:55:35 +0200130static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200131{
132 struct iommu_dev_data *dev_data;
133 unsigned long flags;
134
135 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
136 if (!dev_data)
137 return NULL;
138
Joerg Roedelf251e182014-08-05 16:48:10 +0200139 INIT_LIST_HEAD(&dev_data->alias_list);
140
Joerg Roedelf62dda62011-06-09 12:55:35 +0200141 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200142
143 spin_lock_irqsave(&dev_data_list_lock, flags);
144 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
145 spin_unlock_irqrestore(&dev_data_list_lock, flags);
146
147 return dev_data;
148}
149
150static void free_dev_data(struct iommu_dev_data *dev_data)
151{
152 unsigned long flags;
153
154 spin_lock_irqsave(&dev_data_list_lock, flags);
155 list_del(&dev_data->dev_data_list);
156 spin_unlock_irqrestore(&dev_data_list_lock, flags);
157
158 kfree(dev_data);
159}
160
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200161static struct iommu_dev_data *search_dev_data(u16 devid)
162{
163 struct iommu_dev_data *dev_data;
164 unsigned long flags;
165
166 spin_lock_irqsave(&dev_data_list_lock, flags);
167 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
168 if (dev_data->devid == devid)
169 goto out_unlock;
170 }
171
172 dev_data = NULL;
173
174out_unlock:
175 spin_unlock_irqrestore(&dev_data_list_lock, flags);
176
177 return dev_data;
178}
179
180static struct iommu_dev_data *find_dev_data(u16 devid)
181{
182 struct iommu_dev_data *dev_data;
183
184 dev_data = search_dev_data(devid);
185
186 if (dev_data == NULL)
187 dev_data = alloc_dev_data(devid);
188
189 return dev_data;
190}
191
Joerg Roedel15898bb2009-11-24 15:39:42 +0100192static inline u16 get_device_id(struct device *dev)
193{
194 struct pci_dev *pdev = to_pci_dev(dev);
195
Shuah Khan6f2729b2013-02-27 17:07:30 -0700196 return PCI_DEVID(pdev->bus->number, pdev->devfn);
Joerg Roedel15898bb2009-11-24 15:39:42 +0100197}
198
Joerg Roedel657cbb62009-11-23 15:26:46 +0100199static struct iommu_dev_data *get_dev_data(struct device *dev)
200{
201 return dev->archdata.iommu;
202}
203
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100204static bool pci_iommuv2_capable(struct pci_dev *pdev)
205{
206 static const int caps[] = {
207 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100208 PCI_EXT_CAP_ID_PRI,
209 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100210 };
211 int i, pos;
212
213 for (i = 0; i < 3; ++i) {
214 pos = pci_find_ext_capability(pdev, caps[i]);
215 if (pos == 0)
216 return false;
217 }
218
219 return true;
220}
221
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100222static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
223{
224 struct iommu_dev_data *dev_data;
225
226 dev_data = get_dev_data(&pdev->dev);
227
228 return dev_data->errata & (1 << erratum) ? true : false;
229}
230
Joerg Roedel71c70982009-11-24 16:43:06 +0100231/*
232 * In this function the list of preallocated protection domains is traversed to
233 * find the domain for a specific device
234 */
235static struct dma_ops_domain *find_protection_domain(u16 devid)
236{
237 struct dma_ops_domain *entry, *ret = NULL;
238 unsigned long flags;
239 u16 alias = amd_iommu_alias_table[devid];
240
241 if (list_empty(&iommu_pd_list))
242 return NULL;
243
244 spin_lock_irqsave(&iommu_pd_list_lock, flags);
245
246 list_for_each_entry(entry, &iommu_pd_list, list) {
247 if (entry->target_dev == devid ||
248 entry->target_dev == alias) {
249 ret = entry;
250 break;
251 }
252 }
253
254 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
255
256 return ret;
257}
258
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100259/*
260 * This function checks if the driver got a valid device from the caller to
261 * avoid dereferencing invalid pointers.
262 */
263static bool check_device(struct device *dev)
264{
265 u16 devid;
266
267 if (!dev || !dev->dma_mask)
268 return false;
269
Yijing Wangb82a2272013-12-05 19:42:41 +0800270 /* No PCI device */
271 if (!dev_is_pci(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100272 return false;
273
274 devid = get_device_id(dev);
275
276 /* Out of our scope? */
277 if (devid > amd_iommu_last_bdf)
278 return false;
279
280 if (amd_iommu_rlookup_table[devid] == NULL)
281 return false;
282
283 return true;
284}
285
Alex Williamson25b11ce2014-09-19 10:03:13 -0600286static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600287{
Alex Williamson2851db22012-10-08 22:49:41 -0600288 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600289
Alex Williamson65d53522014-07-03 09:51:30 -0600290 group = iommu_group_get_for_dev(dev);
Alex Williamson25b11ce2014-09-19 10:03:13 -0600291 if (!IS_ERR(group))
292 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600293}
294
Alex Williamsonc1931092014-07-03 09:51:24 -0600295static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
296{
297 *(u16 *)data = alias;
298 return 0;
299}
300
301static u16 get_alias(struct device *dev)
302{
303 struct pci_dev *pdev = to_pci_dev(dev);
304 u16 devid, ivrs_alias, pci_alias;
305
306 devid = get_device_id(dev);
307 ivrs_alias = amd_iommu_alias_table[devid];
308 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
309
310 if (ivrs_alias == pci_alias)
311 return ivrs_alias;
312
313 /*
314 * DMA alias showdown
315 *
316 * The IVRS is fairly reliable in telling us about aliases, but it
317 * can't know about every screwy device. If we don't have an IVRS
318 * reported alias, use the PCI reported alias. In that case we may
319 * still need to initialize the rlookup and dev_table entries if the
320 * alias is to a non-existent device.
321 */
322 if (ivrs_alias == devid) {
323 if (!amd_iommu_rlookup_table[pci_alias]) {
324 amd_iommu_rlookup_table[pci_alias] =
325 amd_iommu_rlookup_table[devid];
326 memcpy(amd_iommu_dev_table[pci_alias].data,
327 amd_iommu_dev_table[devid].data,
328 sizeof(amd_iommu_dev_table[pci_alias].data));
329 }
330
331 return pci_alias;
332 }
333
334 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
335 "for device %s[%04x:%04x], kernel reported alias "
336 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
337 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
338 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
339 PCI_FUNC(pci_alias));
340
341 /*
342 * If we don't have a PCI DMA alias and the IVRS alias is on the same
343 * bus, then the IVRS table may know about a quirk that we don't.
344 */
345 if (pci_alias == devid &&
346 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
347 pdev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
348 pdev->dma_alias_devfn = ivrs_alias & 0xff;
349 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
350 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
351 dev_name(dev));
352 }
353
354 return ivrs_alias;
355}
356
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600357static int iommu_init_device(struct device *dev)
358{
359 struct pci_dev *pdev = to_pci_dev(dev);
360 struct iommu_dev_data *dev_data;
361 u16 alias;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600362
363 if (dev->archdata.iommu)
364 return 0;
365
366 dev_data = find_dev_data(get_device_id(dev));
367 if (!dev_data)
368 return -ENOMEM;
369
Alex Williamsonc1931092014-07-03 09:51:24 -0600370 alias = get_alias(dev);
371
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600372 if (alias != dev_data->devid) {
373 struct iommu_dev_data *alias_data;
374
375 alias_data = find_dev_data(alias);
376 if (alias_data == NULL) {
377 pr_err("AMD-Vi: Warning: Unhandled device %s\n",
378 dev_name(dev));
379 free_dev_data(dev_data);
380 return -ENOTSUPP;
381 }
382 dev_data->alias_data = alias_data;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600383
Joerg Roedelf251e182014-08-05 16:48:10 +0200384 /* Add device to the alias_list */
385 list_add(&dev_data->alias_list, &alias_data->alias_list);
Radmila Kompováe644a012013-05-02 17:24:25 +0200386 }
Alex Williamson9dcd6132012-05-30 14:19:07 -0600387
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100388 if (pci_iommuv2_capable(pdev)) {
389 struct amd_iommu *iommu;
390
391 iommu = amd_iommu_rlookup_table[dev_data->devid];
392 dev_data->iommu_v2 = iommu->is_iommu_v2;
393 }
394
Joerg Roedel657cbb62009-11-23 15:26:46 +0100395 dev->archdata.iommu = dev_data;
396
Alex Williamson066f2e92014-06-12 16:12:37 -0600397 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
398 dev);
399
Joerg Roedel657cbb62009-11-23 15:26:46 +0100400 return 0;
401}
402
Joerg Roedel26018872011-06-06 16:50:14 +0200403static void iommu_ignore_device(struct device *dev)
404{
405 u16 devid, alias;
406
407 devid = get_device_id(dev);
408 alias = amd_iommu_alias_table[devid];
409
410 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
411 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
412
413 amd_iommu_rlookup_table[devid] = NULL;
414 amd_iommu_rlookup_table[alias] = NULL;
415}
416
Joerg Roedel657cbb62009-11-23 15:26:46 +0100417static void iommu_uninit_device(struct device *dev)
418{
Alex Williamsonc1931092014-07-03 09:51:24 -0600419 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
420
421 if (!dev_data)
422 return;
423
Alex Williamson066f2e92014-06-12 16:12:37 -0600424 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
425 dev);
426
Alex Williamson9dcd6132012-05-30 14:19:07 -0600427 iommu_group_remove_device(dev);
428
Alex Williamsonc1931092014-07-03 09:51:24 -0600429 /* Unlink from alias, it may change if another device is re-plugged */
430 dev_data->alias_data = NULL;
431
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200432 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600433 * We keep dev_data around for unplugged devices and reuse it when the
434 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200435 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100436}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100437
438void __init amd_iommu_uninit_devices(void)
439{
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200440 struct iommu_dev_data *dev_data, *n;
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100441 struct pci_dev *pdev = NULL;
442
443 for_each_pci_dev(pdev) {
444
445 if (!check_device(&pdev->dev))
446 continue;
447
448 iommu_uninit_device(&pdev->dev);
449 }
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200450
451 /* Free all of our dev_data structures */
452 list_for_each_entry_safe(dev_data, n, &dev_data_list, dev_data_list)
453 free_dev_data(dev_data);
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100454}
455
456int __init amd_iommu_init_devices(void)
457{
458 struct pci_dev *pdev = NULL;
459 int ret = 0;
460
461 for_each_pci_dev(pdev) {
462
463 if (!check_device(&pdev->dev))
464 continue;
465
466 ret = iommu_init_device(&pdev->dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200467 if (ret == -ENOTSUPP)
468 iommu_ignore_device(&pdev->dev);
469 else if (ret)
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100470 goto out_free;
471 }
472
Alex Williamson25b11ce2014-09-19 10:03:13 -0600473 /*
474 * Initialize IOMMU groups only after iommu_init_device() has
475 * had a chance to populate any IVRS defined aliases.
476 */
477 for_each_pci_dev(pdev) {
478 if (check_device(&pdev->dev))
479 init_iommu_group(&pdev->dev);
480 }
481
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100482 return 0;
483
484out_free:
485
486 amd_iommu_uninit_devices();
487
488 return ret;
489}
Joerg Roedel7f265082008-12-12 13:50:21 +0100490#ifdef CONFIG_AMD_IOMMU_STATS
491
492/*
493 * Initialization code for statistics collection
494 */
495
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100496DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100497DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100498DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100499DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100500DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100501DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100502DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100503DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100504DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100505DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100506DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100507DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100508DECLARE_STATS_COUNTER(complete_ppr);
509DECLARE_STATS_COUNTER(invalidate_iotlb);
510DECLARE_STATS_COUNTER(invalidate_iotlb_all);
511DECLARE_STATS_COUNTER(pri_requests);
512
Joerg Roedel7f265082008-12-12 13:50:21 +0100513static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100514static struct dentry *de_fflush;
515
516static void amd_iommu_stats_add(struct __iommu_counter *cnt)
517{
518 if (stats_dir == NULL)
519 return;
520
521 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
522 &cnt->value);
523}
524
525static void amd_iommu_stats_init(void)
526{
527 stats_dir = debugfs_create_dir("amd-iommu", NULL);
528 if (stats_dir == NULL)
529 return;
530
Joerg Roedel7f265082008-12-12 13:50:21 +0100531 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300532 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100533
534 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100535 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100536 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100537 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100538 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100539 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100540 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100541 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100542 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100543 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100544 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100545 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100546 amd_iommu_stats_add(&complete_ppr);
547 amd_iommu_stats_add(&invalidate_iotlb);
548 amd_iommu_stats_add(&invalidate_iotlb_all);
549 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100550}
551
552#endif
553
Joerg Roedel431b2a22008-07-11 17:14:22 +0200554/****************************************************************************
555 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200556 * Interrupt handling functions
557 *
558 ****************************************************************************/
559
Joerg Roedele3e59872009-09-03 14:02:10 +0200560static void dump_dte_entry(u16 devid)
561{
562 int i;
563
Joerg Roedelee6c2862011-11-09 12:06:03 +0100564 for (i = 0; i < 4; ++i)
565 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200566 amd_iommu_dev_table[devid].data[i]);
567}
568
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200569static void dump_command(unsigned long phys_addr)
570{
571 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
572 int i;
573
574 for (i = 0; i < 4; ++i)
575 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
576}
577
Joerg Roedela345b232009-09-03 15:01:43 +0200578static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200579{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200580 int type, devid, domid, flags;
581 volatile u32 *event = __evt;
582 int count = 0;
583 u64 address;
584
585retry:
586 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
587 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
588 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
589 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
590 address = (u64)(((u64)event[3]) << 32) | event[2];
591
592 if (type == 0) {
593 /* Did we hit the erratum? */
594 if (++count == LOOP_TIMEOUT) {
595 pr_err("AMD-Vi: No event written to event log\n");
596 return;
597 }
598 udelay(1);
599 goto retry;
600 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200601
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200602 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200603
604 switch (type) {
605 case EVENT_TYPE_ILL_DEV:
606 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
607 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700608 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200609 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200610 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200611 break;
612 case EVENT_TYPE_IO_FAULT:
613 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
614 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700615 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200616 domid, address, flags);
617 break;
618 case EVENT_TYPE_DEV_TAB_ERR:
619 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
620 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700621 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200622 address, flags);
623 break;
624 case EVENT_TYPE_PAGE_TAB_ERR:
625 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
626 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700627 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200628 domid, address, flags);
629 break;
630 case EVENT_TYPE_ILL_CMD:
631 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200632 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200633 break;
634 case EVENT_TYPE_CMD_HARD_ERR:
635 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
636 "flags=0x%04x]\n", address, flags);
637 break;
638 case EVENT_TYPE_IOTLB_INV_TO:
639 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
640 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700641 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200642 address);
643 break;
644 case EVENT_TYPE_INV_DEV_REQ:
645 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
646 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700647 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200648 address, flags);
649 break;
650 default:
651 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
652 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200653
654 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200655}
656
657static void iommu_poll_events(struct amd_iommu *iommu)
658{
659 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200660
661 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
662 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
663
664 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200665 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200666 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
667 }
668
669 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200670}
671
Joerg Roedeleee53532012-06-01 15:20:23 +0200672static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100673{
674 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100675
Joerg Roedel399be2f2011-12-01 16:53:47 +0100676 INC_STATS_COUNTER(pri_requests);
677
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100678 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
679 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
680 return;
681 }
682
683 fault.address = raw[1];
684 fault.pasid = PPR_PASID(raw[0]);
685 fault.device_id = PPR_DEVID(raw[0]);
686 fault.tag = PPR_TAG(raw[0]);
687 fault.flags = PPR_FLAGS(raw[0]);
688
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100689 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
690}
691
692static void iommu_poll_ppr_log(struct amd_iommu *iommu)
693{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100694 u32 head, tail;
695
696 if (iommu->ppr_log == NULL)
697 return;
698
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100699 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
700 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
701
702 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200703 volatile u64 *raw;
704 u64 entry[2];
705 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100706
Joerg Roedeleee53532012-06-01 15:20:23 +0200707 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100708
Joerg Roedeleee53532012-06-01 15:20:23 +0200709 /*
710 * Hardware bug: Interrupt may arrive before the entry is
711 * written to memory. If this happens we need to wait for the
712 * entry to arrive.
713 */
714 for (i = 0; i < LOOP_TIMEOUT; ++i) {
715 if (PPR_REQ_TYPE(raw[0]) != 0)
716 break;
717 udelay(1);
718 }
719
720 /* Avoid memcpy function-call overhead */
721 entry[0] = raw[0];
722 entry[1] = raw[1];
723
724 /*
725 * To detect the hardware bug we need to clear the entry
726 * back to zero.
727 */
728 raw[0] = raw[1] = 0UL;
729
730 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100731 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
732 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200733
Joerg Roedeleee53532012-06-01 15:20:23 +0200734 /* Handle PPR entry */
735 iommu_handle_ppr_entry(iommu, entry);
736
Joerg Roedeleee53532012-06-01 15:20:23 +0200737 /* Refresh ring-buffer information */
738 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100739 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
740 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100741}
742
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200743irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200744{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500745 struct amd_iommu *iommu = (struct amd_iommu *) data;
746 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200747
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500748 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
749 /* Enable EVT and PPR interrupts again */
750 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
751 iommu->mmio_base + MMIO_STATUS_OFFSET);
752
753 if (status & MMIO_STATUS_EVT_INT_MASK) {
754 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
755 iommu_poll_events(iommu);
756 }
757
758 if (status & MMIO_STATUS_PPR_INT_MASK) {
759 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
760 iommu_poll_ppr_log(iommu);
761 }
762
763 /*
764 * Hardware bug: ERBT1312
765 * When re-enabling interrupt (by writing 1
766 * to clear the bit), the hardware might also try to set
767 * the interrupt bit in the event status register.
768 * In this scenario, the bit will be set, and disable
769 * subsequent interrupts.
770 *
771 * Workaround: The IOMMU driver should read back the
772 * status register and check if the interrupt bits are cleared.
773 * If not, driver will need to go through the interrupt handler
774 * again and re-clear the bits
775 */
776 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100777 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200778 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200779}
780
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200781irqreturn_t amd_iommu_int_handler(int irq, void *data)
782{
783 return IRQ_WAKE_THREAD;
784}
785
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200786/****************************************************************************
787 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200788 * IOMMU command queuing functions
789 *
790 ****************************************************************************/
791
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200792static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200793{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200794 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200795
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200796 while (*sem == 0 && i < LOOP_TIMEOUT) {
797 udelay(1);
798 i += 1;
799 }
800
801 if (i == LOOP_TIMEOUT) {
802 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
803 return -EIO;
804 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200805
806 return 0;
807}
808
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200809static void copy_cmd_to_buffer(struct amd_iommu *iommu,
810 struct iommu_cmd *cmd,
811 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200812{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200813 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200814
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200815 target = iommu->cmd_buf + tail;
816 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200817
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200818 /* Copy command to buffer */
819 memcpy(target, cmd, sizeof(*cmd));
820
821 /* Tell the IOMMU about it */
822 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
823}
824
Joerg Roedel815b33f2011-04-06 17:26:49 +0200825static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200826{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200827 WARN_ON(address & 0x7ULL);
828
Joerg Roedelded46732011-04-06 10:53:48 +0200829 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200830 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
831 cmd->data[1] = upper_32_bits(__pa(address));
832 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200833 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
834}
835
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200836static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
837{
838 memset(cmd, 0, sizeof(*cmd));
839 cmd->data[0] = devid;
840 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
841}
842
Joerg Roedel11b64022011-04-06 11:49:28 +0200843static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
844 size_t size, u16 domid, int pde)
845{
846 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100847 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200848
849 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100850 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200851
852 if (pages > 1) {
853 /*
854 * If we have to flush more than one page, flush all
855 * TLB entries for this domain
856 */
857 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100858 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200859 }
860
861 address &= PAGE_MASK;
862
863 memset(cmd, 0, sizeof(*cmd));
864 cmd->data[1] |= domid;
865 cmd->data[2] = lower_32_bits(address);
866 cmd->data[3] = upper_32_bits(address);
867 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
868 if (s) /* size bit - we flush more than one 4kb page */
869 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200870 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200871 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
872}
873
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200874static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
875 u64 address, size_t size)
876{
877 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100878 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200879
880 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100881 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200882
883 if (pages > 1) {
884 /*
885 * If we have to flush more than one page, flush all
886 * TLB entries for this domain
887 */
888 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100889 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200890 }
891
892 address &= PAGE_MASK;
893
894 memset(cmd, 0, sizeof(*cmd));
895 cmd->data[0] = devid;
896 cmd->data[0] |= (qdep & 0xff) << 24;
897 cmd->data[1] = devid;
898 cmd->data[2] = lower_32_bits(address);
899 cmd->data[3] = upper_32_bits(address);
900 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
901 if (s)
902 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
903}
904
Joerg Roedel22e266c2011-11-21 15:59:08 +0100905static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
906 u64 address, bool size)
907{
908 memset(cmd, 0, sizeof(*cmd));
909
910 address &= ~(0xfffULL);
911
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600912 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100913 cmd->data[1] = domid;
914 cmd->data[2] = lower_32_bits(address);
915 cmd->data[3] = upper_32_bits(address);
916 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
917 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
918 if (size)
919 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
920 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
921}
922
923static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
924 int qdep, u64 address, bool size)
925{
926 memset(cmd, 0, sizeof(*cmd));
927
928 address &= ~(0xfffULL);
929
930 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600931 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100932 cmd->data[0] |= (qdep & 0xff) << 24;
933 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600934 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100935 cmd->data[2] = lower_32_bits(address);
936 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
937 cmd->data[3] = upper_32_bits(address);
938 if (size)
939 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
940 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
941}
942
Joerg Roedelc99afa22011-11-21 18:19:25 +0100943static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
944 int status, int tag, bool gn)
945{
946 memset(cmd, 0, sizeof(*cmd));
947
948 cmd->data[0] = devid;
949 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600950 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100951 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
952 }
953 cmd->data[3] = tag & 0x1ff;
954 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
955
956 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
957}
958
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200959static void build_inv_all(struct iommu_cmd *cmd)
960{
961 memset(cmd, 0, sizeof(*cmd));
962 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200963}
964
Joerg Roedel7ef27982012-06-21 16:46:04 +0200965static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
966{
967 memset(cmd, 0, sizeof(*cmd));
968 cmd->data[0] = devid;
969 CMD_SET_TYPE(cmd, CMD_INV_IRT);
970}
971
Joerg Roedel431b2a22008-07-11 17:14:22 +0200972/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200973 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200974 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200975 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200976static int iommu_queue_command_sync(struct amd_iommu *iommu,
977 struct iommu_cmd *cmd,
978 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200979{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200980 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +0200981 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200982
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200983 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100984
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200985again:
Joerg Roedel815b33f2011-04-06 17:26:49 +0200986 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200987
988 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
989 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
990 next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
991 left = (head - next_tail) % iommu->cmd_buf_size;
992
993 if (left <= 2) {
994 struct iommu_cmd sync_cmd;
995 volatile u64 sem = 0;
996 int ret;
997
998 build_completion_wait(&sync_cmd, (u64)&sem);
999 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1000
1001 spin_unlock_irqrestore(&iommu->lock, flags);
1002
1003 if ((ret = wait_on_sem(&sem)) != 0)
1004 return ret;
1005
1006 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001007 }
1008
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001009 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001010
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001011 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001012 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001013
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001014 spin_unlock_irqrestore(&iommu->lock, flags);
1015
Joerg Roedel815b33f2011-04-06 17:26:49 +02001016 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001017}
1018
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001019static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1020{
1021 return iommu_queue_command_sync(iommu, cmd, true);
1022}
1023
Joerg Roedel8d201962008-12-02 20:34:41 +01001024/*
1025 * This function queues a completion wait command into the command
1026 * buffer of an IOMMU
1027 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001028static int iommu_completion_wait(struct amd_iommu *iommu)
1029{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001030 struct iommu_cmd cmd;
1031 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001032 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001033
1034 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001035 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001036
Joerg Roedel815b33f2011-04-06 17:26:49 +02001037 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +01001038
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001039 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001040 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001041 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001042
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001043 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001044}
1045
Joerg Roedeld8c13082011-04-06 18:51:26 +02001046static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001047{
1048 struct iommu_cmd cmd;
1049
Joerg Roedeld8c13082011-04-06 18:51:26 +02001050 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001051
Joerg Roedeld8c13082011-04-06 18:51:26 +02001052 return iommu_queue_command(iommu, &cmd);
1053}
1054
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001055static void iommu_flush_dte_all(struct amd_iommu *iommu)
1056{
1057 u32 devid;
1058
1059 for (devid = 0; devid <= 0xffff; ++devid)
1060 iommu_flush_dte(iommu, devid);
1061
1062 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001063}
1064
1065/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001066 * This function uses heavy locking and may disable irqs for some time. But
1067 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001068 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001069static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001070{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001071 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001072
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001073 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1074 struct iommu_cmd cmd;
1075 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1076 dom_id, 1);
1077 iommu_queue_command(iommu, &cmd);
1078 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001079
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001080 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001081}
1082
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001083static void iommu_flush_all(struct amd_iommu *iommu)
1084{
1085 struct iommu_cmd cmd;
1086
1087 build_inv_all(&cmd);
1088
1089 iommu_queue_command(iommu, &cmd);
1090 iommu_completion_wait(iommu);
1091}
1092
Joerg Roedel7ef27982012-06-21 16:46:04 +02001093static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1094{
1095 struct iommu_cmd cmd;
1096
1097 build_inv_irt(&cmd, devid);
1098
1099 iommu_queue_command(iommu, &cmd);
1100}
1101
1102static void iommu_flush_irt_all(struct amd_iommu *iommu)
1103{
1104 u32 devid;
1105
1106 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1107 iommu_flush_irt(iommu, devid);
1108
1109 iommu_completion_wait(iommu);
1110}
1111
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001112void iommu_flush_all_caches(struct amd_iommu *iommu)
1113{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001114 if (iommu_feature(iommu, FEATURE_IA)) {
1115 iommu_flush_all(iommu);
1116 } else {
1117 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001118 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001119 iommu_flush_tlb_all(iommu);
1120 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001121}
1122
Joerg Roedel431b2a22008-07-11 17:14:22 +02001123/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001124 * Command send function for flushing on-device TLB
1125 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001126static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1127 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001128{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001129 struct amd_iommu *iommu;
1130 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001131 int qdep;
1132
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001133 qdep = dev_data->ats.qdep;
1134 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001135
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001136 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001137
1138 return iommu_queue_command(iommu, &cmd);
1139}
1140
1141/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001142 * Command send function for invalidating a device table entry
1143 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001144static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001145{
1146 struct amd_iommu *iommu;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001147 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001148
Joerg Roedel6c542042011-06-09 17:07:31 +02001149 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001150
Joerg Roedelf62dda62011-06-09 12:55:35 +02001151 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001152 if (ret)
1153 return ret;
1154
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001155 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001156 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001157
1158 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001159}
1160
Joerg Roedel431b2a22008-07-11 17:14:22 +02001161/*
1162 * TLB invalidation function which is called from the mapping functions.
1163 * It invalidates a single PTE if the range to flush is within a single
1164 * page. Otherwise it flushes the whole TLB of the IOMMU.
1165 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001166static void __domain_flush_pages(struct protection_domain *domain,
1167 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001168{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001169 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001170 struct iommu_cmd cmd;
1171 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001172
Joerg Roedel11b64022011-04-06 11:49:28 +02001173 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001174
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001175 for (i = 0; i < amd_iommus_present; ++i) {
1176 if (!domain->dev_iommu[i])
1177 continue;
1178
1179 /*
1180 * Devices of this domain are behind this IOMMU
1181 * We need a TLB flush
1182 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001183 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001184 }
1185
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001186 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001187
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001188 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001189 continue;
1190
Joerg Roedel6c542042011-06-09 17:07:31 +02001191 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001192 }
1193
Joerg Roedel11b64022011-04-06 11:49:28 +02001194 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001195}
1196
Joerg Roedel17b124b2011-04-06 18:01:35 +02001197static void domain_flush_pages(struct protection_domain *domain,
1198 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001199{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001200 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001201}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001202
Joerg Roedel1c655772008-09-04 18:40:05 +02001203/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001204static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001205{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001206 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001207}
1208
Chris Wright42a49f92009-06-15 15:42:00 +02001209/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001210static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001211{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001212 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1213}
1214
1215static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001216{
1217 int i;
1218
1219 for (i = 0; i < amd_iommus_present; ++i) {
1220 if (!domain->dev_iommu[i])
1221 continue;
1222
1223 /*
1224 * Devices of this domain are behind this IOMMU
1225 * We need to wait for completion of all commands.
1226 */
1227 iommu_completion_wait(amd_iommus[i]);
1228 }
1229}
1230
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001231
Joerg Roedel43f49602008-12-02 21:01:12 +01001232/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001233 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001234 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001235static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001236{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001237 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001238
1239 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001240 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001241}
1242
Joerg Roedel431b2a22008-07-11 17:14:22 +02001243/****************************************************************************
1244 *
1245 * The functions below are used the create the page table mappings for
1246 * unity mapped regions.
1247 *
1248 ****************************************************************************/
1249
1250/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001251 * This function is used to add another level to an IO page table. Adding
1252 * another level increases the size of the address space by 9 bits to a size up
1253 * to 64 bits.
1254 */
1255static bool increase_address_space(struct protection_domain *domain,
1256 gfp_t gfp)
1257{
1258 u64 *pte;
1259
1260 if (domain->mode == PAGE_MODE_6_LEVEL)
1261 /* address space already 64 bit large */
1262 return false;
1263
1264 pte = (void *)get_zeroed_page(gfp);
1265 if (!pte)
1266 return false;
1267
1268 *pte = PM_LEVEL_PDE(domain->mode,
1269 virt_to_phys(domain->pt_root));
1270 domain->pt_root = pte;
1271 domain->mode += 1;
1272 domain->updated = true;
1273
1274 return true;
1275}
1276
1277static u64 *alloc_pte(struct protection_domain *domain,
1278 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001279 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001280 u64 **pte_page,
1281 gfp_t gfp)
1282{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001283 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001284 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001285
1286 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001287
1288 while (address > PM_LEVEL_SIZE(domain->mode))
1289 increase_address_space(domain, gfp);
1290
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001291 level = domain->mode - 1;
1292 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1293 address = PAGE_SIZE_ALIGN(address, page_size);
1294 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001295
1296 while (level > end_lvl) {
1297 if (!IOMMU_PTE_PRESENT(*pte)) {
1298 page = (u64 *)get_zeroed_page(gfp);
1299 if (!page)
1300 return NULL;
1301 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1302 }
1303
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001304 /* No level skipping support yet */
1305 if (PM_PTE_LEVEL(*pte) != level)
1306 return NULL;
1307
Joerg Roedel308973d2009-11-24 17:43:32 +01001308 level -= 1;
1309
1310 pte = IOMMU_PTE_PAGE(*pte);
1311
1312 if (pte_page && level == end_lvl)
1313 *pte_page = pte;
1314
1315 pte = &pte[PM_LEVEL_INDEX(level, address)];
1316 }
1317
1318 return pte;
1319}
1320
1321/*
1322 * This function checks if there is a PTE for a given dma address. If
1323 * there is one, it returns the pointer to it.
1324 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001325static u64 *fetch_pte(struct protection_domain *domain,
1326 unsigned long address,
1327 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001328{
1329 int level;
1330 u64 *pte;
1331
Joerg Roedel24cd7722010-01-19 17:27:39 +01001332 if (address > PM_LEVEL_SIZE(domain->mode))
1333 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001334
Joerg Roedel3039ca12015-04-01 14:58:48 +02001335 level = domain->mode - 1;
1336 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1337 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001338
1339 while (level > 0) {
1340
1341 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001342 if (!IOMMU_PTE_PRESENT(*pte))
1343 return NULL;
1344
Joerg Roedel24cd7722010-01-19 17:27:39 +01001345 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001346 if (PM_PTE_LEVEL(*pte) == 7 ||
1347 PM_PTE_LEVEL(*pte) == 0)
1348 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001349
1350 /* No level skipping support yet */
1351 if (PM_PTE_LEVEL(*pte) != level)
1352 return NULL;
1353
Joerg Roedel308973d2009-11-24 17:43:32 +01001354 level -= 1;
1355
Joerg Roedel24cd7722010-01-19 17:27:39 +01001356 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001357 pte = IOMMU_PTE_PAGE(*pte);
1358 pte = &pte[PM_LEVEL_INDEX(level, address)];
1359 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1360 }
1361
1362 if (PM_PTE_LEVEL(*pte) == 0x07) {
1363 unsigned long pte_mask;
1364
1365 /*
1366 * If we have a series of large PTEs, make
1367 * sure to return a pointer to the first one.
1368 */
1369 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1370 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1371 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001372 }
1373
1374 return pte;
1375}
1376
1377/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001378 * Generic mapping functions. It maps a physical address into a DMA
1379 * address space. It allocates the page table pages if necessary.
1380 * In the future it can be extended to a generic mapping function
1381 * supporting all features of AMD IOMMU page tables like level skipping
1382 * and full 64 bit address spaces.
1383 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001384static int iommu_map_page(struct protection_domain *dom,
1385 unsigned long bus_addr,
1386 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001387 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001388 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001389{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001390 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001391 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001392
Joerg Roedeld4b03662015-04-01 14:58:52 +02001393 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1394 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1395
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001396 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001397 return -EINVAL;
1398
Joerg Roedeld4b03662015-04-01 14:58:52 +02001399 count = PAGE_SIZE_PTE_COUNT(page_size);
1400 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001401
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001402 if (!pte)
1403 return -ENOMEM;
1404
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001405 for (i = 0; i < count; ++i)
1406 if (IOMMU_PTE_PRESENT(pte[i]))
1407 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001408
Joerg Roedeld4b03662015-04-01 14:58:52 +02001409 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001410 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1411 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1412 } else
1413 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1414
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001415 if (prot & IOMMU_PROT_IR)
1416 __pte |= IOMMU_PTE_IR;
1417 if (prot & IOMMU_PROT_IW)
1418 __pte |= IOMMU_PTE_IW;
1419
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001420 for (i = 0; i < count; ++i)
1421 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001422
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001423 update_domain(dom);
1424
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001425 return 0;
1426}
1427
Joerg Roedel24cd7722010-01-19 17:27:39 +01001428static unsigned long iommu_unmap_page(struct protection_domain *dom,
1429 unsigned long bus_addr,
1430 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001431{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001432 unsigned long long unmapped;
1433 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001434 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001435
Joerg Roedel24cd7722010-01-19 17:27:39 +01001436 BUG_ON(!is_power_of_2(page_size));
1437
1438 unmapped = 0;
1439
1440 while (unmapped < page_size) {
1441
Joerg Roedel71b390e2015-04-01 14:58:49 +02001442 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001443
Joerg Roedel71b390e2015-04-01 14:58:49 +02001444 if (pte) {
1445 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001446
Joerg Roedel71b390e2015-04-01 14:58:49 +02001447 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001448 for (i = 0; i < count; i++)
1449 pte[i] = 0ULL;
1450 }
1451
1452 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1453 unmapped += unmap_size;
1454 }
1455
Alex Williamson60d0ca32013-06-21 14:33:19 -06001456 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001457
1458 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001459}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001460
Joerg Roedel431b2a22008-07-11 17:14:22 +02001461/*
1462 * This function checks if a specific unity mapping entry is needed for
1463 * this specific IOMMU.
1464 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001465static int iommu_for_unity_map(struct amd_iommu *iommu,
1466 struct unity_map_entry *entry)
1467{
1468 u16 bdf, i;
1469
1470 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
1471 bdf = amd_iommu_alias_table[i];
1472 if (amd_iommu_rlookup_table[bdf] == iommu)
1473 return 1;
1474 }
1475
1476 return 0;
1477}
1478
Joerg Roedel431b2a22008-07-11 17:14:22 +02001479/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001480 * This function actually applies the mapping to the page table of the
1481 * dma_ops domain.
1482 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001483static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
1484 struct unity_map_entry *e)
1485{
1486 u64 addr;
1487 int ret;
1488
1489 for (addr = e->address_start; addr < e->address_end;
1490 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001491 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001492 PAGE_SIZE);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001493 if (ret)
1494 return ret;
1495 /*
1496 * if unity mapping is in aperture range mark the page
1497 * as allocated in the aperture
1498 */
1499 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +02001500 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +02001501 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001502 }
1503
1504 return 0;
1505}
1506
Joerg Roedel431b2a22008-07-11 17:14:22 +02001507/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001508 * Init the unity mappings for a specific IOMMU in the system
1509 *
1510 * Basically iterates over all unity mapping entries and applies them to
1511 * the default domain DMA of that IOMMU if necessary.
1512 */
1513static int iommu_init_unity_mappings(struct amd_iommu *iommu)
1514{
1515 struct unity_map_entry *entry;
1516 int ret;
1517
1518 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
1519 if (!iommu_for_unity_map(iommu, entry))
1520 continue;
1521 ret = dma_ops_unity_map(iommu->default_dom, entry);
1522 if (ret)
1523 return ret;
1524 }
1525
1526 return 0;
1527}
1528
1529/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001530 * Inits the unity mappings required for a specific device
1531 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001532static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
1533 u16 devid)
1534{
1535 struct unity_map_entry *e;
1536 int ret;
1537
1538 list_for_each_entry(e, &amd_iommu_unity_map, list) {
1539 if (!(devid >= e->devid_start && devid <= e->devid_end))
1540 continue;
1541 ret = dma_ops_unity_map(dma_dom, e);
1542 if (ret)
1543 return ret;
1544 }
1545
1546 return 0;
1547}
1548
Joerg Roedel431b2a22008-07-11 17:14:22 +02001549/****************************************************************************
1550 *
1551 * The next functions belong to the address allocator for the dma_ops
1552 * interface functions. They work like the allocators in the other IOMMU
1553 * drivers. Its basically a bitmap which marks the allocated pages in
1554 * the aperture. Maybe it could be enhanced in the future to a more
1555 * efficient allocator.
1556 *
1557 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001558
Joerg Roedel431b2a22008-07-11 17:14:22 +02001559/*
Joerg Roedel384de722009-05-15 12:30:05 +02001560 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001561 *
1562 * called with domain->lock held
1563 */
Joerg Roedel384de722009-05-15 12:30:05 +02001564
Joerg Roedel9cabe892009-05-18 16:38:55 +02001565/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001566 * Used to reserve address ranges in the aperture (e.g. for exclusion
1567 * ranges.
1568 */
1569static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1570 unsigned long start_page,
1571 unsigned int pages)
1572{
1573 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1574
1575 if (start_page + pages > last_page)
1576 pages = last_page - start_page;
1577
1578 for (i = start_page; i < start_page + pages; ++i) {
1579 int index = i / APERTURE_RANGE_PAGES;
1580 int page = i % APERTURE_RANGE_PAGES;
1581 __set_bit(page, dom->aperture[index]->bitmap);
1582 }
1583}
1584
1585/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001586 * This function is used to add a new aperture range to an existing
1587 * aperture in case of dma_ops domain allocation or address allocation
1588 * failure.
1589 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001590static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001591 bool populate, gfp_t gfp)
1592{
1593 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +01001594 struct amd_iommu *iommu;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001595 unsigned long i, old_size, pte_pgsize;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001596
Joerg Roedelf5e97052009-05-22 12:31:53 +02001597#ifdef CONFIG_IOMMU_STRESS
1598 populate = false;
1599#endif
1600
Joerg Roedel9cabe892009-05-18 16:38:55 +02001601 if (index >= APERTURE_MAX_RANGES)
1602 return -ENOMEM;
1603
1604 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1605 if (!dma_dom->aperture[index])
1606 return -ENOMEM;
1607
1608 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1609 if (!dma_dom->aperture[index]->bitmap)
1610 goto out_free;
1611
1612 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1613
1614 if (populate) {
1615 unsigned long address = dma_dom->aperture_size;
1616 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1617 u64 *pte, *pte_page;
1618
1619 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001620 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001621 &pte_page, gfp);
1622 if (!pte)
1623 goto out_free;
1624
1625 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1626
1627 address += APERTURE_RANGE_SIZE / 64;
1628 }
1629 }
1630
Joerg Roedel17f5b562011-07-06 17:14:44 +02001631 old_size = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001632 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1633
Joerg Roedel17f5b562011-07-06 17:14:44 +02001634 /* Reserve address range used for MSI messages */
1635 if (old_size < MSI_ADDR_BASE_LO &&
1636 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1637 unsigned long spage;
1638 int pages;
1639
1640 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1641 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1642
1643 dma_ops_reserve_addresses(dma_dom, spage, pages);
1644 }
1645
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001646 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001647 for_each_iommu(iommu) {
1648 if (iommu->exclusion_start &&
1649 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1650 && iommu->exclusion_start < dma_dom->aperture_size) {
1651 unsigned long startpage;
1652 int pages = iommu_num_pages(iommu->exclusion_start,
1653 iommu->exclusion_length,
1654 PAGE_SIZE);
1655 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1656 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1657 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001658 }
1659
1660 /*
1661 * Check for areas already mapped as present in the new aperture
1662 * range and mark those pages as reserved in the allocator. Such
1663 * mappings may already exist as a result of requested unity
1664 * mappings for devices.
1665 */
1666 for (i = dma_dom->aperture[index]->offset;
1667 i < dma_dom->aperture_size;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001668 i += pte_pgsize) {
Joerg Roedel3039ca12015-04-01 14:58:48 +02001669 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001670 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1671 continue;
1672
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001673 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1674 pte_pgsize >> 12);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001675 }
1676
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001677 update_domain(&dma_dom->domain);
1678
Joerg Roedel9cabe892009-05-18 16:38:55 +02001679 return 0;
1680
1681out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001682 update_domain(&dma_dom->domain);
1683
Joerg Roedel9cabe892009-05-18 16:38:55 +02001684 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1685
1686 kfree(dma_dom->aperture[index]);
1687 dma_dom->aperture[index] = NULL;
1688
1689 return -ENOMEM;
1690}
1691
Joerg Roedel384de722009-05-15 12:30:05 +02001692static unsigned long dma_ops_area_alloc(struct device *dev,
1693 struct dma_ops_domain *dom,
1694 unsigned int pages,
1695 unsigned long align_mask,
1696 u64 dma_mask,
1697 unsigned long start)
1698{
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001699 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +02001700 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1701 int i = start >> APERTURE_RANGE_SHIFT;
Joerg Roedele6aabee2015-05-27 09:26:09 +02001702 unsigned long boundary_size, mask;
Joerg Roedel384de722009-05-15 12:30:05 +02001703 unsigned long address = -1;
1704 unsigned long limit;
1705
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001706 next_bit >>= PAGE_SHIFT;
1707
Joerg Roedele6aabee2015-05-27 09:26:09 +02001708 mask = dma_get_seg_boundary(dev);
1709
1710 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
1711 1UL << (BITS_PER_LONG - PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001712
1713 for (;i < max_index; ++i) {
1714 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1715
1716 if (dom->aperture[i]->offset >= dma_mask)
1717 break;
1718
1719 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1720 dma_mask >> PAGE_SHIFT);
1721
1722 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1723 limit, next_bit, pages, 0,
1724 boundary_size, align_mask);
1725 if (address != -1) {
1726 address = dom->aperture[i]->offset +
1727 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001728 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001729 break;
1730 }
1731
1732 next_bit = 0;
1733 }
1734
1735 return address;
1736}
1737
Joerg Roedeld3086442008-06-26 21:27:57 +02001738static unsigned long dma_ops_alloc_addresses(struct device *dev,
1739 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001740 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001741 unsigned long align_mask,
1742 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001743{
Joerg Roedeld3086442008-06-26 21:27:57 +02001744 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +02001745
Joerg Roedelfe16f082009-05-22 12:27:53 +02001746#ifdef CONFIG_IOMMU_STRESS
1747 dom->next_address = 0;
1748 dom->need_flush = true;
1749#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001750
Joerg Roedel384de722009-05-15 12:30:05 +02001751 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001752 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +02001753
Joerg Roedel1c655772008-09-04 18:40:05 +02001754 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001755 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +02001756 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1757 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001758 dom->need_flush = true;
1759 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001760
Joerg Roedel384de722009-05-15 12:30:05 +02001761 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001762 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001763
1764 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1765
1766 return address;
1767}
1768
Joerg Roedel431b2a22008-07-11 17:14:22 +02001769/*
1770 * The address free function.
1771 *
1772 * called with domain->lock held
1773 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001774static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1775 unsigned long address,
1776 unsigned int pages)
1777{
Joerg Roedel384de722009-05-15 12:30:05 +02001778 unsigned i = address >> APERTURE_RANGE_SHIFT;
1779 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +01001780
Joerg Roedel384de722009-05-15 12:30:05 +02001781 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1782
Joerg Roedel47bccd62009-05-22 12:40:54 +02001783#ifdef CONFIG_IOMMU_STRESS
1784 if (i < 4)
1785 return;
1786#endif
1787
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001788 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +01001789 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +02001790
1791 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001792
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001793 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel384de722009-05-15 12:30:05 +02001794
Joerg Roedeld3086442008-06-26 21:27:57 +02001795}
1796
Joerg Roedel431b2a22008-07-11 17:14:22 +02001797/****************************************************************************
1798 *
1799 * The next functions belong to the domain allocation. A domain is
1800 * allocated for every IOMMU as the default domain. If device isolation
1801 * is enabled, every device get its own domain. The most important thing
1802 * about domains is the page table mapping the DMA address space they
1803 * contain.
1804 *
1805 ****************************************************************************/
1806
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001807/*
1808 * This function adds a protection domain to the global protection domain list
1809 */
1810static void add_domain_to_list(struct protection_domain *domain)
1811{
1812 unsigned long flags;
1813
1814 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1815 list_add(&domain->list, &amd_iommu_pd_list);
1816 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1817}
1818
1819/*
1820 * This function removes a protection domain to the global
1821 * protection domain list
1822 */
1823static void del_domain_from_list(struct protection_domain *domain)
1824{
1825 unsigned long flags;
1826
1827 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1828 list_del(&domain->list);
1829 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1830}
1831
Joerg Roedelec487d12008-06-26 21:27:58 +02001832static u16 domain_id_alloc(void)
1833{
1834 unsigned long flags;
1835 int id;
1836
1837 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1838 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1839 BUG_ON(id == 0);
1840 if (id > 0 && id < MAX_DOMAIN_ID)
1841 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1842 else
1843 id = 0;
1844 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1845
1846 return id;
1847}
1848
Joerg Roedela2acfb72008-12-02 18:28:53 +01001849static void domain_id_free(int id)
1850{
1851 unsigned long flags;
1852
1853 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1854 if (id > 0 && id < MAX_DOMAIN_ID)
1855 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1856 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1857}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001858
Joerg Roedel5c34c402013-06-20 20:22:58 +02001859#define DEFINE_FREE_PT_FN(LVL, FN) \
1860static void free_pt_##LVL (unsigned long __pt) \
1861{ \
1862 unsigned long p; \
1863 u64 *pt; \
1864 int i; \
1865 \
1866 pt = (u64 *)__pt; \
1867 \
1868 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001869 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001870 if (!IOMMU_PTE_PRESENT(pt[i])) \
1871 continue; \
1872 \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001873 /* Large PTE? */ \
1874 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1875 PM_PTE_LEVEL(pt[i]) == 7) \
1876 continue; \
1877 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001878 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1879 FN(p); \
1880 } \
1881 free_page((unsigned long)pt); \
1882}
1883
1884DEFINE_FREE_PT_FN(l2, free_page)
1885DEFINE_FREE_PT_FN(l3, free_pt_l2)
1886DEFINE_FREE_PT_FN(l4, free_pt_l3)
1887DEFINE_FREE_PT_FN(l5, free_pt_l4)
1888DEFINE_FREE_PT_FN(l6, free_pt_l5)
1889
Joerg Roedel86db2e52008-12-02 18:20:21 +01001890static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001891{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001892 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001893
Joerg Roedel5c34c402013-06-20 20:22:58 +02001894 switch (domain->mode) {
1895 case PAGE_MODE_NONE:
1896 break;
1897 case PAGE_MODE_1_LEVEL:
1898 free_page(root);
1899 break;
1900 case PAGE_MODE_2_LEVEL:
1901 free_pt_l2(root);
1902 break;
1903 case PAGE_MODE_3_LEVEL:
1904 free_pt_l3(root);
1905 break;
1906 case PAGE_MODE_4_LEVEL:
1907 free_pt_l4(root);
1908 break;
1909 case PAGE_MODE_5_LEVEL:
1910 free_pt_l5(root);
1911 break;
1912 case PAGE_MODE_6_LEVEL:
1913 free_pt_l6(root);
1914 break;
1915 default:
1916 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001917 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001918}
1919
Joerg Roedelb16137b2011-11-21 16:50:23 +01001920static void free_gcr3_tbl_level1(u64 *tbl)
1921{
1922 u64 *ptr;
1923 int i;
1924
1925 for (i = 0; i < 512; ++i) {
1926 if (!(tbl[i] & GCR3_VALID))
1927 continue;
1928
1929 ptr = __va(tbl[i] & PAGE_MASK);
1930
1931 free_page((unsigned long)ptr);
1932 }
1933}
1934
1935static void free_gcr3_tbl_level2(u64 *tbl)
1936{
1937 u64 *ptr;
1938 int i;
1939
1940 for (i = 0; i < 512; ++i) {
1941 if (!(tbl[i] & GCR3_VALID))
1942 continue;
1943
1944 ptr = __va(tbl[i] & PAGE_MASK);
1945
1946 free_gcr3_tbl_level1(ptr);
1947 }
1948}
1949
Joerg Roedel52815b72011-11-17 17:24:28 +01001950static void free_gcr3_table(struct protection_domain *domain)
1951{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001952 if (domain->glx == 2)
1953 free_gcr3_tbl_level2(domain->gcr3_tbl);
1954 else if (domain->glx == 1)
1955 free_gcr3_tbl_level1(domain->gcr3_tbl);
1956 else if (domain->glx != 0)
1957 BUG();
1958
Joerg Roedel52815b72011-11-17 17:24:28 +01001959 free_page((unsigned long)domain->gcr3_tbl);
1960}
1961
Joerg Roedel431b2a22008-07-11 17:14:22 +02001962/*
1963 * Free a domain, only used if something went wrong in the
1964 * allocation path and we need to free an already allocated page table
1965 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001966static void dma_ops_domain_free(struct dma_ops_domain *dom)
1967{
Joerg Roedel384de722009-05-15 12:30:05 +02001968 int i;
1969
Joerg Roedelec487d12008-06-26 21:27:58 +02001970 if (!dom)
1971 return;
1972
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001973 del_domain_from_list(&dom->domain);
1974
Joerg Roedel86db2e52008-12-02 18:20:21 +01001975 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001976
Joerg Roedel384de722009-05-15 12:30:05 +02001977 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1978 if (!dom->aperture[i])
1979 continue;
1980 free_page((unsigned long)dom->aperture[i]->bitmap);
1981 kfree(dom->aperture[i]);
1982 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001983
1984 kfree(dom);
1985}
1986
Joerg Roedel431b2a22008-07-11 17:14:22 +02001987/*
1988 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001989 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001990 * structures required for the dma_ops interface
1991 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001992static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001993{
1994 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001995
1996 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1997 if (!dma_dom)
1998 return NULL;
1999
2000 spin_lock_init(&dma_dom->domain.lock);
2001
2002 dma_dom->domain.id = domain_id_alloc();
2003 if (dma_dom->domain.id == 0)
2004 goto free_dma_dom;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01002005 INIT_LIST_HEAD(&dma_dom->domain.dev_list);
Joerg Roedel8f7a0172009-09-02 16:55:24 +02002006 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02002007 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01002008 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02002009 dma_dom->domain.priv = dma_dom;
2010 if (!dma_dom->domain.pt_root)
2011 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002012
Joerg Roedel1c655772008-09-04 18:40:05 +02002013 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02002014 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02002015
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002016 add_domain_to_list(&dma_dom->domain);
2017
Joerg Roedel576175c2009-11-23 19:08:46 +01002018 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02002019 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002020
Joerg Roedel431b2a22008-07-11 17:14:22 +02002021 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02002022 * mark the first page as allocated so we never return 0 as
2023 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02002024 */
Joerg Roedel384de722009-05-15 12:30:05 +02002025 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02002026 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02002027
Joerg Roedelec487d12008-06-26 21:27:58 +02002028
2029 return dma_dom;
2030
2031free_dma_dom:
2032 dma_ops_domain_free(dma_dom);
2033
2034 return NULL;
2035}
2036
Joerg Roedel431b2a22008-07-11 17:14:22 +02002037/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002038 * little helper function to check whether a given protection domain is a
2039 * dma_ops domain
2040 */
2041static bool dma_ops_domain(struct protection_domain *domain)
2042{
2043 return domain->flags & PD_DMA_OPS_MASK;
2044}
2045
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002046static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002047{
Joerg Roedel132bd682011-11-17 14:18:46 +01002048 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002049 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002050
Joerg Roedel132bd682011-11-17 14:18:46 +01002051 if (domain->mode != PAGE_MODE_NONE)
2052 pte_root = virt_to_phys(domain->pt_root);
2053
Joerg Roedel38ddf412008-09-11 10:38:32 +02002054 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2055 << DEV_ENTRY_MODE_SHIFT;
2056 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002057
Joerg Roedelee6c2862011-11-09 12:06:03 +01002058 flags = amd_iommu_dev_table[devid].data[1];
2059
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002060 if (ats)
2061 flags |= DTE_FLAG_IOTLB;
2062
Joerg Roedel52815b72011-11-17 17:24:28 +01002063 if (domain->flags & PD_IOMMUV2_MASK) {
2064 u64 gcr3 = __pa(domain->gcr3_tbl);
2065 u64 glx = domain->glx;
2066 u64 tmp;
2067
2068 pte_root |= DTE_FLAG_GV;
2069 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2070
2071 /* First mask out possible old values for GCR3 table */
2072 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2073 flags &= ~tmp;
2074
2075 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2076 flags &= ~tmp;
2077
2078 /* Encode GCR3 table into DTE */
2079 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2080 pte_root |= tmp;
2081
2082 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2083 flags |= tmp;
2084
2085 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2086 flags |= tmp;
2087 }
2088
Joerg Roedelee6c2862011-11-09 12:06:03 +01002089 flags &= ~(0xffffUL);
2090 flags |= domain->id;
2091
2092 amd_iommu_dev_table[devid].data[1] = flags;
2093 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002094}
2095
Joerg Roedel15898bb2009-11-24 15:39:42 +01002096static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002097{
Joerg Roedel355bf552008-12-08 12:02:41 +01002098 /* remove entry from the device table seen by the hardware */
2099 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2100 amd_iommu_dev_table[devid].data[1] = 0;
Joerg Roedel355bf552008-12-08 12:02:41 +01002101
Joerg Roedelc5cca142009-10-09 18:31:20 +02002102 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002103}
2104
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002105static void do_attach(struct iommu_dev_data *dev_data,
2106 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002107{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002108 struct amd_iommu *iommu;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002109 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002110
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002111 iommu = amd_iommu_rlookup_table[dev_data->devid];
2112 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002113
2114 /* Update data structures */
2115 dev_data->domain = domain;
2116 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002117 set_dte_entry(dev_data->devid, domain, ats);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002118
2119 /* Do reference counting */
2120 domain->dev_iommu[iommu->index] += 1;
2121 domain->dev_cnt += 1;
2122
2123 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002124 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002125}
2126
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002127static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002128{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002129 struct amd_iommu *iommu;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002130
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002131 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02002132
Joerg Roedelc4596112009-11-20 14:57:32 +01002133 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002134 dev_data->domain->dev_iommu[iommu->index] -= 1;
2135 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002136
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002137 /* Update data structures */
2138 dev_data->domain = NULL;
2139 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002140 clear_dte_entry(dev_data->devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002141
2142 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002143 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002144}
2145
2146/*
2147 * If a device is not yet associated with a domain, this function does
2148 * assigns it visible for the hardware
2149 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002150static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002151 struct protection_domain *domain)
2152{
Joerg Roedel397111a2014-08-05 17:31:51 +02002153 struct iommu_dev_data *head, *entry;
Julia Lawall84fe6c12010-05-27 12:31:51 +02002154 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002155
Joerg Roedel15898bb2009-11-24 15:39:42 +01002156 /* lock domain */
2157 spin_lock(&domain->lock);
2158
Joerg Roedel397111a2014-08-05 17:31:51 +02002159 head = dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002160
Joerg Roedel397111a2014-08-05 17:31:51 +02002161 if (head->alias_data != NULL)
2162 head = head->alias_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002163
Joerg Roedel397111a2014-08-05 17:31:51 +02002164 /* Now we have the root of the alias group, if any */
Joerg Roedel2b02b092011-06-09 17:48:39 +02002165
Joerg Roedel397111a2014-08-05 17:31:51 +02002166 ret = -EBUSY;
2167 if (head->domain != NULL)
2168 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002169
Joerg Roedel397111a2014-08-05 17:31:51 +02002170 /* Attach alias group root */
2171 do_attach(head, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002172
Joerg Roedel397111a2014-08-05 17:31:51 +02002173 /* Attach other devices in the alias group */
2174 list_for_each_entry(entry, &head->alias_list, alias_list)
2175 do_attach(entry, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002176
Julia Lawall84fe6c12010-05-27 12:31:51 +02002177 ret = 0;
2178
2179out_unlock:
2180
Joerg Roedel355bf552008-12-08 12:02:41 +01002181 /* ready */
2182 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002183
Julia Lawall84fe6c12010-05-27 12:31:51 +02002184 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002185}
2186
Joerg Roedel52815b72011-11-17 17:24:28 +01002187
2188static void pdev_iommuv2_disable(struct pci_dev *pdev)
2189{
2190 pci_disable_ats(pdev);
2191 pci_disable_pri(pdev);
2192 pci_disable_pasid(pdev);
2193}
2194
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002195/* FIXME: Change generic reset-function to do the same */
2196static int pri_reset_while_enabled(struct pci_dev *pdev)
2197{
2198 u16 control;
2199 int pos;
2200
Joerg Roedel46277b72011-12-07 14:34:02 +01002201 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002202 if (!pos)
2203 return -EINVAL;
2204
Joerg Roedel46277b72011-12-07 14:34:02 +01002205 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2206 control |= PCI_PRI_CTRL_RESET;
2207 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002208
2209 return 0;
2210}
2211
Joerg Roedel52815b72011-11-17 17:24:28 +01002212static int pdev_iommuv2_enable(struct pci_dev *pdev)
2213{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002214 bool reset_enable;
2215 int reqs, ret;
2216
2217 /* FIXME: Hardcode number of outstanding requests for now */
2218 reqs = 32;
2219 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2220 reqs = 1;
2221 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002222
2223 /* Only allow access to user-accessible pages */
2224 ret = pci_enable_pasid(pdev, 0);
2225 if (ret)
2226 goto out_err;
2227
2228 /* First reset the PRI state of the device */
2229 ret = pci_reset_pri(pdev);
2230 if (ret)
2231 goto out_err;
2232
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002233 /* Enable PRI */
2234 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002235 if (ret)
2236 goto out_err;
2237
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002238 if (reset_enable) {
2239 ret = pri_reset_while_enabled(pdev);
2240 if (ret)
2241 goto out_err;
2242 }
2243
Joerg Roedel52815b72011-11-17 17:24:28 +01002244 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2245 if (ret)
2246 goto out_err;
2247
2248 return 0;
2249
2250out_err:
2251 pci_disable_pri(pdev);
2252 pci_disable_pasid(pdev);
2253
2254 return ret;
2255}
2256
Joerg Roedelc99afa22011-11-21 18:19:25 +01002257/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002258#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002259
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002260static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002261{
Joerg Roedela3b93122012-04-12 12:49:26 +02002262 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002263 int pos;
2264
Joerg Roedel46277b72011-12-07 14:34:02 +01002265 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002266 if (!pos)
2267 return false;
2268
Joerg Roedela3b93122012-04-12 12:49:26 +02002269 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002270
Joerg Roedela3b93122012-04-12 12:49:26 +02002271 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002272}
2273
Joerg Roedel15898bb2009-11-24 15:39:42 +01002274/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002275 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002276 * assigns it visible for the hardware
2277 */
2278static int attach_device(struct device *dev,
2279 struct protection_domain *domain)
2280{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002281 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002282 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002283 unsigned long flags;
2284 int ret;
2285
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002286 dev_data = get_dev_data(dev);
2287
Joerg Roedel52815b72011-11-17 17:24:28 +01002288 if (domain->flags & PD_IOMMUV2_MASK) {
2289 if (!dev_data->iommu_v2 || !dev_data->passthrough)
2290 return -EINVAL;
2291
2292 if (pdev_iommuv2_enable(pdev) != 0)
2293 return -EINVAL;
2294
2295 dev_data->ats.enabled = true;
2296 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002297 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002298 } else if (amd_iommu_iotlb_sup &&
2299 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002300 dev_data->ats.enabled = true;
2301 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2302 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002303
Joerg Roedel15898bb2009-11-24 15:39:42 +01002304 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002305 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002306 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2307
2308 /*
2309 * We might boot into a crash-kernel here. The crashed kernel
2310 * left the caches in the IOMMU dirty. So we have to flush
2311 * here to evict all dirty stuff.
2312 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002313 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002314
2315 return ret;
2316}
2317
2318/*
2319 * Removes a device from a protection domain (unlocked)
2320 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002321static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002322{
Joerg Roedel397111a2014-08-05 17:31:51 +02002323 struct iommu_dev_data *head, *entry;
Joerg Roedel2ca76272010-01-22 16:45:31 +01002324 struct protection_domain *domain;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01002325 unsigned long flags;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002326
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002327 BUG_ON(!dev_data->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002328
Joerg Roedel2ca76272010-01-22 16:45:31 +01002329 domain = dev_data->domain;
2330
2331 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel24100052009-11-25 15:59:57 +01002332
Joerg Roedel397111a2014-08-05 17:31:51 +02002333 head = dev_data;
2334 if (head->alias_data != NULL)
2335 head = head->alias_data;
Joerg Roedel71f77582011-06-09 19:03:15 +02002336
Joerg Roedel397111a2014-08-05 17:31:51 +02002337 list_for_each_entry(entry, &head->alias_list, alias_list)
2338 do_detach(entry);
Joerg Roedel24100052009-11-25 15:59:57 +01002339
Joerg Roedel397111a2014-08-05 17:31:51 +02002340 do_detach(head);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002341
Joerg Roedel2ca76272010-01-22 16:45:31 +01002342 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002343
Joerg Roedel21129f72009-09-01 11:59:42 +02002344 /*
2345 * If we run in passthrough mode the device must be assigned to the
Joerg Roedeld3ad9372010-01-22 17:55:27 +01002346 * passthrough domain if it is detached from any other domain.
2347 * Make sure we can deassign from the pt_domain itself.
Joerg Roedel21129f72009-09-01 11:59:42 +02002348 */
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002349 if (dev_data->passthrough &&
Joerg Roedeld3ad9372010-01-22 17:55:27 +01002350 (dev_data->domain == NULL && domain != pt_domain))
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002351 __attach_device(dev_data, pt_domain);
Joerg Roedel355bf552008-12-08 12:02:41 +01002352}
2353
2354/*
2355 * Removes a device from a protection domain (with devtable_lock held)
2356 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002357static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002358{
Joerg Roedel52815b72011-11-17 17:24:28 +01002359 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002360 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002361 unsigned long flags;
2362
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002363 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002364 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002365
Joerg Roedel355bf552008-12-08 12:02:41 +01002366 /* lock device table */
2367 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002368 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002369 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002370
Joerg Roedel52815b72011-11-17 17:24:28 +01002371 if (domain->flags & PD_IOMMUV2_MASK)
2372 pdev_iommuv2_disable(to_pci_dev(dev));
2373 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002374 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002375
2376 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002377}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002378
Joerg Roedel15898bb2009-11-24 15:39:42 +01002379/*
2380 * Find out the protection domain structure for a given PCI device. This
2381 * will give us the pointer to the page table root for example.
2382 */
2383static struct protection_domain *domain_for_device(struct device *dev)
2384{
Joerg Roedel71f77582011-06-09 19:03:15 +02002385 struct iommu_dev_data *dev_data;
Joerg Roedel2b02b092011-06-09 17:48:39 +02002386 struct protection_domain *dom = NULL;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002387 unsigned long flags;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002388
Joerg Roedel657cbb62009-11-23 15:26:46 +01002389 dev_data = get_dev_data(dev);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002390
Joerg Roedel2b02b092011-06-09 17:48:39 +02002391 if (dev_data->domain)
2392 return dev_data->domain;
2393
Joerg Roedel71f77582011-06-09 19:03:15 +02002394 if (dev_data->alias_data != NULL) {
2395 struct iommu_dev_data *alias_data = dev_data->alias_data;
Joerg Roedel2b02b092011-06-09 17:48:39 +02002396
2397 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
2398 if (alias_data->domain != NULL) {
2399 __attach_device(dev_data, alias_data->domain);
2400 dom = alias_data->domain;
2401 }
2402 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002403 }
2404
Joerg Roedel15898bb2009-11-24 15:39:42 +01002405 return dom;
2406}
2407
Joerg Roedele275a2a2008-12-10 18:27:25 +01002408static int device_change_notifier(struct notifier_block *nb,
2409 unsigned long action, void *data)
2410{
Joerg Roedele275a2a2008-12-10 18:27:25 +01002411 struct dma_ops_domain *dma_domain;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002412 struct protection_domain *domain;
2413 struct iommu_dev_data *dev_data;
2414 struct device *dev = data;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002415 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002416 unsigned long flags;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002417 u16 devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002418
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002419 if (!check_device(dev))
2420 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002421
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002422 devid = get_device_id(dev);
2423 iommu = amd_iommu_rlookup_table[devid];
2424 dev_data = get_dev_data(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002425
2426 switch (action) {
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002427 case BUS_NOTIFY_ADD_DEVICE:
Joerg Roedel657cbb62009-11-23 15:26:46 +01002428
2429 iommu_init_device(dev);
Alex Williamson25b11ce2014-09-19 10:03:13 -06002430 init_iommu_group(dev);
Joerg Roedel657cbb62009-11-23 15:26:46 +01002431
Joerg Roedel2c9195e2012-07-19 13:42:54 +02002432 /*
2433 * dev_data is still NULL and
2434 * got initialized in iommu_init_device
2435 */
2436 dev_data = get_dev_data(dev);
2437
2438 if (iommu_pass_through || dev_data->iommu_v2) {
2439 dev_data->passthrough = true;
2440 attach_device(dev, pt_domain);
2441 break;
2442 }
2443
Joerg Roedel657cbb62009-11-23 15:26:46 +01002444 domain = domain_for_device(dev);
2445
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002446 /* allocate a protection domain if a device is added */
2447 dma_domain = find_protection_domain(devid);
Joerg Roedelc2a28762013-03-26 22:48:23 +01002448 if (!dma_domain) {
2449 dma_domain = dma_ops_domain_alloc();
2450 if (!dma_domain)
2451 goto out;
2452 dma_domain->target_dev = devid;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002453
Joerg Roedelc2a28762013-03-26 22:48:23 +01002454 spin_lock_irqsave(&iommu_pd_list_lock, flags);
2455 list_add_tail(&dma_domain->list, &iommu_pd_list);
2456 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
2457 }
Joerg Roedelac1534a2012-06-21 14:52:40 +02002458
Joerg Roedel2c9195e2012-07-19 13:42:54 +02002459 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +02002460
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002461 break;
Joerg Roedel6c5cc802015-04-01 14:58:44 +02002462 case BUS_NOTIFY_REMOVED_DEVICE:
Joerg Roedel657cbb62009-11-23 15:26:46 +01002463
2464 iommu_uninit_device(dev);
2465
Joerg Roedele275a2a2008-12-10 18:27:25 +01002466 default:
2467 goto out;
2468 }
2469
Joerg Roedele275a2a2008-12-10 18:27:25 +01002470 iommu_completion_wait(iommu);
2471
2472out:
2473 return 0;
2474}
2475
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05302476static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01002477 .notifier_call = device_change_notifier,
2478};
Joerg Roedel355bf552008-12-08 12:02:41 +01002479
Joerg Roedel8638c492009-12-10 11:12:25 +01002480void amd_iommu_init_notifier(void)
2481{
2482 bus_register_notifier(&pci_bus_type, &device_nb);
2483}
2484
Joerg Roedel431b2a22008-07-11 17:14:22 +02002485/*****************************************************************************
2486 *
2487 * The next functions belong to the dma_ops mapping/unmapping code.
2488 *
2489 *****************************************************************************/
2490
2491/*
2492 * In the dma_ops path we only have the struct device. This function
2493 * finds the corresponding IOMMU, the protection domain and the
2494 * requestor id for a given device.
2495 * If the device is not yet associated with a domain this is also done
2496 * in this function.
2497 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002498static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002499{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002500 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002501 struct dma_ops_domain *dma_dom;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002502 u16 devid = get_device_id(dev);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002503
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002504 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002505 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002506
Joerg Roedel94f6d192009-11-24 16:40:02 +01002507 domain = domain_for_device(dev);
2508 if (domain != NULL && !dma_ops_domain(domain))
2509 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002510
Joerg Roedel94f6d192009-11-24 16:40:02 +01002511 if (domain != NULL)
2512 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002513
Frank Arnolddf805ab2012-08-27 19:21:04 +02002514 /* Device not bound yet - bind it */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002515 dma_dom = find_protection_domain(devid);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002516 if (!dma_dom)
Joerg Roedel94f6d192009-11-24 16:40:02 +01002517 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
2518 attach_device(dev, &dma_dom->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002519 DUMP_printk("Using protection domain %d for device %s\n",
Joerg Roedel94f6d192009-11-24 16:40:02 +01002520 dma_dom->domain.id, dev_name(dev));
Joerg Roedelf91ba192008-11-25 12:56:12 +01002521
Joerg Roedel94f6d192009-11-24 16:40:02 +01002522 return &dma_dom->domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002523}
2524
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002525static void update_device_table(struct protection_domain *domain)
2526{
Joerg Roedel492667d2009-11-27 13:25:47 +01002527 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002528
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002529 list_for_each_entry(dev_data, &domain->dev_list, list)
2530 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002531}
2532
2533static void update_domain(struct protection_domain *domain)
2534{
2535 if (!domain->updated)
2536 return;
2537
2538 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002539
2540 domain_flush_devices(domain);
2541 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002542
2543 domain->updated = false;
2544}
2545
Joerg Roedel431b2a22008-07-11 17:14:22 +02002546/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002547 * This function fetches the PTE for a given address in the aperture
2548 */
2549static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2550 unsigned long address)
2551{
Joerg Roedel384de722009-05-15 12:30:05 +02002552 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002553 u64 *pte, *pte_page;
2554
Joerg Roedel384de722009-05-15 12:30:05 +02002555 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2556 if (!aperture)
2557 return NULL;
2558
2559 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002560 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002561 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002562 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002563 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2564 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002565 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002566
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002567 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002568
2569 return pte;
2570}
2571
2572/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002573 * This is the generic map function. It maps one 4kb page at paddr to
2574 * the given address in the DMA address space for the domain.
2575 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002576static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002577 unsigned long address,
2578 phys_addr_t paddr,
2579 int direction)
2580{
2581 u64 *pte, __pte;
2582
2583 WARN_ON(address > dom->aperture_size);
2584
2585 paddr &= PAGE_MASK;
2586
Joerg Roedel8bda3092009-05-12 12:02:46 +02002587 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002588 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002589 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002590
2591 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2592
2593 if (direction == DMA_TO_DEVICE)
2594 __pte |= IOMMU_PTE_IR;
2595 else if (direction == DMA_FROM_DEVICE)
2596 __pte |= IOMMU_PTE_IW;
2597 else if (direction == DMA_BIDIRECTIONAL)
2598 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2599
2600 WARN_ON(*pte);
2601
2602 *pte = __pte;
2603
2604 return (dma_addr_t)address;
2605}
2606
Joerg Roedel431b2a22008-07-11 17:14:22 +02002607/*
2608 * The generic unmapping function for on page in the DMA address space.
2609 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002610static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002611 unsigned long address)
2612{
Joerg Roedel384de722009-05-15 12:30:05 +02002613 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002614 u64 *pte;
2615
2616 if (address >= dom->aperture_size)
2617 return;
2618
Joerg Roedel384de722009-05-15 12:30:05 +02002619 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2620 if (!aperture)
2621 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002622
Joerg Roedel384de722009-05-15 12:30:05 +02002623 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2624 if (!pte)
2625 return;
2626
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002627 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002628
2629 WARN_ON(!*pte);
2630
2631 *pte = 0ULL;
2632}
2633
Joerg Roedel431b2a22008-07-11 17:14:22 +02002634/*
2635 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002636 * contiguous memory region into DMA address space. It is used by all
2637 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002638 * Must be called with the domain lock held.
2639 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002640static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002641 struct dma_ops_domain *dma_dom,
2642 phys_addr_t paddr,
2643 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002644 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002645 bool align,
2646 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002647{
2648 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002649 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002650 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002651 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002652 int i;
2653
Joerg Roedele3c449f2008-10-15 22:02:11 -07002654 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002655 paddr &= PAGE_MASK;
2656
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002657 INC_STATS_COUNTER(total_map_requests);
2658
Joerg Roedelc1858972008-12-12 15:42:39 +01002659 if (pages > 1)
2660 INC_STATS_COUNTER(cross_page);
2661
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002662 if (align)
2663 align_mask = (1UL << get_order(size)) - 1;
2664
Joerg Roedel11b83882009-05-19 10:23:15 +02002665retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02002666 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2667 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002668 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02002669 /*
2670 * setting next_address here will let the address
2671 * allocator only scan the new allocated range in the
2672 * first run. This is a small optimization.
2673 */
2674 dma_dom->next_address = dma_dom->aperture_size;
2675
Joerg Roedel576175c2009-11-23 19:08:46 +01002676 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
Joerg Roedel11b83882009-05-19 10:23:15 +02002677 goto out;
2678
2679 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002680 * aperture was successfully enlarged by 128 MB, try
Joerg Roedel11b83882009-05-19 10:23:15 +02002681 * allocation again
2682 */
2683 goto retry;
2684 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002685
2686 start = address;
2687 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002688 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002689 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002690 goto out_unmap;
2691
Joerg Roedelcb76c322008-06-26 21:28:00 +02002692 paddr += PAGE_SIZE;
2693 start += PAGE_SIZE;
2694 }
2695 address += offset;
2696
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002697 ADD_STATS_COUNTER(alloced_io_mem, size);
2698
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002699 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002700 domain_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02002701 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01002702 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel17b124b2011-04-06 18:01:35 +02002703 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002704
Joerg Roedelcb76c322008-06-26 21:28:00 +02002705out:
2706 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002707
2708out_unmap:
2709
2710 for (--i; i >= 0; --i) {
2711 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002712 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002713 }
2714
2715 dma_ops_free_addresses(dma_dom, address, pages);
2716
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002717 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002718}
2719
Joerg Roedel431b2a22008-07-11 17:14:22 +02002720/*
2721 * Does the reverse of the __map_single function. Must be called with
2722 * the domain lock held too
2723 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002724static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002725 dma_addr_t dma_addr,
2726 size_t size,
2727 int dir)
2728{
Joerg Roedel04e04632010-09-23 16:12:48 +02002729 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002730 dma_addr_t i, start;
2731 unsigned int pages;
2732
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002733 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002734 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002735 return;
2736
Joerg Roedel04e04632010-09-23 16:12:48 +02002737 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002738 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002739 dma_addr &= PAGE_MASK;
2740 start = dma_addr;
2741
2742 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002743 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002744 start += PAGE_SIZE;
2745 }
2746
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002747 SUB_STATS_COUNTER(alloced_io_mem, size);
2748
Joerg Roedelcb76c322008-06-26 21:28:00 +02002749 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02002750
Joerg Roedel80be3082008-11-06 14:59:05 +01002751 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002752 domain_flush_pages(&dma_dom->domain, flush_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01002753 dma_dom->need_flush = false;
2754 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002755}
2756
Joerg Roedel431b2a22008-07-11 17:14:22 +02002757/*
2758 * The exported map_single function for dma_ops.
2759 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002760static dma_addr_t map_page(struct device *dev, struct page *page,
2761 unsigned long offset, size_t size,
2762 enum dma_data_direction dir,
2763 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002764{
2765 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002766 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002767 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002768 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09002769 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002770
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002771 INC_STATS_COUNTER(cnt_map_single);
2772
Joerg Roedel94f6d192009-11-24 16:40:02 +01002773 domain = get_domain(dev);
2774 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002775 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002776 else if (IS_ERR(domain))
2777 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002778
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002779 dma_mask = *dev->dma_mask;
2780
Joerg Roedel4da70b92008-06-26 21:28:01 +02002781 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002782
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002783 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002784 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002785 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002786 goto out;
2787
Joerg Roedel17b124b2011-04-06 18:01:35 +02002788 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002789
2790out:
2791 spin_unlock_irqrestore(&domain->lock, flags);
2792
2793 return addr;
2794}
2795
Joerg Roedel431b2a22008-07-11 17:14:22 +02002796/*
2797 * The exported unmap_single function for dma_ops.
2798 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002799static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2800 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002801{
2802 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002803 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002804
Joerg Roedel146a6912008-12-12 15:07:12 +01002805 INC_STATS_COUNTER(cnt_unmap_single);
2806
Joerg Roedel94f6d192009-11-24 16:40:02 +01002807 domain = get_domain(dev);
2808 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002809 return;
2810
Joerg Roedel4da70b92008-06-26 21:28:01 +02002811 spin_lock_irqsave(&domain->lock, flags);
2812
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002813 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002814
Joerg Roedel17b124b2011-04-06 18:01:35 +02002815 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002816
2817 spin_unlock_irqrestore(&domain->lock, flags);
2818}
2819
Joerg Roedel431b2a22008-07-11 17:14:22 +02002820/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002821 * The exported map_sg function for dma_ops (handles scatter-gather
2822 * lists).
2823 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002824static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002825 int nelems, enum dma_data_direction dir,
2826 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002827{
2828 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002829 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002830 int i;
2831 struct scatterlist *s;
2832 phys_addr_t paddr;
2833 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002834 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002835
Joerg Roedeld03f067a2008-12-12 15:09:48 +01002836 INC_STATS_COUNTER(cnt_map_sg);
2837
Joerg Roedel94f6d192009-11-24 16:40:02 +01002838 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002839 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002840 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002841
Joerg Roedel832a90c2008-09-18 15:54:23 +02002842 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002843
Joerg Roedel65b050a2008-06-26 21:28:02 +02002844 spin_lock_irqsave(&domain->lock, flags);
2845
2846 for_each_sg(sglist, s, nelems, i) {
2847 paddr = sg_phys(s);
2848
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002849 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002850 paddr, s->length, dir, false,
2851 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002852
2853 if (s->dma_address) {
2854 s->dma_length = s->length;
2855 mapped_elems++;
2856 } else
2857 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002858 }
2859
Joerg Roedel17b124b2011-04-06 18:01:35 +02002860 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002861
2862out:
2863 spin_unlock_irqrestore(&domain->lock, flags);
2864
2865 return mapped_elems;
2866unmap:
2867 for_each_sg(sglist, s, mapped_elems, i) {
2868 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002869 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002870 s->dma_length, dir);
2871 s->dma_address = s->dma_length = 0;
2872 }
2873
2874 mapped_elems = 0;
2875
2876 goto out;
2877}
2878
Joerg Roedel431b2a22008-07-11 17:14:22 +02002879/*
2880 * The exported map_sg function for dma_ops (handles scatter-gather
2881 * lists).
2882 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002883static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002884 int nelems, enum dma_data_direction dir,
2885 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002886{
2887 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002888 struct protection_domain *domain;
2889 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002890 int i;
2891
Joerg Roedel55877a62008-12-12 15:12:14 +01002892 INC_STATS_COUNTER(cnt_unmap_sg);
2893
Joerg Roedel94f6d192009-11-24 16:40:02 +01002894 domain = get_domain(dev);
2895 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002896 return;
2897
Joerg Roedel65b050a2008-06-26 21:28:02 +02002898 spin_lock_irqsave(&domain->lock, flags);
2899
2900 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002901 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002902 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002903 s->dma_address = s->dma_length = 0;
2904 }
2905
Joerg Roedel17b124b2011-04-06 18:01:35 +02002906 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002907
2908 spin_unlock_irqrestore(&domain->lock, flags);
2909}
2910
Joerg Roedel431b2a22008-07-11 17:14:22 +02002911/*
2912 * The exported alloc_coherent function for dma_ops.
2913 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002914static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002915 dma_addr_t *dma_addr, gfp_t flag,
2916 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002917{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002918 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002919 struct protection_domain *domain;
2920 unsigned long flags;
2921 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002922
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002923 INC_STATS_COUNTER(cnt_alloc_coherent);
2924
Joerg Roedel94f6d192009-11-24 16:40:02 +01002925 domain = get_domain(dev);
2926 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002927 page = alloc_pages(flag, get_order(size));
2928 *dma_addr = page_to_phys(page);
2929 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002930 } else if (IS_ERR(domain))
2931 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002932
Joerg Roedel3b839a52015-04-01 14:58:47 +02002933 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002934 dma_mask = dev->coherent_dma_mask;
2935 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002936
Joerg Roedel3b839a52015-04-01 14:58:47 +02002937 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2938 if (!page) {
2939 if (!(flag & __GFP_WAIT))
2940 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002941
Joerg Roedel3b839a52015-04-01 14:58:47 +02002942 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2943 get_order(size));
2944 if (!page)
2945 return NULL;
2946 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002947
Joerg Roedel832a90c2008-09-18 15:54:23 +02002948 if (!dma_mask)
2949 dma_mask = *dev->dma_mask;
2950
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002951 spin_lock_irqsave(&domain->lock, flags);
2952
Joerg Roedel3b839a52015-04-01 14:58:47 +02002953 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
Joerg Roedel832a90c2008-09-18 15:54:23 +02002954 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002955
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002956 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002957 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002958 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002959 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002960
Joerg Roedel17b124b2011-04-06 18:01:35 +02002961 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002962
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002963 spin_unlock_irqrestore(&domain->lock, flags);
2964
Joerg Roedel3b839a52015-04-01 14:58:47 +02002965 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002966
2967out_free:
2968
Joerg Roedel3b839a52015-04-01 14:58:47 +02002969 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2970 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002971
2972 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002973}
2974
Joerg Roedel431b2a22008-07-11 17:14:22 +02002975/*
2976 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002977 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002978static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002979 void *virt_addr, dma_addr_t dma_addr,
2980 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002981{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002982 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002983 unsigned long flags;
2984 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002985
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002986 INC_STATS_COUNTER(cnt_free_coherent);
2987
Joerg Roedel3b839a52015-04-01 14:58:47 +02002988 page = virt_to_page(virt_addr);
2989 size = PAGE_ALIGN(size);
2990
Joerg Roedel94f6d192009-11-24 16:40:02 +01002991 domain = get_domain(dev);
2992 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002993 goto free_mem;
2994
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002995 spin_lock_irqsave(&domain->lock, flags);
2996
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002997 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002998
Joerg Roedel17b124b2011-04-06 18:01:35 +02002999 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003000
3001 spin_unlock_irqrestore(&domain->lock, flags);
3002
3003free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02003004 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3005 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003006}
3007
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003008/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003009 * This function is called by the DMA layer to find out if we can handle a
3010 * particular device. It is part of the dma_ops.
3011 */
3012static int amd_iommu_dma_supported(struct device *dev, u64 mask)
3013{
Joerg Roedel420aef82009-11-23 16:14:57 +01003014 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003015}
3016
3017/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02003018 * The function for pre-allocating protection domains.
3019 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003020 * If the driver core informs the DMA layer if a driver grabs a device
3021 * we don't need to preallocate the protection domains anymore.
3022 * For now we have to.
3023 */
Steffen Persvold943bc7e2012-03-15 12:16:28 +01003024static void __init prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003025{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003026 struct iommu_dev_data *dev_data;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003027 struct dma_ops_domain *dma_dom;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003028 struct pci_dev *dev = NULL;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003029 u16 devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003030
Chris Wrightd18c69d2010-04-02 18:27:55 -07003031 for_each_pci_dev(dev) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003032
3033 /* Do we handle this device? */
3034 if (!check_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003035 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003036
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003037 dev_data = get_dev_data(&dev->dev);
3038 if (!amd_iommu_force_isolation && dev_data->iommu_v2) {
3039 /* Make sure passthrough domain is allocated */
3040 alloc_passthrough_domain();
3041 dev_data->passthrough = true;
3042 attach_device(&dev->dev, pt_domain);
Frank Arnolddf805ab2012-08-27 19:21:04 +02003043 pr_info("AMD-Vi: Using passthrough domain for device %s\n",
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003044 dev_name(&dev->dev));
3045 }
3046
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003047 /* Is there already any domain for it? */
Joerg Roedel15898bb2009-11-24 15:39:42 +01003048 if (domain_for_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003049 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003050
3051 devid = get_device_id(&dev->dev);
3052
Joerg Roedel87a64d52009-11-24 17:26:43 +01003053 dma_dom = dma_ops_domain_alloc();
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003054 if (!dma_dom)
3055 continue;
3056 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02003057 dma_dom->target_dev = devid;
3058
Joerg Roedel15898bb2009-11-24 15:39:42 +01003059 attach_device(&dev->dev, &dma_dom->domain);
Joerg Roedelbe831292009-11-23 12:50:00 +01003060
Joerg Roedelbd60b732008-09-11 10:24:48 +02003061 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003062 }
3063}
3064
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003065static struct dma_map_ops amd_iommu_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003066 .alloc = alloc_coherent,
3067 .free = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09003068 .map_page = map_page,
3069 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02003070 .map_sg = map_sg,
3071 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003072 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02003073};
3074
Joerg Roedel27c21272011-05-30 15:56:24 +02003075static unsigned device_dma_ops_init(void)
3076{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003077 struct iommu_dev_data *dev_data;
Joerg Roedel27c21272011-05-30 15:56:24 +02003078 struct pci_dev *pdev = NULL;
3079 unsigned unhandled = 0;
3080
3081 for_each_pci_dev(pdev) {
3082 if (!check_device(&pdev->dev)) {
Joerg Roedelaf1be042012-01-18 14:03:11 +01003083
3084 iommu_ignore_device(&pdev->dev);
3085
Joerg Roedel27c21272011-05-30 15:56:24 +02003086 unhandled += 1;
3087 continue;
3088 }
3089
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003090 dev_data = get_dev_data(&pdev->dev);
3091
3092 if (!dev_data->passthrough)
3093 pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
3094 else
3095 pdev->dev.archdata.dma_ops = &nommu_dma_ops;
Joerg Roedel27c21272011-05-30 15:56:24 +02003096 }
3097
3098 return unhandled;
3099}
3100
Joerg Roedel431b2a22008-07-11 17:14:22 +02003101/*
3102 * The function which clues the AMD IOMMU driver into dma_ops.
3103 */
Joerg Roedelf5325092010-01-22 17:44:35 +01003104
3105void __init amd_iommu_init_api(void)
3106{
Joerg Roedel2cc21c42011-09-06 17:56:07 +02003107 bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01003108}
3109
Joerg Roedel6631ee92008-06-26 21:28:05 +02003110int __init amd_iommu_init_dma_ops(void)
3111{
3112 struct amd_iommu *iommu;
Joerg Roedel27c21272011-05-30 15:56:24 +02003113 int ret, unhandled;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003114
Joerg Roedel431b2a22008-07-11 17:14:22 +02003115 /*
3116 * first allocate a default protection domain for every IOMMU we
3117 * found in the system. Devices not assigned to any other
3118 * protection domain will be assigned to the default one.
3119 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02003120 for_each_iommu(iommu) {
Joerg Roedel87a64d52009-11-24 17:26:43 +01003121 iommu->default_dom = dma_ops_domain_alloc();
Joerg Roedel6631ee92008-06-26 21:28:05 +02003122 if (iommu->default_dom == NULL)
3123 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01003124 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003125 ret = iommu_init_unity_mappings(iommu);
3126 if (ret)
3127 goto free_domains;
3128 }
3129
Joerg Roedel431b2a22008-07-11 17:14:22 +02003130 /*
Joerg Roedel8793abe2009-11-27 11:40:33 +01003131 * Pre-allocate the protection domains for each device.
Joerg Roedel431b2a22008-07-11 17:14:22 +02003132 */
Joerg Roedel8793abe2009-11-27 11:40:33 +01003133 prealloc_protection_domains();
Joerg Roedel6631ee92008-06-26 21:28:05 +02003134
3135 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003136 swiotlb = 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003137
Joerg Roedel431b2a22008-07-11 17:14:22 +02003138 /* Make the driver finally visible to the drivers */
Joerg Roedel27c21272011-05-30 15:56:24 +02003139 unhandled = device_dma_ops_init();
3140 if (unhandled && max_pfn > MAX_DMA32_PFN) {
3141 /* There are unhandled devices - initialize swiotlb for them */
3142 swiotlb = 1;
3143 }
Joerg Roedel6631ee92008-06-26 21:28:05 +02003144
Joerg Roedel7f265082008-12-12 13:50:21 +01003145 amd_iommu_stats_init();
3146
Joerg Roedel62410ee2012-06-12 16:42:43 +02003147 if (amd_iommu_unmap_flush)
3148 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
3149 else
3150 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3151
Joerg Roedel6631ee92008-06-26 21:28:05 +02003152 return 0;
3153
3154free_domains:
3155
Joerg Roedel3bd22172009-05-04 15:06:20 +02003156 for_each_iommu(iommu) {
Cyril Roelandt91457df2013-02-12 05:01:50 +01003157 dma_ops_domain_free(iommu->default_dom);
Joerg Roedel6631ee92008-06-26 21:28:05 +02003158 }
3159
3160 return ret;
3161}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003162
3163/*****************************************************************************
3164 *
3165 * The following functions belong to the exported interface of AMD IOMMU
3166 *
3167 * This interface allows access to lower level functions of the IOMMU
3168 * like protection domain handling and assignement of devices to domains
3169 * which is not possible with the dma_ops interface.
3170 *
3171 *****************************************************************************/
3172
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003173static void cleanup_domain(struct protection_domain *domain)
3174{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003175 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003176 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003177
3178 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3179
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003180 while (!list_empty(&domain->dev_list)) {
3181 entry = list_first_entry(&domain->dev_list,
3182 struct iommu_dev_data, list);
3183 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01003184 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003185
3186 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3187}
3188
Joerg Roedel26508152009-08-26 16:52:40 +02003189static void protection_domain_free(struct protection_domain *domain)
3190{
3191 if (!domain)
3192 return;
3193
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003194 del_domain_from_list(domain);
3195
Joerg Roedel26508152009-08-26 16:52:40 +02003196 if (domain->id)
3197 domain_id_free(domain->id);
3198
3199 kfree(domain);
3200}
3201
3202static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003203{
3204 struct protection_domain *domain;
3205
3206 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3207 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003208 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003209
3210 spin_lock_init(&domain->lock);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003211 mutex_init(&domain->api_lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01003212 domain->id = domain_id_alloc();
3213 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02003214 goto out_err;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01003215 INIT_LIST_HEAD(&domain->dev_list);
Joerg Roedel26508152009-08-26 16:52:40 +02003216
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003217 add_domain_to_list(domain);
3218
Joerg Roedel26508152009-08-26 16:52:40 +02003219 return domain;
3220
3221out_err:
3222 kfree(domain);
3223
3224 return NULL;
3225}
3226
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003227static int __init alloc_passthrough_domain(void)
3228{
3229 if (pt_domain != NULL)
3230 return 0;
3231
3232 /* allocate passthrough domain */
3233 pt_domain = protection_domain_alloc();
3234 if (!pt_domain)
3235 return -ENOMEM;
3236
3237 pt_domain->mode = PAGE_MODE_NONE;
3238
3239 return 0;
3240}
Joerg Roedel26508152009-08-26 16:52:40 +02003241static int amd_iommu_domain_init(struct iommu_domain *dom)
3242{
3243 struct protection_domain *domain;
3244
3245 domain = protection_domain_alloc();
3246 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01003247 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02003248
3249 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003250 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3251 if (!domain->pt_root)
3252 goto out_free;
3253
Joerg Roedelf3572db2011-11-23 12:36:25 +01003254 domain->iommu_domain = dom;
3255
Joerg Roedelc156e342008-12-02 18:13:27 +01003256 dom->priv = domain;
3257
Joerg Roedel0ff64f82012-01-26 19:40:53 +01003258 dom->geometry.aperture_start = 0;
3259 dom->geometry.aperture_end = ~0ULL;
3260 dom->geometry.force_aperture = true;
3261
Joerg Roedelc156e342008-12-02 18:13:27 +01003262 return 0;
3263
3264out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02003265 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01003266
3267 return -ENOMEM;
3268}
3269
Joerg Roedel98383fc2008-12-02 18:34:12 +01003270static void amd_iommu_domain_destroy(struct iommu_domain *dom)
3271{
3272 struct protection_domain *domain = dom->priv;
3273
3274 if (!domain)
3275 return;
3276
3277 if (domain->dev_cnt > 0)
3278 cleanup_domain(domain);
3279
3280 BUG_ON(domain->dev_cnt != 0);
3281
Joerg Roedel132bd682011-11-17 14:18:46 +01003282 if (domain->mode != PAGE_MODE_NONE)
3283 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003284
Joerg Roedel52815b72011-11-17 17:24:28 +01003285 if (domain->flags & PD_IOMMUV2_MASK)
3286 free_gcr3_table(domain);
3287
Joerg Roedel8b408fe2010-03-08 14:20:07 +01003288 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003289
3290 dom->priv = NULL;
3291}
3292
Joerg Roedel684f2882008-12-08 12:07:44 +01003293static void amd_iommu_detach_device(struct iommu_domain *dom,
3294 struct device *dev)
3295{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003296 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003297 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003298 u16 devid;
3299
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003300 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003301 return;
3302
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003303 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003304
Joerg Roedel657cbb62009-11-23 15:26:46 +01003305 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003306 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003307
3308 iommu = amd_iommu_rlookup_table[devid];
3309 if (!iommu)
3310 return;
3311
Joerg Roedel684f2882008-12-08 12:07:44 +01003312 iommu_completion_wait(iommu);
3313}
3314
Joerg Roedel01106062008-12-02 19:34:11 +01003315static int amd_iommu_attach_device(struct iommu_domain *dom,
3316 struct device *dev)
3317{
3318 struct protection_domain *domain = dom->priv;
Joerg Roedel657cbb62009-11-23 15:26:46 +01003319 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003320 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003321 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003322
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003323 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003324 return -EINVAL;
3325
Joerg Roedel657cbb62009-11-23 15:26:46 +01003326 dev_data = dev->archdata.iommu;
3327
Joerg Roedelf62dda62011-06-09 12:55:35 +02003328 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003329 if (!iommu)
3330 return -EINVAL;
3331
Joerg Roedel657cbb62009-11-23 15:26:46 +01003332 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003333 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003334
Joerg Roedel15898bb2009-11-24 15:39:42 +01003335 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003336
3337 iommu_completion_wait(iommu);
3338
Joerg Roedel15898bb2009-11-24 15:39:42 +01003339 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003340}
3341
Joerg Roedel468e2362010-01-21 16:37:36 +01003342static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003343 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003344{
3345 struct protection_domain *domain = dom->priv;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003346 int prot = 0;
3347 int ret;
3348
Joerg Roedel132bd682011-11-17 14:18:46 +01003349 if (domain->mode == PAGE_MODE_NONE)
3350 return -EINVAL;
3351
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003352 if (iommu_prot & IOMMU_READ)
3353 prot |= IOMMU_PROT_IR;
3354 if (iommu_prot & IOMMU_WRITE)
3355 prot |= IOMMU_PROT_IW;
3356
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003357 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003358 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003359 mutex_unlock(&domain->api_lock);
3360
Joerg Roedel795e74f72010-05-11 17:40:57 +02003361 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003362}
3363
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003364static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3365 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003366{
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003367 struct protection_domain *domain = dom->priv;
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003368 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003369
Joerg Roedel132bd682011-11-17 14:18:46 +01003370 if (domain->mode == PAGE_MODE_NONE)
3371 return -EINVAL;
3372
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003373 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003374 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003375 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003376
Joerg Roedel17b124b2011-04-06 18:01:35 +02003377 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003378
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003379 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003380}
3381
Joerg Roedel645c4c82008-12-02 20:05:50 +01003382static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303383 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003384{
3385 struct protection_domain *domain = dom->priv;
Joerg Roedel3039ca12015-04-01 14:58:48 +02003386 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003387 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003388
Joerg Roedel132bd682011-11-17 14:18:46 +01003389 if (domain->mode == PAGE_MODE_NONE)
3390 return iova;
3391
Joerg Roedel3039ca12015-04-01 14:58:48 +02003392 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003393
Joerg Roedela6d41a42009-09-02 17:08:55 +02003394 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003395 return 0;
3396
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003397 offset_mask = pte_pgsize - 1;
3398 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003399
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003400 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003401}
3402
Joerg Roedelab636482014-09-05 10:48:21 +02003403static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003404{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003405 switch (cap) {
3406 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003407 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003408 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003409 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003410 case IOMMU_CAP_NOEXEC:
3411 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003412 }
3413
Joerg Roedelab636482014-09-05 10:48:21 +02003414 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003415}
3416
Thierry Redingb22f6432014-06-27 09:03:12 +02003417static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003418 .capable = amd_iommu_capable,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003419 .domain_init = amd_iommu_domain_init,
3420 .domain_destroy = amd_iommu_domain_destroy,
3421 .attach_dev = amd_iommu_attach_device,
3422 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003423 .map = amd_iommu_map,
3424 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003425 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003426 .iova_to_phys = amd_iommu_iova_to_phys,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003427 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003428};
3429
Joerg Roedel0feae532009-08-26 15:26:30 +02003430/*****************************************************************************
3431 *
3432 * The next functions do a basic initialization of IOMMU for pass through
3433 * mode
3434 *
3435 * In passthrough mode the IOMMU is initialized and enabled but not used for
3436 * DMA-API translation.
3437 *
3438 *****************************************************************************/
3439
3440int __init amd_iommu_init_passthrough(void)
3441{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003442 struct iommu_dev_data *dev_data;
Joerg Roedel0feae532009-08-26 15:26:30 +02003443 struct pci_dev *dev = NULL;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003444 int ret;
Joerg Roedel0feae532009-08-26 15:26:30 +02003445
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003446 ret = alloc_passthrough_domain();
3447 if (ret)
3448 return ret;
Joerg Roedel0feae532009-08-26 15:26:30 +02003449
Kulikov Vasiliy6c54aab2010-07-03 12:03:51 -04003450 for_each_pci_dev(dev) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003451 if (!check_device(&dev->dev))
Joerg Roedel0feae532009-08-26 15:26:30 +02003452 continue;
3453
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003454 dev_data = get_dev_data(&dev->dev);
3455 dev_data->passthrough = true;
3456
Joerg Roedel15898bb2009-11-24 15:39:42 +01003457 attach_device(&dev->dev, pt_domain);
Joerg Roedel0feae532009-08-26 15:26:30 +02003458 }
3459
Joerg Roedel2655d7a2011-12-22 12:35:38 +01003460 amd_iommu_stats_init();
3461
Joerg Roedel0feae532009-08-26 15:26:30 +02003462 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
3463
3464 return 0;
3465}
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003466
3467/* IOMMUv2 specific functions */
3468int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3469{
3470 return atomic_notifier_chain_register(&ppr_notifier, nb);
3471}
3472EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3473
3474int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3475{
3476 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3477}
3478EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003479
3480void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3481{
3482 struct protection_domain *domain = dom->priv;
3483 unsigned long flags;
3484
3485 spin_lock_irqsave(&domain->lock, flags);
3486
3487 /* Update data structure */
3488 domain->mode = PAGE_MODE_NONE;
3489 domain->updated = true;
3490
3491 /* Make changes visible to IOMMUs */
3492 update_domain(domain);
3493
3494 /* Page-table is not visible to IOMMU anymore, so free it */
3495 free_pagetable(domain);
3496
3497 spin_unlock_irqrestore(&domain->lock, flags);
3498}
3499EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003500
3501int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3502{
3503 struct protection_domain *domain = dom->priv;
3504 unsigned long flags;
3505 int levels, ret;
3506
3507 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3508 return -EINVAL;
3509
3510 /* Number of GCR3 table levels required */
3511 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3512 levels += 1;
3513
3514 if (levels > amd_iommu_max_glx_val)
3515 return -EINVAL;
3516
3517 spin_lock_irqsave(&domain->lock, flags);
3518
3519 /*
3520 * Save us all sanity checks whether devices already in the
3521 * domain support IOMMUv2. Just force that the domain has no
3522 * devices attached when it is switched into IOMMUv2 mode.
3523 */
3524 ret = -EBUSY;
3525 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3526 goto out;
3527
3528 ret = -ENOMEM;
3529 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3530 if (domain->gcr3_tbl == NULL)
3531 goto out;
3532
3533 domain->glx = levels;
3534 domain->flags |= PD_IOMMUV2_MASK;
3535 domain->updated = true;
3536
3537 update_domain(domain);
3538
3539 ret = 0;
3540
3541out:
3542 spin_unlock_irqrestore(&domain->lock, flags);
3543
3544 return ret;
3545}
3546EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003547
3548static int __flush_pasid(struct protection_domain *domain, int pasid,
3549 u64 address, bool size)
3550{
3551 struct iommu_dev_data *dev_data;
3552 struct iommu_cmd cmd;
3553 int i, ret;
3554
3555 if (!(domain->flags & PD_IOMMUV2_MASK))
3556 return -EINVAL;
3557
3558 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3559
3560 /*
3561 * IOMMU TLB needs to be flushed before Device TLB to
3562 * prevent device TLB refill from IOMMU TLB
3563 */
3564 for (i = 0; i < amd_iommus_present; ++i) {
3565 if (domain->dev_iommu[i] == 0)
3566 continue;
3567
3568 ret = iommu_queue_command(amd_iommus[i], &cmd);
3569 if (ret != 0)
3570 goto out;
3571 }
3572
3573 /* Wait until IOMMU TLB flushes are complete */
3574 domain_flush_complete(domain);
3575
3576 /* Now flush device TLBs */
3577 list_for_each_entry(dev_data, &domain->dev_list, list) {
3578 struct amd_iommu *iommu;
3579 int qdep;
3580
3581 BUG_ON(!dev_data->ats.enabled);
3582
3583 qdep = dev_data->ats.qdep;
3584 iommu = amd_iommu_rlookup_table[dev_data->devid];
3585
3586 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3587 qdep, address, size);
3588
3589 ret = iommu_queue_command(iommu, &cmd);
3590 if (ret != 0)
3591 goto out;
3592 }
3593
3594 /* Wait until all device TLBs are flushed */
3595 domain_flush_complete(domain);
3596
3597 ret = 0;
3598
3599out:
3600
3601 return ret;
3602}
3603
3604static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3605 u64 address)
3606{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003607 INC_STATS_COUNTER(invalidate_iotlb);
3608
Joerg Roedel22e266c2011-11-21 15:59:08 +01003609 return __flush_pasid(domain, pasid, address, false);
3610}
3611
3612int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3613 u64 address)
3614{
3615 struct protection_domain *domain = dom->priv;
3616 unsigned long flags;
3617 int ret;
3618
3619 spin_lock_irqsave(&domain->lock, flags);
3620 ret = __amd_iommu_flush_page(domain, pasid, address);
3621 spin_unlock_irqrestore(&domain->lock, flags);
3622
3623 return ret;
3624}
3625EXPORT_SYMBOL(amd_iommu_flush_page);
3626
3627static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3628{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003629 INC_STATS_COUNTER(invalidate_iotlb_all);
3630
Joerg Roedel22e266c2011-11-21 15:59:08 +01003631 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3632 true);
3633}
3634
3635int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3636{
3637 struct protection_domain *domain = dom->priv;
3638 unsigned long flags;
3639 int ret;
3640
3641 spin_lock_irqsave(&domain->lock, flags);
3642 ret = __amd_iommu_flush_tlb(domain, pasid);
3643 spin_unlock_irqrestore(&domain->lock, flags);
3644
3645 return ret;
3646}
3647EXPORT_SYMBOL(amd_iommu_flush_tlb);
3648
Joerg Roedelb16137b2011-11-21 16:50:23 +01003649static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3650{
3651 int index;
3652 u64 *pte;
3653
3654 while (true) {
3655
3656 index = (pasid >> (9 * level)) & 0x1ff;
3657 pte = &root[index];
3658
3659 if (level == 0)
3660 break;
3661
3662 if (!(*pte & GCR3_VALID)) {
3663 if (!alloc)
3664 return NULL;
3665
3666 root = (void *)get_zeroed_page(GFP_ATOMIC);
3667 if (root == NULL)
3668 return NULL;
3669
3670 *pte = __pa(root) | GCR3_VALID;
3671 }
3672
3673 root = __va(*pte & PAGE_MASK);
3674
3675 level -= 1;
3676 }
3677
3678 return pte;
3679}
3680
3681static int __set_gcr3(struct protection_domain *domain, int pasid,
3682 unsigned long cr3)
3683{
3684 u64 *pte;
3685
3686 if (domain->mode != PAGE_MODE_NONE)
3687 return -EINVAL;
3688
3689 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3690 if (pte == NULL)
3691 return -ENOMEM;
3692
3693 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3694
3695 return __amd_iommu_flush_tlb(domain, pasid);
3696}
3697
3698static int __clear_gcr3(struct protection_domain *domain, int pasid)
3699{
3700 u64 *pte;
3701
3702 if (domain->mode != PAGE_MODE_NONE)
3703 return -EINVAL;
3704
3705 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3706 if (pte == NULL)
3707 return 0;
3708
3709 *pte = 0;
3710
3711 return __amd_iommu_flush_tlb(domain, pasid);
3712}
3713
3714int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3715 unsigned long cr3)
3716{
3717 struct protection_domain *domain = dom->priv;
3718 unsigned long flags;
3719 int ret;
3720
3721 spin_lock_irqsave(&domain->lock, flags);
3722 ret = __set_gcr3(domain, pasid, cr3);
3723 spin_unlock_irqrestore(&domain->lock, flags);
3724
3725 return ret;
3726}
3727EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3728
3729int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3730{
3731 struct protection_domain *domain = dom->priv;
3732 unsigned long flags;
3733 int ret;
3734
3735 spin_lock_irqsave(&domain->lock, flags);
3736 ret = __clear_gcr3(domain, pasid);
3737 spin_unlock_irqrestore(&domain->lock, flags);
3738
3739 return ret;
3740}
3741EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003742
3743int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3744 int status, int tag)
3745{
3746 struct iommu_dev_data *dev_data;
3747 struct amd_iommu *iommu;
3748 struct iommu_cmd cmd;
3749
Joerg Roedel399be2f2011-12-01 16:53:47 +01003750 INC_STATS_COUNTER(complete_ppr);
3751
Joerg Roedelc99afa22011-11-21 18:19:25 +01003752 dev_data = get_dev_data(&pdev->dev);
3753 iommu = amd_iommu_rlookup_table[dev_data->devid];
3754
3755 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3756 tag, dev_data->pri_tlp);
3757
3758 return iommu_queue_command(iommu, &cmd);
3759}
3760EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003761
3762struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3763{
3764 struct protection_domain *domain;
3765
3766 domain = get_domain(&pdev->dev);
3767 if (IS_ERR(domain))
3768 return NULL;
3769
3770 /* Only return IOMMUv2 domains */
3771 if (!(domain->flags & PD_IOMMUV2_MASK))
3772 return NULL;
3773
3774 return domain->iommu_domain;
3775}
3776EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003777
3778void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3779{
3780 struct iommu_dev_data *dev_data;
3781
3782 if (!amd_iommu_v2_supported())
3783 return;
3784
3785 dev_data = get_dev_data(&pdev->dev);
3786 dev_data->errata |= (1 << erratum);
3787}
3788EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003789
3790int amd_iommu_device_info(struct pci_dev *pdev,
3791 struct amd_iommu_device_info *info)
3792{
3793 int max_pasids;
3794 int pos;
3795
3796 if (pdev == NULL || info == NULL)
3797 return -EINVAL;
3798
3799 if (!amd_iommu_v2_supported())
3800 return -EINVAL;
3801
3802 memset(info, 0, sizeof(*info));
3803
3804 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3805 if (pos)
3806 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3807
3808 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3809 if (pos)
3810 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3811
3812 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3813 if (pos) {
3814 int features;
3815
3816 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3817 max_pasids = min(max_pasids, (1 << 20));
3818
3819 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3820 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3821
3822 features = pci_pasid_features(pdev);
3823 if (features & PCI_PASID_CAP_EXEC)
3824 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3825 if (features & PCI_PASID_CAP_PRIV)
3826 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3827 }
3828
3829 return 0;
3830}
3831EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003832
3833#ifdef CONFIG_IRQ_REMAP
3834
3835/*****************************************************************************
3836 *
3837 * Interrupt Remapping Implementation
3838 *
3839 *****************************************************************************/
3840
3841union irte {
3842 u32 val;
3843 struct {
3844 u32 valid : 1,
3845 no_fault : 1,
3846 int_type : 3,
3847 rq_eoi : 1,
3848 dm : 1,
3849 rsvd_1 : 1,
3850 destination : 8,
3851 vector : 8,
3852 rsvd_2 : 8;
3853 } fields;
3854};
3855
3856#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3857#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3858#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3859#define DTE_IRQ_REMAP_ENABLE 1ULL
3860
3861static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3862{
3863 u64 dte;
3864
3865 dte = amd_iommu_dev_table[devid].data[2];
3866 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3867 dte |= virt_to_phys(table->table);
3868 dte |= DTE_IRQ_REMAP_INTCTL;
3869 dte |= DTE_IRQ_TABLE_LEN;
3870 dte |= DTE_IRQ_REMAP_ENABLE;
3871
3872 amd_iommu_dev_table[devid].data[2] = dte;
3873}
3874
3875#define IRTE_ALLOCATED (~1U)
3876
3877static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3878{
3879 struct irq_remap_table *table = NULL;
3880 struct amd_iommu *iommu;
3881 unsigned long flags;
3882 u16 alias;
3883
3884 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3885
3886 iommu = amd_iommu_rlookup_table[devid];
3887 if (!iommu)
3888 goto out_unlock;
3889
3890 table = irq_lookup_table[devid];
3891 if (table)
3892 goto out;
3893
3894 alias = amd_iommu_alias_table[devid];
3895 table = irq_lookup_table[alias];
3896 if (table) {
3897 irq_lookup_table[devid] = table;
3898 set_dte_irq_entry(devid, table);
3899 iommu_flush_dte(iommu, devid);
3900 goto out;
3901 }
3902
3903 /* Nothing there yet, allocate new irq remapping table */
3904 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3905 if (!table)
3906 goto out;
3907
Joerg Roedel197887f2013-04-09 21:14:08 +02003908 /* Initialize table spin-lock */
3909 spin_lock_init(&table->lock);
3910
Joerg Roedel2b324502012-06-21 16:29:10 +02003911 if (ioapic)
3912 /* Keep the first 32 indexes free for IOAPIC interrupts */
3913 table->min_index = 32;
3914
3915 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3916 if (!table->table) {
3917 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003918 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003919 goto out;
3920 }
3921
3922 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3923
3924 if (ioapic) {
3925 int i;
3926
3927 for (i = 0; i < 32; ++i)
3928 table->table[i] = IRTE_ALLOCATED;
3929 }
3930
3931 irq_lookup_table[devid] = table;
3932 set_dte_irq_entry(devid, table);
3933 iommu_flush_dte(iommu, devid);
3934 if (devid != alias) {
3935 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003936 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003937 iommu_flush_dte(iommu, alias);
3938 }
3939
3940out:
3941 iommu_completion_wait(iommu);
3942
3943out_unlock:
3944 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3945
3946 return table;
3947}
3948
3949static int alloc_irq_index(struct irq_cfg *cfg, u16 devid, int count)
3950{
3951 struct irq_remap_table *table;
3952 unsigned long flags;
3953 int index, c;
3954
3955 table = get_irq_table(devid, false);
3956 if (!table)
3957 return -ENODEV;
3958
3959 spin_lock_irqsave(&table->lock, flags);
3960
3961 /* Scan table for free entries */
3962 for (c = 0, index = table->min_index;
3963 index < MAX_IRQS_PER_TABLE;
3964 ++index) {
3965 if (table->table[index] == 0)
3966 c += 1;
3967 else
3968 c = 0;
3969
3970 if (c == count) {
Joerg Roedel0dfedd62013-04-09 15:39:16 +02003971 struct irq_2_irte *irte_info;
Joerg Roedel2b324502012-06-21 16:29:10 +02003972
3973 for (; c != 0; --c)
3974 table->table[index - c + 1] = IRTE_ALLOCATED;
3975
3976 index -= count - 1;
3977
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02003978 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02003979 irte_info = &cfg->irq_2_irte;
3980 irte_info->devid = devid;
3981 irte_info->index = index;
Joerg Roedel2b324502012-06-21 16:29:10 +02003982
3983 goto out;
3984 }
3985 }
3986
3987 index = -ENOSPC;
3988
3989out:
3990 spin_unlock_irqrestore(&table->lock, flags);
3991
3992 return index;
3993}
3994
3995static int get_irte(u16 devid, int index, union irte *irte)
3996{
3997 struct irq_remap_table *table;
3998 unsigned long flags;
3999
4000 table = get_irq_table(devid, false);
4001 if (!table)
4002 return -ENOMEM;
4003
4004 spin_lock_irqsave(&table->lock, flags);
4005 irte->val = table->table[index];
4006 spin_unlock_irqrestore(&table->lock, flags);
4007
4008 return 0;
4009}
4010
4011static int modify_irte(u16 devid, int index, union irte irte)
4012{
4013 struct irq_remap_table *table;
4014 struct amd_iommu *iommu;
4015 unsigned long flags;
4016
4017 iommu = amd_iommu_rlookup_table[devid];
4018 if (iommu == NULL)
4019 return -EINVAL;
4020
4021 table = get_irq_table(devid, false);
4022 if (!table)
4023 return -ENOMEM;
4024
4025 spin_lock_irqsave(&table->lock, flags);
4026 table->table[index] = irte.val;
4027 spin_unlock_irqrestore(&table->lock, flags);
4028
4029 iommu_flush_irt(iommu, devid);
4030 iommu_completion_wait(iommu);
4031
4032 return 0;
4033}
4034
4035static void free_irte(u16 devid, int index)
4036{
4037 struct irq_remap_table *table;
4038 struct amd_iommu *iommu;
4039 unsigned long flags;
4040
4041 iommu = amd_iommu_rlookup_table[devid];
4042 if (iommu == NULL)
4043 return;
4044
4045 table = get_irq_table(devid, false);
4046 if (!table)
4047 return;
4048
4049 spin_lock_irqsave(&table->lock, flags);
4050 table->table[index] = 0;
4051 spin_unlock_irqrestore(&table->lock, flags);
4052
4053 iommu_flush_irt(iommu, devid);
4054 iommu_completion_wait(iommu);
4055}
4056
Joerg Roedel5527de72012-06-26 11:17:32 +02004057static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
4058 unsigned int destination, int vector,
4059 struct io_apic_irq_attr *attr)
4060{
4061 struct irq_remap_table *table;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004062 struct irq_2_irte *irte_info;
Joerg Roedel5527de72012-06-26 11:17:32 +02004063 struct irq_cfg *cfg;
4064 union irte irte;
4065 int ioapic_id;
4066 int index;
4067 int devid;
4068 int ret;
4069
Jiang Liu719b5302014-10-27 16:12:10 +08004070 cfg = irq_cfg(irq);
Joerg Roedel5527de72012-06-26 11:17:32 +02004071 if (!cfg)
4072 return -EINVAL;
4073
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004074 irte_info = &cfg->irq_2_irte;
Joerg Roedel5527de72012-06-26 11:17:32 +02004075 ioapic_id = mpc_ioapic_id(attr->ioapic);
4076 devid = get_ioapic_devid(ioapic_id);
4077
4078 if (devid < 0)
4079 return devid;
4080
4081 table = get_irq_table(devid, true);
4082 if (table == NULL)
4083 return -ENOMEM;
4084
4085 index = attr->ioapic_pin;
4086
4087 /* Setup IRQ remapping info */
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004088 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004089 irte_info->devid = devid;
4090 irte_info->index = index;
Joerg Roedel5527de72012-06-26 11:17:32 +02004091
4092 /* Setup IRTE for IOMMU */
4093 irte.val = 0;
4094 irte.fields.vector = vector;
4095 irte.fields.int_type = apic->irq_delivery_mode;
4096 irte.fields.destination = destination;
4097 irte.fields.dm = apic->irq_dest_mode;
4098 irte.fields.valid = 1;
4099
4100 ret = modify_irte(devid, index, irte);
4101 if (ret)
4102 return ret;
4103
4104 /* Setup IOAPIC entry */
4105 memset(entry, 0, sizeof(*entry));
4106
4107 entry->vector = index;
4108 entry->mask = 0;
4109 entry->trigger = attr->trigger;
4110 entry->polarity = attr->polarity;
4111
4112 /*
4113 * Mask level triggered irqs.
Joerg Roedel5527de72012-06-26 11:17:32 +02004114 */
4115 if (attr->trigger)
4116 entry->mask = 1;
4117
4118 return 0;
4119}
4120
4121static int set_affinity(struct irq_data *data, const struct cpumask *mask,
4122 bool force)
4123{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004124 struct irq_2_irte *irte_info;
Joerg Roedel5527de72012-06-26 11:17:32 +02004125 unsigned int dest, irq;
4126 struct irq_cfg *cfg;
4127 union irte irte;
4128 int err;
4129
4130 if (!config_enabled(CONFIG_SMP))
4131 return -1;
4132
Jiang Liu719b5302014-10-27 16:12:10 +08004133 cfg = irqd_cfg(data);
Joerg Roedel5527de72012-06-26 11:17:32 +02004134 irq = data->irq;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004135 irte_info = &cfg->irq_2_irte;
Joerg Roedel5527de72012-06-26 11:17:32 +02004136
4137 if (!cpumask_intersects(mask, cpu_online_mask))
4138 return -EINVAL;
4139
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004140 if (get_irte(irte_info->devid, irte_info->index, &irte))
Joerg Roedel5527de72012-06-26 11:17:32 +02004141 return -EBUSY;
4142
4143 if (assign_irq_vector(irq, cfg, mask))
4144 return -EBUSY;
4145
4146 err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
4147 if (err) {
4148 if (assign_irq_vector(irq, cfg, data->affinity))
4149 pr_err("AMD-Vi: Failed to recover vector for irq %d\n", irq);
4150 return err;
4151 }
4152
4153 irte.fields.vector = cfg->vector;
4154 irte.fields.destination = dest;
4155
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004156 modify_irte(irte_info->devid, irte_info->index, irte);
Joerg Roedel5527de72012-06-26 11:17:32 +02004157
4158 if (cfg->move_in_progress)
4159 send_cleanup_vector(cfg);
4160
4161 cpumask_copy(data->affinity, mask);
4162
4163 return 0;
4164}
4165
4166static int free_irq(int irq)
4167{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004168 struct irq_2_irte *irte_info;
Joerg Roedel5527de72012-06-26 11:17:32 +02004169 struct irq_cfg *cfg;
4170
Jiang Liu719b5302014-10-27 16:12:10 +08004171 cfg = irq_cfg(irq);
Joerg Roedel5527de72012-06-26 11:17:32 +02004172 if (!cfg)
4173 return -EINVAL;
4174
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004175 irte_info = &cfg->irq_2_irte;
Joerg Roedel5527de72012-06-26 11:17:32 +02004176
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004177 free_irte(irte_info->devid, irte_info->index);
Joerg Roedel5527de72012-06-26 11:17:32 +02004178
4179 return 0;
4180}
4181
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004182static void compose_msi_msg(struct pci_dev *pdev,
4183 unsigned int irq, unsigned int dest,
4184 struct msi_msg *msg, u8 hpet_id)
4185{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004186 struct irq_2_irte *irte_info;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004187 struct irq_cfg *cfg;
4188 union irte irte;
4189
Jiang Liu719b5302014-10-27 16:12:10 +08004190 cfg = irq_cfg(irq);
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004191 if (!cfg)
4192 return;
4193
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004194 irte_info = &cfg->irq_2_irte;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004195
4196 irte.val = 0;
4197 irte.fields.vector = cfg->vector;
4198 irte.fields.int_type = apic->irq_delivery_mode;
4199 irte.fields.destination = dest;
4200 irte.fields.dm = apic->irq_dest_mode;
4201 irte.fields.valid = 1;
4202
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004203 modify_irte(irte_info->devid, irte_info->index, irte);
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004204
4205 msg->address_hi = MSI_ADDR_BASE_HI;
4206 msg->address_lo = MSI_ADDR_BASE_LO;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004207 msg->data = irte_info->index;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004208}
4209
4210static int msi_alloc_irq(struct pci_dev *pdev, int irq, int nvec)
4211{
4212 struct irq_cfg *cfg;
4213 int index;
4214 u16 devid;
4215
4216 if (!pdev)
4217 return -EINVAL;
4218
Jiang Liu719b5302014-10-27 16:12:10 +08004219 cfg = irq_cfg(irq);
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004220 if (!cfg)
4221 return -EINVAL;
4222
4223 devid = get_device_id(&pdev->dev);
4224 index = alloc_irq_index(cfg, devid, nvec);
4225
4226 return index < 0 ? MAX_IRQS_PER_TABLE : index;
4227}
4228
4229static int msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
4230 int index, int offset)
4231{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004232 struct irq_2_irte *irte_info;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004233 struct irq_cfg *cfg;
4234 u16 devid;
4235
4236 if (!pdev)
4237 return -EINVAL;
4238
Jiang Liu719b5302014-10-27 16:12:10 +08004239 cfg = irq_cfg(irq);
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004240 if (!cfg)
4241 return -EINVAL;
4242
4243 if (index >= MAX_IRQS_PER_TABLE)
4244 return 0;
4245
4246 devid = get_device_id(&pdev->dev);
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004247 irte_info = &cfg->irq_2_irte;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004248
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004249 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004250 irte_info->devid = devid;
4251 irte_info->index = index + offset;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004252
4253 return 0;
4254}
4255
Yijing Wang5fc24d82014-09-17 17:32:19 +08004256static int alloc_hpet_msi(unsigned int irq, unsigned int id)
Joerg Roedeld9761952012-06-26 16:00:08 +02004257{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004258 struct irq_2_irte *irte_info;
Joerg Roedeld9761952012-06-26 16:00:08 +02004259 struct irq_cfg *cfg;
4260 int index, devid;
4261
Jiang Liu719b5302014-10-27 16:12:10 +08004262 cfg = irq_cfg(irq);
Joerg Roedeld9761952012-06-26 16:00:08 +02004263 if (!cfg)
4264 return -EINVAL;
4265
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004266 irte_info = &cfg->irq_2_irte;
Joerg Roedeld9761952012-06-26 16:00:08 +02004267 devid = get_hpet_devid(id);
4268 if (devid < 0)
4269 return devid;
4270
4271 index = alloc_irq_index(cfg, devid, 1);
4272 if (index < 0)
4273 return index;
4274
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004275 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004276 irte_info->devid = devid;
4277 irte_info->index = index;
Joerg Roedeld9761952012-06-26 16:00:08 +02004278
4279 return 0;
4280}
4281
Joerg Roedel6b474b82012-06-26 16:46:04 +02004282struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004283 .prepare = amd_iommu_prepare,
4284 .enable = amd_iommu_enable,
4285 .disable = amd_iommu_disable,
4286 .reenable = amd_iommu_reenable,
4287 .enable_faulting = amd_iommu_enable_faulting,
4288 .setup_ioapic_entry = setup_ioapic_entry,
4289 .set_affinity = set_affinity,
4290 .free_irq = free_irq,
4291 .compose_msi_msg = compose_msi_msg,
4292 .msi_alloc_irq = msi_alloc_irq,
4293 .msi_setup_irq = msi_setup_irq,
Yijing Wang5fc24d82014-09-17 17:32:19 +08004294 .alloc_hpet_msi = alloc_hpet_msi,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004295};
Joerg Roedel2b324502012-06-21 16:29:10 +02004296#endif