blob: 4c926dadb2816e79a05e2e0801b96cbbcdcb0ae4 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020036#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080037#include <linux/irqdomain.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020038#include <asm/irq_remapping.h>
39#include <asm/io_apic.h>
40#include <asm/apic.h>
41#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020042#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020043#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010045#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020046#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020047
48#include "amd_iommu_proto.h"
49#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020050#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020051
52#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
53
Joerg Roedel815b33f2011-04-06 17:26:49 +020054#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020055
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020056/*
57 * This bitmap is used to advertise the page sizes our hardware support
58 * to the IOMMU core, which will then use this information to split
59 * physically contiguous memory regions it is mapping into page sizes
60 * that we support.
61 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010062 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020063 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010064#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020065
Joerg Roedelb6c02712008-06-26 21:27:53 +020066static DEFINE_RWLOCK(amd_iommu_devtable_lock);
67
Joerg Roedel8fa5f802011-06-09 12:24:45 +020068/* List of all available dev_data structures */
69static LIST_HEAD(dev_data_list);
70static DEFINE_SPINLOCK(dev_data_list_lock);
71
Joerg Roedel6efed632012-06-14 15:52:58 +020072LIST_HEAD(ioapic_map);
73LIST_HEAD(hpet_map);
74
Joerg Roedel0feae532009-08-26 15:26:30 +020075/*
76 * Domain for untranslated devices - only allocated
77 * if iommu=pt passed on kernel cmd line.
78 */
Thierry Redingb22f6432014-06-27 09:03:12 +020079static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010080
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010081static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010082int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010083
Joerg Roedelac1534a2012-06-21 14:52:40 +020084static struct dma_map_ops amd_iommu_dma_ops;
85
Joerg Roedel431b2a22008-07-11 17:14:22 +020086/*
Joerg Roedel50917e22014-08-05 16:38:38 +020087 * This struct contains device specific data for the IOMMU
88 */
89struct iommu_dev_data {
90 struct list_head list; /* For domain->dev_list */
91 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +020092 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +020093 u16 devid; /* PCI Device ID */
94 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +020095 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +020096 struct {
97 bool enabled;
98 int qdep;
99 } ats; /* ATS state */
100 bool pri_tlp; /* PASID TLB required for
101 PPR completions */
102 u32 errata; /* Bitmap for errata to apply */
103};
104
105/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -0700116
Joerg Roedel007b74b2015-12-21 12:53:54 +0100117/*
118 * For dynamic growth the aperture size is split into ranges of 128MB of
119 * DMA address space each. This struct represents one such range.
120 */
121struct aperture_range {
122
Joerg Roedel08c5fb92015-12-21 13:04:49 +0100123 spinlock_t bitmap_lock;
124
Joerg Roedel007b74b2015-12-21 12:53:54 +0100125 /* address allocation bitmap */
126 unsigned long *bitmap;
Joerg Roedelae62d492015-12-21 16:28:45 +0100127 unsigned long offset;
Joerg Roedel60e6a7c2015-12-21 16:53:17 +0100128 unsigned long next_bit;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100129
130 /*
131 * Array of PTE pages for the aperture. In this array we save all the
132 * leaf pages of the domain page table used for the aperture. This way
133 * we don't need to walk the page table to find a specific PTE. We can
134 * just calculate its address in constant time.
135 */
136 u64 *pte_pages[64];
Joerg Roedel007b74b2015-12-21 12:53:54 +0100137};
138
139/*
140 * Data container for a dma_ops specific protection domain
141 */
142struct dma_ops_domain {
143 /* generic protection domain information */
144 struct protection_domain domain;
145
146 /* size of the aperture for the mappings */
147 unsigned long aperture_size;
148
Joerg Roedelebaecb42015-12-21 18:11:32 +0100149 /* aperture index we start searching for free addresses */
150 unsigned long next_index;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100151
152 /* address space relevant data */
153 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel007b74b2015-12-21 12:53:54 +0100154};
155
Joerg Roedel15898bb2009-11-24 15:39:42 +0100156/****************************************************************************
157 *
158 * Helper functions
159 *
160 ****************************************************************************/
161
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100162static struct protection_domain *to_pdomain(struct iommu_domain *dom)
163{
164 return container_of(dom, struct protection_domain, domain);
165}
166
Joerg Roedelf62dda62011-06-09 12:55:35 +0200167static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200168{
169 struct iommu_dev_data *dev_data;
170 unsigned long flags;
171
172 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
173 if (!dev_data)
174 return NULL;
175
Joerg Roedelf62dda62011-06-09 12:55:35 +0200176 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200177
178 spin_lock_irqsave(&dev_data_list_lock, flags);
179 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
180 spin_unlock_irqrestore(&dev_data_list_lock, flags);
181
182 return dev_data;
183}
184
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200185static struct iommu_dev_data *search_dev_data(u16 devid)
186{
187 struct iommu_dev_data *dev_data;
188 unsigned long flags;
189
190 spin_lock_irqsave(&dev_data_list_lock, flags);
191 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
192 if (dev_data->devid == devid)
193 goto out_unlock;
194 }
195
196 dev_data = NULL;
197
198out_unlock:
199 spin_unlock_irqrestore(&dev_data_list_lock, flags);
200
201 return dev_data;
202}
203
204static struct iommu_dev_data *find_dev_data(u16 devid)
205{
206 struct iommu_dev_data *dev_data;
207
208 dev_data = search_dev_data(devid);
209
210 if (dev_data == NULL)
211 dev_data = alloc_dev_data(devid);
212
213 return dev_data;
214}
215
Joerg Roedel15898bb2009-11-24 15:39:42 +0100216static inline u16 get_device_id(struct device *dev)
217{
218 struct pci_dev *pdev = to_pci_dev(dev);
219
Shuah Khan6f2729b2013-02-27 17:07:30 -0700220 return PCI_DEVID(pdev->bus->number, pdev->devfn);
Joerg Roedel15898bb2009-11-24 15:39:42 +0100221}
222
Joerg Roedel657cbb62009-11-23 15:26:46 +0100223static struct iommu_dev_data *get_dev_data(struct device *dev)
224{
225 return dev->archdata.iommu;
226}
227
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100228static bool pci_iommuv2_capable(struct pci_dev *pdev)
229{
230 static const int caps[] = {
231 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100232 PCI_EXT_CAP_ID_PRI,
233 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100234 };
235 int i, pos;
236
237 for (i = 0; i < 3; ++i) {
238 pos = pci_find_ext_capability(pdev, caps[i]);
239 if (pos == 0)
240 return false;
241 }
242
243 return true;
244}
245
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100246static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
247{
248 struct iommu_dev_data *dev_data;
249
250 dev_data = get_dev_data(&pdev->dev);
251
252 return dev_data->errata & (1 << erratum) ? true : false;
253}
254
Joerg Roedel71c70982009-11-24 16:43:06 +0100255/*
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200256 * This function actually applies the mapping to the page table of the
257 * dma_ops domain.
Joerg Roedel71c70982009-11-24 16:43:06 +0100258 */
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200259static void alloc_unity_mapping(struct dma_ops_domain *dma_dom,
260 struct unity_map_entry *e)
Joerg Roedel71c70982009-11-24 16:43:06 +0100261{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200262 u64 addr;
Joerg Roedel71c70982009-11-24 16:43:06 +0100263
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200264 for (addr = e->address_start; addr < e->address_end;
265 addr += PAGE_SIZE) {
266 if (addr < dma_dom->aperture_size)
267 __set_bit(addr >> PAGE_SHIFT,
268 dma_dom->aperture[0]->bitmap);
Joerg Roedel71c70982009-11-24 16:43:06 +0100269 }
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200270}
Joerg Roedel71c70982009-11-24 16:43:06 +0100271
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200272/*
273 * Inits the unity mappings required for a specific device
274 */
275static void init_unity_mappings_for_device(struct device *dev,
276 struct dma_ops_domain *dma_dom)
277{
278 struct unity_map_entry *e;
279 u16 devid;
Joerg Roedel71c70982009-11-24 16:43:06 +0100280
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200281 devid = get_device_id(dev);
282
283 list_for_each_entry(e, &amd_iommu_unity_map, list) {
284 if (!(devid >= e->devid_start && devid <= e->devid_end))
285 continue;
286 alloc_unity_mapping(dma_dom, e);
287 }
Joerg Roedel71c70982009-11-24 16:43:06 +0100288}
289
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100290/*
291 * This function checks if the driver got a valid device from the caller to
292 * avoid dereferencing invalid pointers.
293 */
294static bool check_device(struct device *dev)
295{
296 u16 devid;
297
298 if (!dev || !dev->dma_mask)
299 return false;
300
Yijing Wangb82a2272013-12-05 19:42:41 +0800301 /* No PCI device */
302 if (!dev_is_pci(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100303 return false;
304
305 devid = get_device_id(dev);
306
307 /* Out of our scope? */
308 if (devid > amd_iommu_last_bdf)
309 return false;
310
311 if (amd_iommu_rlookup_table[devid] == NULL)
312 return false;
313
314 return true;
315}
316
Alex Williamson25b11ce2014-09-19 10:03:13 -0600317static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600318{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200319 struct dma_ops_domain *dma_domain;
320 struct iommu_domain *domain;
Alex Williamson2851db22012-10-08 22:49:41 -0600321 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600322
Alex Williamson65d53522014-07-03 09:51:30 -0600323 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200324 if (IS_ERR(group))
325 return;
326
327 domain = iommu_group_default_domain(group);
328 if (!domain)
329 goto out;
330
331 dma_domain = to_pdomain(domain)->priv;
332
333 init_unity_mappings_for_device(dev, dma_domain);
334out:
335 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600336}
337
338static int iommu_init_device(struct device *dev)
339{
340 struct pci_dev *pdev = to_pci_dev(dev);
341 struct iommu_dev_data *dev_data;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600342
343 if (dev->archdata.iommu)
344 return 0;
345
346 dev_data = find_dev_data(get_device_id(dev));
347 if (!dev_data)
348 return -ENOMEM;
349
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100350 if (pci_iommuv2_capable(pdev)) {
351 struct amd_iommu *iommu;
352
353 iommu = amd_iommu_rlookup_table[dev_data->devid];
354 dev_data->iommu_v2 = iommu->is_iommu_v2;
355 }
356
Joerg Roedel657cbb62009-11-23 15:26:46 +0100357 dev->archdata.iommu = dev_data;
358
Alex Williamson066f2e92014-06-12 16:12:37 -0600359 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
360 dev);
361
Joerg Roedel657cbb62009-11-23 15:26:46 +0100362 return 0;
363}
364
Joerg Roedel26018872011-06-06 16:50:14 +0200365static void iommu_ignore_device(struct device *dev)
366{
367 u16 devid, alias;
368
369 devid = get_device_id(dev);
370 alias = amd_iommu_alias_table[devid];
371
372 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
373 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
374
375 amd_iommu_rlookup_table[devid] = NULL;
376 amd_iommu_rlookup_table[alias] = NULL;
377}
378
Joerg Roedel657cbb62009-11-23 15:26:46 +0100379static void iommu_uninit_device(struct device *dev)
380{
Alex Williamsonc1931092014-07-03 09:51:24 -0600381 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
382
383 if (!dev_data)
384 return;
385
Alex Williamson066f2e92014-06-12 16:12:37 -0600386 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
387 dev);
388
Alex Williamson9dcd6132012-05-30 14:19:07 -0600389 iommu_group_remove_device(dev);
390
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200391 /* Remove dma-ops */
392 dev->archdata.dma_ops = NULL;
393
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200394 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600395 * We keep dev_data around for unplugged devices and reuse it when the
396 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200397 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100398}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100399
Joerg Roedel7f265082008-12-12 13:50:21 +0100400#ifdef CONFIG_AMD_IOMMU_STATS
401
402/*
403 * Initialization code for statistics collection
404 */
405
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100406DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100407DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100408DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100409DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100410DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100411DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100412DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100413DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100414DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100415DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100416DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100417DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100418DECLARE_STATS_COUNTER(complete_ppr);
419DECLARE_STATS_COUNTER(invalidate_iotlb);
420DECLARE_STATS_COUNTER(invalidate_iotlb_all);
421DECLARE_STATS_COUNTER(pri_requests);
422
Joerg Roedel7f265082008-12-12 13:50:21 +0100423static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100424static struct dentry *de_fflush;
425
426static void amd_iommu_stats_add(struct __iommu_counter *cnt)
427{
428 if (stats_dir == NULL)
429 return;
430
431 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
432 &cnt->value);
433}
434
435static void amd_iommu_stats_init(void)
436{
437 stats_dir = debugfs_create_dir("amd-iommu", NULL);
438 if (stats_dir == NULL)
439 return;
440
Joerg Roedel7f265082008-12-12 13:50:21 +0100441 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300442 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100443
444 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100445 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100446 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100447 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100448 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100449 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100450 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100451 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100452 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100453 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100454 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100455 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100456 amd_iommu_stats_add(&complete_ppr);
457 amd_iommu_stats_add(&invalidate_iotlb);
458 amd_iommu_stats_add(&invalidate_iotlb_all);
459 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100460}
461
462#endif
463
Joerg Roedel431b2a22008-07-11 17:14:22 +0200464/****************************************************************************
465 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200466 * Interrupt handling functions
467 *
468 ****************************************************************************/
469
Joerg Roedele3e59872009-09-03 14:02:10 +0200470static void dump_dte_entry(u16 devid)
471{
472 int i;
473
Joerg Roedelee6c2862011-11-09 12:06:03 +0100474 for (i = 0; i < 4; ++i)
475 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200476 amd_iommu_dev_table[devid].data[i]);
477}
478
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200479static void dump_command(unsigned long phys_addr)
480{
481 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
482 int i;
483
484 for (i = 0; i < 4; ++i)
485 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
486}
487
Joerg Roedela345b232009-09-03 15:01:43 +0200488static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200489{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200490 int type, devid, domid, flags;
491 volatile u32 *event = __evt;
492 int count = 0;
493 u64 address;
494
495retry:
496 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
497 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
498 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
499 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
500 address = (u64)(((u64)event[3]) << 32) | event[2];
501
502 if (type == 0) {
503 /* Did we hit the erratum? */
504 if (++count == LOOP_TIMEOUT) {
505 pr_err("AMD-Vi: No event written to event log\n");
506 return;
507 }
508 udelay(1);
509 goto retry;
510 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200511
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200512 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200513
514 switch (type) {
515 case EVENT_TYPE_ILL_DEV:
516 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
517 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700518 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200519 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200520 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200521 break;
522 case EVENT_TYPE_IO_FAULT:
523 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
524 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700525 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200526 domid, address, flags);
527 break;
528 case EVENT_TYPE_DEV_TAB_ERR:
529 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
530 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700531 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200532 address, flags);
533 break;
534 case EVENT_TYPE_PAGE_TAB_ERR:
535 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
536 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700537 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200538 domid, address, flags);
539 break;
540 case EVENT_TYPE_ILL_CMD:
541 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200542 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200543 break;
544 case EVENT_TYPE_CMD_HARD_ERR:
545 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
546 "flags=0x%04x]\n", address, flags);
547 break;
548 case EVENT_TYPE_IOTLB_INV_TO:
549 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
550 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700551 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200552 address);
553 break;
554 case EVENT_TYPE_INV_DEV_REQ:
555 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
556 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700557 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200558 address, flags);
559 break;
560 default:
561 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
562 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200563
564 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200565}
566
567static void iommu_poll_events(struct amd_iommu *iommu)
568{
569 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200570
571 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
572 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
573
574 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200575 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200576 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200577 }
578
579 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200580}
581
Joerg Roedeleee53532012-06-01 15:20:23 +0200582static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100583{
584 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100585
Joerg Roedel399be2f2011-12-01 16:53:47 +0100586 INC_STATS_COUNTER(pri_requests);
587
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100588 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
589 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
590 return;
591 }
592
593 fault.address = raw[1];
594 fault.pasid = PPR_PASID(raw[0]);
595 fault.device_id = PPR_DEVID(raw[0]);
596 fault.tag = PPR_TAG(raw[0]);
597 fault.flags = PPR_FLAGS(raw[0]);
598
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100599 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
600}
601
602static void iommu_poll_ppr_log(struct amd_iommu *iommu)
603{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100604 u32 head, tail;
605
606 if (iommu->ppr_log == NULL)
607 return;
608
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100609 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
610 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
611
612 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200613 volatile u64 *raw;
614 u64 entry[2];
615 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100616
Joerg Roedeleee53532012-06-01 15:20:23 +0200617 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100618
Joerg Roedeleee53532012-06-01 15:20:23 +0200619 /*
620 * Hardware bug: Interrupt may arrive before the entry is
621 * written to memory. If this happens we need to wait for the
622 * entry to arrive.
623 */
624 for (i = 0; i < LOOP_TIMEOUT; ++i) {
625 if (PPR_REQ_TYPE(raw[0]) != 0)
626 break;
627 udelay(1);
628 }
629
630 /* Avoid memcpy function-call overhead */
631 entry[0] = raw[0];
632 entry[1] = raw[1];
633
634 /*
635 * To detect the hardware bug we need to clear the entry
636 * back to zero.
637 */
638 raw[0] = raw[1] = 0UL;
639
640 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100641 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
642 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200643
Joerg Roedeleee53532012-06-01 15:20:23 +0200644 /* Handle PPR entry */
645 iommu_handle_ppr_entry(iommu, entry);
646
Joerg Roedeleee53532012-06-01 15:20:23 +0200647 /* Refresh ring-buffer information */
648 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100649 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
650 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100651}
652
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200653irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200654{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500655 struct amd_iommu *iommu = (struct amd_iommu *) data;
656 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200657
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500658 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
659 /* Enable EVT and PPR interrupts again */
660 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
661 iommu->mmio_base + MMIO_STATUS_OFFSET);
662
663 if (status & MMIO_STATUS_EVT_INT_MASK) {
664 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
665 iommu_poll_events(iommu);
666 }
667
668 if (status & MMIO_STATUS_PPR_INT_MASK) {
669 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
670 iommu_poll_ppr_log(iommu);
671 }
672
673 /*
674 * Hardware bug: ERBT1312
675 * When re-enabling interrupt (by writing 1
676 * to clear the bit), the hardware might also try to set
677 * the interrupt bit in the event status register.
678 * In this scenario, the bit will be set, and disable
679 * subsequent interrupts.
680 *
681 * Workaround: The IOMMU driver should read back the
682 * status register and check if the interrupt bits are cleared.
683 * If not, driver will need to go through the interrupt handler
684 * again and re-clear the bits
685 */
686 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100687 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200688 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200689}
690
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200691irqreturn_t amd_iommu_int_handler(int irq, void *data)
692{
693 return IRQ_WAKE_THREAD;
694}
695
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200696/****************************************************************************
697 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200698 * IOMMU command queuing functions
699 *
700 ****************************************************************************/
701
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200702static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200703{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200704 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200705
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200706 while (*sem == 0 && i < LOOP_TIMEOUT) {
707 udelay(1);
708 i += 1;
709 }
710
711 if (i == LOOP_TIMEOUT) {
712 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
713 return -EIO;
714 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200715
716 return 0;
717}
718
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200719static void copy_cmd_to_buffer(struct amd_iommu *iommu,
720 struct iommu_cmd *cmd,
721 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200722{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200723 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200724
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200725 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200726 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200727
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200728 /* Copy command to buffer */
729 memcpy(target, cmd, sizeof(*cmd));
730
731 /* Tell the IOMMU about it */
732 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
733}
734
Joerg Roedel815b33f2011-04-06 17:26:49 +0200735static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200736{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200737 WARN_ON(address & 0x7ULL);
738
Joerg Roedelded46732011-04-06 10:53:48 +0200739 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200740 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
741 cmd->data[1] = upper_32_bits(__pa(address));
742 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200743 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
744}
745
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200746static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
747{
748 memset(cmd, 0, sizeof(*cmd));
749 cmd->data[0] = devid;
750 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
751}
752
Joerg Roedel11b64022011-04-06 11:49:28 +0200753static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
754 size_t size, u16 domid, int pde)
755{
756 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100757 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200758
759 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100760 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200761
762 if (pages > 1) {
763 /*
764 * If we have to flush more than one page, flush all
765 * TLB entries for this domain
766 */
767 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100768 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200769 }
770
771 address &= PAGE_MASK;
772
773 memset(cmd, 0, sizeof(*cmd));
774 cmd->data[1] |= domid;
775 cmd->data[2] = lower_32_bits(address);
776 cmd->data[3] = upper_32_bits(address);
777 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
778 if (s) /* size bit - we flush more than one 4kb page */
779 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200780 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200781 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
782}
783
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200784static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
785 u64 address, size_t size)
786{
787 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100788 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200789
790 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100791 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200792
793 if (pages > 1) {
794 /*
795 * If we have to flush more than one page, flush all
796 * TLB entries for this domain
797 */
798 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100799 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200800 }
801
802 address &= PAGE_MASK;
803
804 memset(cmd, 0, sizeof(*cmd));
805 cmd->data[0] = devid;
806 cmd->data[0] |= (qdep & 0xff) << 24;
807 cmd->data[1] = devid;
808 cmd->data[2] = lower_32_bits(address);
809 cmd->data[3] = upper_32_bits(address);
810 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
811 if (s)
812 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
813}
814
Joerg Roedel22e266c2011-11-21 15:59:08 +0100815static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
816 u64 address, bool size)
817{
818 memset(cmd, 0, sizeof(*cmd));
819
820 address &= ~(0xfffULL);
821
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600822 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100823 cmd->data[1] = domid;
824 cmd->data[2] = lower_32_bits(address);
825 cmd->data[3] = upper_32_bits(address);
826 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
827 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
828 if (size)
829 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
830 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
831}
832
833static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
834 int qdep, u64 address, bool size)
835{
836 memset(cmd, 0, sizeof(*cmd));
837
838 address &= ~(0xfffULL);
839
840 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600841 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100842 cmd->data[0] |= (qdep & 0xff) << 24;
843 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600844 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100845 cmd->data[2] = lower_32_bits(address);
846 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
847 cmd->data[3] = upper_32_bits(address);
848 if (size)
849 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
850 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
851}
852
Joerg Roedelc99afa22011-11-21 18:19:25 +0100853static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
854 int status, int tag, bool gn)
855{
856 memset(cmd, 0, sizeof(*cmd));
857
858 cmd->data[0] = devid;
859 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600860 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100861 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
862 }
863 cmd->data[3] = tag & 0x1ff;
864 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
865
866 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
867}
868
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200869static void build_inv_all(struct iommu_cmd *cmd)
870{
871 memset(cmd, 0, sizeof(*cmd));
872 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200873}
874
Joerg Roedel7ef27982012-06-21 16:46:04 +0200875static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
876{
877 memset(cmd, 0, sizeof(*cmd));
878 cmd->data[0] = devid;
879 CMD_SET_TYPE(cmd, CMD_INV_IRT);
880}
881
Joerg Roedel431b2a22008-07-11 17:14:22 +0200882/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200883 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200884 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200885 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200886static int iommu_queue_command_sync(struct amd_iommu *iommu,
887 struct iommu_cmd *cmd,
888 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200889{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200890 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +0200891 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200892
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200893again:
Joerg Roedel815b33f2011-04-06 17:26:49 +0200894 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200895
896 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
897 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200898 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
899 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200900
901 if (left <= 2) {
902 struct iommu_cmd sync_cmd;
903 volatile u64 sem = 0;
904 int ret;
905
906 build_completion_wait(&sync_cmd, (u64)&sem);
907 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
908
909 spin_unlock_irqrestore(&iommu->lock, flags);
910
911 if ((ret = wait_on_sem(&sem)) != 0)
912 return ret;
913
914 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200915 }
916
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200917 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +0200918
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200919 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200920 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200921
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200922 spin_unlock_irqrestore(&iommu->lock, flags);
923
Joerg Roedel815b33f2011-04-06 17:26:49 +0200924 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100925}
926
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200927static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
928{
929 return iommu_queue_command_sync(iommu, cmd, true);
930}
931
Joerg Roedel8d201962008-12-02 20:34:41 +0100932/*
933 * This function queues a completion wait command into the command
934 * buffer of an IOMMU
935 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100936static int iommu_completion_wait(struct amd_iommu *iommu)
937{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200938 struct iommu_cmd cmd;
939 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200940 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +0100941
942 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +0200943 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100944
Joerg Roedel815b33f2011-04-06 17:26:49 +0200945 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +0100946
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200947 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +0100948 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +0200949 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +0100950
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200951 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200952}
953
Joerg Roedeld8c13082011-04-06 18:51:26 +0200954static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200955{
956 struct iommu_cmd cmd;
957
Joerg Roedeld8c13082011-04-06 18:51:26 +0200958 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200959
Joerg Roedeld8c13082011-04-06 18:51:26 +0200960 return iommu_queue_command(iommu, &cmd);
961}
962
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200963static void iommu_flush_dte_all(struct amd_iommu *iommu)
964{
965 u32 devid;
966
967 for (devid = 0; devid <= 0xffff; ++devid)
968 iommu_flush_dte(iommu, devid);
969
970 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200971}
972
973/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200974 * This function uses heavy locking and may disable irqs for some time. But
975 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200976 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200977static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200978{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200979 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200980
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200981 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
982 struct iommu_cmd cmd;
983 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
984 dom_id, 1);
985 iommu_queue_command(iommu, &cmd);
986 }
Joerg Roedel431b2a22008-07-11 17:14:22 +0200987
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200988 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200989}
990
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200991static void iommu_flush_all(struct amd_iommu *iommu)
992{
993 struct iommu_cmd cmd;
994
995 build_inv_all(&cmd);
996
997 iommu_queue_command(iommu, &cmd);
998 iommu_completion_wait(iommu);
999}
1000
Joerg Roedel7ef27982012-06-21 16:46:04 +02001001static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1002{
1003 struct iommu_cmd cmd;
1004
1005 build_inv_irt(&cmd, devid);
1006
1007 iommu_queue_command(iommu, &cmd);
1008}
1009
1010static void iommu_flush_irt_all(struct amd_iommu *iommu)
1011{
1012 u32 devid;
1013
1014 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1015 iommu_flush_irt(iommu, devid);
1016
1017 iommu_completion_wait(iommu);
1018}
1019
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001020void iommu_flush_all_caches(struct amd_iommu *iommu)
1021{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001022 if (iommu_feature(iommu, FEATURE_IA)) {
1023 iommu_flush_all(iommu);
1024 } else {
1025 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001026 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001027 iommu_flush_tlb_all(iommu);
1028 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001029}
1030
Joerg Roedel431b2a22008-07-11 17:14:22 +02001031/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001032 * Command send function for flushing on-device TLB
1033 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001034static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1035 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001036{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001037 struct amd_iommu *iommu;
1038 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001039 int qdep;
1040
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001041 qdep = dev_data->ats.qdep;
1042 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001043
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001044 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001045
1046 return iommu_queue_command(iommu, &cmd);
1047}
1048
1049/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001050 * Command send function for invalidating a device table entry
1051 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001052static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001053{
1054 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001055 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001056 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001057
Joerg Roedel6c542042011-06-09 17:07:31 +02001058 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001059 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001060
Joerg Roedelf62dda62011-06-09 12:55:35 +02001061 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001062 if (!ret && alias != dev_data->devid)
1063 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001064 if (ret)
1065 return ret;
1066
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001067 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001068 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001069
1070 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001071}
1072
Joerg Roedel431b2a22008-07-11 17:14:22 +02001073/*
1074 * TLB invalidation function which is called from the mapping functions.
1075 * It invalidates a single PTE if the range to flush is within a single
1076 * page. Otherwise it flushes the whole TLB of the IOMMU.
1077 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001078static void __domain_flush_pages(struct protection_domain *domain,
1079 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001080{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001081 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001082 struct iommu_cmd cmd;
1083 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001084
Joerg Roedel11b64022011-04-06 11:49:28 +02001085 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001086
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001087 for (i = 0; i < amd_iommus_present; ++i) {
1088 if (!domain->dev_iommu[i])
1089 continue;
1090
1091 /*
1092 * Devices of this domain are behind this IOMMU
1093 * We need a TLB flush
1094 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001095 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001096 }
1097
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001098 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001099
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001100 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001101 continue;
1102
Joerg Roedel6c542042011-06-09 17:07:31 +02001103 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001104 }
1105
Joerg Roedel11b64022011-04-06 11:49:28 +02001106 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001107}
1108
Joerg Roedel17b124b2011-04-06 18:01:35 +02001109static void domain_flush_pages(struct protection_domain *domain,
1110 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001111{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001112 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001113}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001114
Joerg Roedel1c655772008-09-04 18:40:05 +02001115/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001116static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001117{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001118 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001119}
1120
Chris Wright42a49f92009-06-15 15:42:00 +02001121/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001122static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001123{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001124 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1125}
1126
1127static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001128{
1129 int i;
1130
1131 for (i = 0; i < amd_iommus_present; ++i) {
1132 if (!domain->dev_iommu[i])
1133 continue;
1134
1135 /*
1136 * Devices of this domain are behind this IOMMU
1137 * We need to wait for completion of all commands.
1138 */
1139 iommu_completion_wait(amd_iommus[i]);
1140 }
1141}
1142
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001143
Joerg Roedel43f49602008-12-02 21:01:12 +01001144/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001145 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001146 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001147static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001148{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001149 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001150
1151 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001152 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001153}
1154
Joerg Roedel431b2a22008-07-11 17:14:22 +02001155/****************************************************************************
1156 *
1157 * The functions below are used the create the page table mappings for
1158 * unity mapped regions.
1159 *
1160 ****************************************************************************/
1161
1162/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001163 * This function is used to add another level to an IO page table. Adding
1164 * another level increases the size of the address space by 9 bits to a size up
1165 * to 64 bits.
1166 */
1167static bool increase_address_space(struct protection_domain *domain,
1168 gfp_t gfp)
1169{
1170 u64 *pte;
1171
1172 if (domain->mode == PAGE_MODE_6_LEVEL)
1173 /* address space already 64 bit large */
1174 return false;
1175
1176 pte = (void *)get_zeroed_page(gfp);
1177 if (!pte)
1178 return false;
1179
1180 *pte = PM_LEVEL_PDE(domain->mode,
1181 virt_to_phys(domain->pt_root));
1182 domain->pt_root = pte;
1183 domain->mode += 1;
1184 domain->updated = true;
1185
1186 return true;
1187}
1188
1189static u64 *alloc_pte(struct protection_domain *domain,
1190 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001191 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001192 u64 **pte_page,
1193 gfp_t gfp)
1194{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001195 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001196 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001197
1198 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001199
1200 while (address > PM_LEVEL_SIZE(domain->mode))
1201 increase_address_space(domain, gfp);
1202
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001203 level = domain->mode - 1;
1204 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1205 address = PAGE_SIZE_ALIGN(address, page_size);
1206 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001207
1208 while (level > end_lvl) {
1209 if (!IOMMU_PTE_PRESENT(*pte)) {
1210 page = (u64 *)get_zeroed_page(gfp);
1211 if (!page)
1212 return NULL;
1213 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1214 }
1215
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001216 /* No level skipping support yet */
1217 if (PM_PTE_LEVEL(*pte) != level)
1218 return NULL;
1219
Joerg Roedel308973d2009-11-24 17:43:32 +01001220 level -= 1;
1221
1222 pte = IOMMU_PTE_PAGE(*pte);
1223
1224 if (pte_page && level == end_lvl)
1225 *pte_page = pte;
1226
1227 pte = &pte[PM_LEVEL_INDEX(level, address)];
1228 }
1229
1230 return pte;
1231}
1232
1233/*
1234 * This function checks if there is a PTE for a given dma address. If
1235 * there is one, it returns the pointer to it.
1236 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001237static u64 *fetch_pte(struct protection_domain *domain,
1238 unsigned long address,
1239 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001240{
1241 int level;
1242 u64 *pte;
1243
Joerg Roedel24cd7722010-01-19 17:27:39 +01001244 if (address > PM_LEVEL_SIZE(domain->mode))
1245 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001246
Joerg Roedel3039ca12015-04-01 14:58:48 +02001247 level = domain->mode - 1;
1248 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1249 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001250
1251 while (level > 0) {
1252
1253 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001254 if (!IOMMU_PTE_PRESENT(*pte))
1255 return NULL;
1256
Joerg Roedel24cd7722010-01-19 17:27:39 +01001257 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001258 if (PM_PTE_LEVEL(*pte) == 7 ||
1259 PM_PTE_LEVEL(*pte) == 0)
1260 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001261
1262 /* No level skipping support yet */
1263 if (PM_PTE_LEVEL(*pte) != level)
1264 return NULL;
1265
Joerg Roedel308973d2009-11-24 17:43:32 +01001266 level -= 1;
1267
Joerg Roedel24cd7722010-01-19 17:27:39 +01001268 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001269 pte = IOMMU_PTE_PAGE(*pte);
1270 pte = &pte[PM_LEVEL_INDEX(level, address)];
1271 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1272 }
1273
1274 if (PM_PTE_LEVEL(*pte) == 0x07) {
1275 unsigned long pte_mask;
1276
1277 /*
1278 * If we have a series of large PTEs, make
1279 * sure to return a pointer to the first one.
1280 */
1281 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1282 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1283 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001284 }
1285
1286 return pte;
1287}
1288
1289/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001290 * Generic mapping functions. It maps a physical address into a DMA
1291 * address space. It allocates the page table pages if necessary.
1292 * In the future it can be extended to a generic mapping function
1293 * supporting all features of AMD IOMMU page tables like level skipping
1294 * and full 64 bit address spaces.
1295 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001296static int iommu_map_page(struct protection_domain *dom,
1297 unsigned long bus_addr,
1298 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001299 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001300 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001301{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001302 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001303 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001304
Joerg Roedeld4b03662015-04-01 14:58:52 +02001305 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1306 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1307
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001308 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001309 return -EINVAL;
1310
Joerg Roedeld4b03662015-04-01 14:58:52 +02001311 count = PAGE_SIZE_PTE_COUNT(page_size);
1312 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001313
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001314 if (!pte)
1315 return -ENOMEM;
1316
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001317 for (i = 0; i < count; ++i)
1318 if (IOMMU_PTE_PRESENT(pte[i]))
1319 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001320
Joerg Roedeld4b03662015-04-01 14:58:52 +02001321 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001322 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1323 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1324 } else
1325 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1326
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001327 if (prot & IOMMU_PROT_IR)
1328 __pte |= IOMMU_PTE_IR;
1329 if (prot & IOMMU_PROT_IW)
1330 __pte |= IOMMU_PTE_IW;
1331
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001332 for (i = 0; i < count; ++i)
1333 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001334
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001335 update_domain(dom);
1336
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001337 return 0;
1338}
1339
Joerg Roedel24cd7722010-01-19 17:27:39 +01001340static unsigned long iommu_unmap_page(struct protection_domain *dom,
1341 unsigned long bus_addr,
1342 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001343{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001344 unsigned long long unmapped;
1345 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001346 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001347
Joerg Roedel24cd7722010-01-19 17:27:39 +01001348 BUG_ON(!is_power_of_2(page_size));
1349
1350 unmapped = 0;
1351
1352 while (unmapped < page_size) {
1353
Joerg Roedel71b390e2015-04-01 14:58:49 +02001354 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001355
Joerg Roedel71b390e2015-04-01 14:58:49 +02001356 if (pte) {
1357 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001358
Joerg Roedel71b390e2015-04-01 14:58:49 +02001359 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001360 for (i = 0; i < count; i++)
1361 pte[i] = 0ULL;
1362 }
1363
1364 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1365 unmapped += unmap_size;
1366 }
1367
Alex Williamson60d0ca32013-06-21 14:33:19 -06001368 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001369
1370 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001371}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001372
Joerg Roedel431b2a22008-07-11 17:14:22 +02001373/****************************************************************************
1374 *
1375 * The next functions belong to the address allocator for the dma_ops
1376 * interface functions. They work like the allocators in the other IOMMU
1377 * drivers. Its basically a bitmap which marks the allocated pages in
1378 * the aperture. Maybe it could be enhanced in the future to a more
1379 * efficient allocator.
1380 *
1381 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001382
Joerg Roedel431b2a22008-07-11 17:14:22 +02001383/*
Joerg Roedel384de722009-05-15 12:30:05 +02001384 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001385 *
1386 * called with domain->lock held
1387 */
Joerg Roedel384de722009-05-15 12:30:05 +02001388
Joerg Roedel9cabe892009-05-18 16:38:55 +02001389/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001390 * Used to reserve address ranges in the aperture (e.g. for exclusion
1391 * ranges.
1392 */
1393static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1394 unsigned long start_page,
1395 unsigned int pages)
1396{
1397 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1398
1399 if (start_page + pages > last_page)
1400 pages = last_page - start_page;
1401
1402 for (i = start_page; i < start_page + pages; ++i) {
1403 int index = i / APERTURE_RANGE_PAGES;
1404 int page = i % APERTURE_RANGE_PAGES;
1405 __set_bit(page, dom->aperture[index]->bitmap);
1406 }
1407}
1408
1409/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001410 * This function is used to add a new aperture range to an existing
1411 * aperture in case of dma_ops domain allocation or address allocation
1412 * failure.
1413 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001414static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001415 bool populate, gfp_t gfp)
1416{
1417 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +01001418 struct amd_iommu *iommu;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001419 unsigned long i, old_size, pte_pgsize;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001420
Joerg Roedelf5e97052009-05-22 12:31:53 +02001421#ifdef CONFIG_IOMMU_STRESS
1422 populate = false;
1423#endif
1424
Joerg Roedel9cabe892009-05-18 16:38:55 +02001425 if (index >= APERTURE_MAX_RANGES)
1426 return -ENOMEM;
1427
1428 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1429 if (!dma_dom->aperture[index])
1430 return -ENOMEM;
1431
1432 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1433 if (!dma_dom->aperture[index]->bitmap)
1434 goto out_free;
1435
1436 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1437
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001438 spin_lock_init(&dma_dom->aperture[index]->bitmap_lock);
1439
Joerg Roedel9cabe892009-05-18 16:38:55 +02001440 if (populate) {
1441 unsigned long address = dma_dom->aperture_size;
1442 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1443 u64 *pte, *pte_page;
1444
1445 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001446 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001447 &pte_page, gfp);
1448 if (!pte)
1449 goto out_free;
1450
1451 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1452
1453 address += APERTURE_RANGE_SIZE / 64;
1454 }
1455 }
1456
Joerg Roedel17f5b562011-07-06 17:14:44 +02001457 old_size = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001458 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1459
Joerg Roedel17f5b562011-07-06 17:14:44 +02001460 /* Reserve address range used for MSI messages */
1461 if (old_size < MSI_ADDR_BASE_LO &&
1462 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1463 unsigned long spage;
1464 int pages;
1465
1466 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1467 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1468
1469 dma_ops_reserve_addresses(dma_dom, spage, pages);
1470 }
1471
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001472 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001473 for_each_iommu(iommu) {
1474 if (iommu->exclusion_start &&
1475 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1476 && iommu->exclusion_start < dma_dom->aperture_size) {
1477 unsigned long startpage;
1478 int pages = iommu_num_pages(iommu->exclusion_start,
1479 iommu->exclusion_length,
1480 PAGE_SIZE);
1481 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1482 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1483 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001484 }
1485
1486 /*
1487 * Check for areas already mapped as present in the new aperture
1488 * range and mark those pages as reserved in the allocator. Such
1489 * mappings may already exist as a result of requested unity
1490 * mappings for devices.
1491 */
1492 for (i = dma_dom->aperture[index]->offset;
1493 i < dma_dom->aperture_size;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001494 i += pte_pgsize) {
Joerg Roedel3039ca12015-04-01 14:58:48 +02001495 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001496 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1497 continue;
1498
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001499 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1500 pte_pgsize >> 12);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001501 }
1502
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001503 update_domain(&dma_dom->domain);
1504
Joerg Roedel9cabe892009-05-18 16:38:55 +02001505 return 0;
1506
1507out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001508 update_domain(&dma_dom->domain);
1509
Joerg Roedel9cabe892009-05-18 16:38:55 +02001510 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1511
1512 kfree(dma_dom->aperture[index]);
1513 dma_dom->aperture[index] = NULL;
1514
1515 return -ENOMEM;
1516}
1517
Joerg Roedelccb50e02015-12-21 17:49:34 +01001518static dma_addr_t dma_ops_aperture_alloc(struct dma_ops_domain *dom,
1519 struct aperture_range *range,
Joerg Roedela0f51442015-12-21 16:20:09 +01001520 unsigned long pages,
Joerg Roedela0f51442015-12-21 16:20:09 +01001521 unsigned long dma_mask,
1522 unsigned long boundary_size,
1523 unsigned long align_mask)
1524{
1525 unsigned long offset, limit, flags;
1526 dma_addr_t address;
Joerg Roedelccb50e02015-12-21 17:49:34 +01001527 bool flush = false;
Joerg Roedela0f51442015-12-21 16:20:09 +01001528
1529 offset = range->offset >> PAGE_SHIFT;
1530 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1531 dma_mask >> PAGE_SHIFT);
1532
1533 spin_lock_irqsave(&range->bitmap_lock, flags);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001534 address = iommu_area_alloc(range->bitmap, limit, range->next_bit,
1535 pages, offset, boundary_size, align_mask);
Joerg Roedelccb50e02015-12-21 17:49:34 +01001536 if (address == -1) {
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001537 /* Nothing found, retry one time */
1538 address = iommu_area_alloc(range->bitmap, limit,
1539 0, pages, offset, boundary_size,
1540 align_mask);
Joerg Roedelccb50e02015-12-21 17:49:34 +01001541 flush = true;
1542 }
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001543
1544 if (address != -1)
1545 range->next_bit = address + pages;
1546
Joerg Roedela0f51442015-12-21 16:20:09 +01001547 spin_unlock_irqrestore(&range->bitmap_lock, flags);
1548
Joerg Roedelccb50e02015-12-21 17:49:34 +01001549 if (flush) {
1550 domain_flush_tlb(&dom->domain);
1551 domain_flush_complete(&dom->domain);
1552 }
1553
Joerg Roedela0f51442015-12-21 16:20:09 +01001554 return address;
1555}
1556
Joerg Roedel384de722009-05-15 12:30:05 +02001557static unsigned long dma_ops_area_alloc(struct device *dev,
1558 struct dma_ops_domain *dom,
1559 unsigned int pages,
1560 unsigned long align_mask,
Joerg Roedel05ab49e2015-12-21 17:58:26 +01001561 u64 dma_mask)
Joerg Roedel384de722009-05-15 12:30:05 +02001562{
Joerg Roedelab7032b2015-12-21 18:47:11 +01001563 unsigned long boundary_size, mask;
Joerg Roedel384de722009-05-15 12:30:05 +02001564 unsigned long address = -1;
Joerg Roedel2a874422015-12-21 18:34:47 +01001565 int start = dom->next_index;
1566 int i;
Joerg Roedel384de722009-05-15 12:30:05 +02001567
Joerg Roedele6aabee2015-05-27 09:26:09 +02001568 mask = dma_get_seg_boundary(dev);
1569
1570 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
1571 1UL << (BITS_PER_LONG - PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001572
Joerg Roedel2a874422015-12-21 18:34:47 +01001573 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1574 struct aperture_range *range;
Joerg Roedelccb50e02015-12-21 17:49:34 +01001575
Joerg Roedel2a874422015-12-21 18:34:47 +01001576 range = dom->aperture[(start + i) % APERTURE_MAX_RANGES];
1577
1578 if (!range || range->offset >= dma_mask)
1579 continue;
Joerg Roedel384de722009-05-15 12:30:05 +02001580
Joerg Roedel2a874422015-12-21 18:34:47 +01001581 address = dma_ops_aperture_alloc(dom, range, pages,
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001582 dma_mask, boundary_size,
1583 align_mask);
Joerg Roedel384de722009-05-15 12:30:05 +02001584 if (address != -1) {
Joerg Roedel2a874422015-12-21 18:34:47 +01001585 address = range->offset + (address << PAGE_SHIFT);
Joerg Roedelebaecb42015-12-21 18:11:32 +01001586 dom->next_index = i;
Joerg Roedel384de722009-05-15 12:30:05 +02001587 break;
1588 }
Joerg Roedel384de722009-05-15 12:30:05 +02001589 }
1590
1591 return address;
1592}
1593
Joerg Roedeld3086442008-06-26 21:27:57 +02001594static unsigned long dma_ops_alloc_addresses(struct device *dev,
1595 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001596 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001597 unsigned long align_mask,
1598 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001599{
Joerg Roedel266a3bd2015-12-21 18:54:24 +01001600 unsigned long address = -1;
Joerg Roedeld3086442008-06-26 21:27:57 +02001601
Joerg Roedelfe16f082009-05-22 12:27:53 +02001602#ifdef CONFIG_IOMMU_STRESS
Joerg Roedelebaecb42015-12-21 18:11:32 +01001603 dom->next_index = 0;
Joerg Roedelfe16f082009-05-22 12:27:53 +02001604#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001605
Joerg Roedel266a3bd2015-12-21 18:54:24 +01001606 while (address == -1) {
1607 address = dma_ops_area_alloc(dev, dom, pages,
1608 align_mask, dma_mask);
1609
1610 if (address == -1 && alloc_new_range(dom, true, GFP_ATOMIC))
1611 break;
1612 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001613
Joerg Roedel384de722009-05-15 12:30:05 +02001614 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001615 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001616
1617 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1618
1619 return address;
1620}
1621
Joerg Roedel431b2a22008-07-11 17:14:22 +02001622/*
1623 * The address free function.
1624 *
1625 * called with domain->lock held
1626 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001627static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1628 unsigned long address,
1629 unsigned int pages)
1630{
Joerg Roedel384de722009-05-15 12:30:05 +02001631 unsigned i = address >> APERTURE_RANGE_SHIFT;
1632 struct aperture_range *range = dom->aperture[i];
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001633 unsigned long flags;
Joerg Roedel80be3082008-11-06 14:59:05 +01001634
Joerg Roedel384de722009-05-15 12:30:05 +02001635 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1636
Joerg Roedel47bccd62009-05-22 12:40:54 +02001637#ifdef CONFIG_IOMMU_STRESS
1638 if (i < 4)
1639 return;
1640#endif
1641
Joerg Roedel4eeca8c2015-12-22 12:15:35 +01001642 if (amd_iommu_unmap_flush) {
Joerg Roedeld41ab092015-12-21 18:20:03 +01001643 domain_flush_tlb(&dom->domain);
1644 domain_flush_complete(&dom->domain);
1645 }
Joerg Roedel384de722009-05-15 12:30:05 +02001646
1647 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001648
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001649 spin_lock_irqsave(&range->bitmap_lock, flags);
Joerg Roedel4eeca8c2015-12-22 12:15:35 +01001650 if (address + pages > range->next_bit)
1651 range->next_bit = address + pages;
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001652 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001653 spin_unlock_irqrestore(&range->bitmap_lock, flags);
Joerg Roedel384de722009-05-15 12:30:05 +02001654
Joerg Roedeld3086442008-06-26 21:27:57 +02001655}
1656
Joerg Roedel431b2a22008-07-11 17:14:22 +02001657/****************************************************************************
1658 *
1659 * The next functions belong to the domain allocation. A domain is
1660 * allocated for every IOMMU as the default domain. If device isolation
1661 * is enabled, every device get its own domain. The most important thing
1662 * about domains is the page table mapping the DMA address space they
1663 * contain.
1664 *
1665 ****************************************************************************/
1666
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001667/*
1668 * This function adds a protection domain to the global protection domain list
1669 */
1670static void add_domain_to_list(struct protection_domain *domain)
1671{
1672 unsigned long flags;
1673
1674 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1675 list_add(&domain->list, &amd_iommu_pd_list);
1676 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1677}
1678
1679/*
1680 * This function removes a protection domain to the global
1681 * protection domain list
1682 */
1683static void del_domain_from_list(struct protection_domain *domain)
1684{
1685 unsigned long flags;
1686
1687 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1688 list_del(&domain->list);
1689 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1690}
1691
Joerg Roedelec487d12008-06-26 21:27:58 +02001692static u16 domain_id_alloc(void)
1693{
1694 unsigned long flags;
1695 int id;
1696
1697 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1698 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1699 BUG_ON(id == 0);
1700 if (id > 0 && id < MAX_DOMAIN_ID)
1701 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1702 else
1703 id = 0;
1704 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1705
1706 return id;
1707}
1708
Joerg Roedela2acfb72008-12-02 18:28:53 +01001709static void domain_id_free(int id)
1710{
1711 unsigned long flags;
1712
1713 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1714 if (id > 0 && id < MAX_DOMAIN_ID)
1715 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1716 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1717}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001718
Joerg Roedel5c34c402013-06-20 20:22:58 +02001719#define DEFINE_FREE_PT_FN(LVL, FN) \
1720static void free_pt_##LVL (unsigned long __pt) \
1721{ \
1722 unsigned long p; \
1723 u64 *pt; \
1724 int i; \
1725 \
1726 pt = (u64 *)__pt; \
1727 \
1728 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001729 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001730 if (!IOMMU_PTE_PRESENT(pt[i])) \
1731 continue; \
1732 \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001733 /* Large PTE? */ \
1734 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1735 PM_PTE_LEVEL(pt[i]) == 7) \
1736 continue; \
1737 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001738 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1739 FN(p); \
1740 } \
1741 free_page((unsigned long)pt); \
1742}
1743
1744DEFINE_FREE_PT_FN(l2, free_page)
1745DEFINE_FREE_PT_FN(l3, free_pt_l2)
1746DEFINE_FREE_PT_FN(l4, free_pt_l3)
1747DEFINE_FREE_PT_FN(l5, free_pt_l4)
1748DEFINE_FREE_PT_FN(l6, free_pt_l5)
1749
Joerg Roedel86db2e52008-12-02 18:20:21 +01001750static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001751{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001752 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001753
Joerg Roedel5c34c402013-06-20 20:22:58 +02001754 switch (domain->mode) {
1755 case PAGE_MODE_NONE:
1756 break;
1757 case PAGE_MODE_1_LEVEL:
1758 free_page(root);
1759 break;
1760 case PAGE_MODE_2_LEVEL:
1761 free_pt_l2(root);
1762 break;
1763 case PAGE_MODE_3_LEVEL:
1764 free_pt_l3(root);
1765 break;
1766 case PAGE_MODE_4_LEVEL:
1767 free_pt_l4(root);
1768 break;
1769 case PAGE_MODE_5_LEVEL:
1770 free_pt_l5(root);
1771 break;
1772 case PAGE_MODE_6_LEVEL:
1773 free_pt_l6(root);
1774 break;
1775 default:
1776 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001777 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001778}
1779
Joerg Roedelb16137b2011-11-21 16:50:23 +01001780static void free_gcr3_tbl_level1(u64 *tbl)
1781{
1782 u64 *ptr;
1783 int i;
1784
1785 for (i = 0; i < 512; ++i) {
1786 if (!(tbl[i] & GCR3_VALID))
1787 continue;
1788
1789 ptr = __va(tbl[i] & PAGE_MASK);
1790
1791 free_page((unsigned long)ptr);
1792 }
1793}
1794
1795static void free_gcr3_tbl_level2(u64 *tbl)
1796{
1797 u64 *ptr;
1798 int i;
1799
1800 for (i = 0; i < 512; ++i) {
1801 if (!(tbl[i] & GCR3_VALID))
1802 continue;
1803
1804 ptr = __va(tbl[i] & PAGE_MASK);
1805
1806 free_gcr3_tbl_level1(ptr);
1807 }
1808}
1809
Joerg Roedel52815b72011-11-17 17:24:28 +01001810static void free_gcr3_table(struct protection_domain *domain)
1811{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001812 if (domain->glx == 2)
1813 free_gcr3_tbl_level2(domain->gcr3_tbl);
1814 else if (domain->glx == 1)
1815 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001816 else
1817 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001818
Joerg Roedel52815b72011-11-17 17:24:28 +01001819 free_page((unsigned long)domain->gcr3_tbl);
1820}
1821
Joerg Roedel431b2a22008-07-11 17:14:22 +02001822/*
1823 * Free a domain, only used if something went wrong in the
1824 * allocation path and we need to free an already allocated page table
1825 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001826static void dma_ops_domain_free(struct dma_ops_domain *dom)
1827{
Joerg Roedel384de722009-05-15 12:30:05 +02001828 int i;
1829
Joerg Roedelec487d12008-06-26 21:27:58 +02001830 if (!dom)
1831 return;
1832
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001833 del_domain_from_list(&dom->domain);
1834
Joerg Roedel86db2e52008-12-02 18:20:21 +01001835 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001836
Joerg Roedel384de722009-05-15 12:30:05 +02001837 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1838 if (!dom->aperture[i])
1839 continue;
1840 free_page((unsigned long)dom->aperture[i]->bitmap);
1841 kfree(dom->aperture[i]);
1842 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001843
1844 kfree(dom);
1845}
1846
Joerg Roedel431b2a22008-07-11 17:14:22 +02001847/*
1848 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001849 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001850 * structures required for the dma_ops interface
1851 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001852static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001853{
1854 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001855
1856 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1857 if (!dma_dom)
1858 return NULL;
1859
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001860 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001861 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001862
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001863 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001864 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001865 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001866 dma_dom->domain.priv = dma_dom;
1867 if (!dma_dom->domain.pt_root)
1868 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001869
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001870 add_domain_to_list(&dma_dom->domain);
1871
Joerg Roedel576175c2009-11-23 19:08:46 +01001872 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001873 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001874
Joerg Roedel431b2a22008-07-11 17:14:22 +02001875 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001876 * mark the first page as allocated so we never return 0 as
1877 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001878 */
Joerg Roedel384de722009-05-15 12:30:05 +02001879 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedelebaecb42015-12-21 18:11:32 +01001880 dma_dom->next_index = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001881
Joerg Roedelec487d12008-06-26 21:27:58 +02001882
1883 return dma_dom;
1884
1885free_dma_dom:
1886 dma_ops_domain_free(dma_dom);
1887
1888 return NULL;
1889}
1890
Joerg Roedel431b2a22008-07-11 17:14:22 +02001891/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001892 * little helper function to check whether a given protection domain is a
1893 * dma_ops domain
1894 */
1895static bool dma_ops_domain(struct protection_domain *domain)
1896{
1897 return domain->flags & PD_DMA_OPS_MASK;
1898}
1899
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001900static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001901{
Joerg Roedel132bd682011-11-17 14:18:46 +01001902 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001903 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001904
Joerg Roedel132bd682011-11-17 14:18:46 +01001905 if (domain->mode != PAGE_MODE_NONE)
1906 pte_root = virt_to_phys(domain->pt_root);
1907
Joerg Roedel38ddf412008-09-11 10:38:32 +02001908 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1909 << DEV_ENTRY_MODE_SHIFT;
1910 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001911
Joerg Roedelee6c2862011-11-09 12:06:03 +01001912 flags = amd_iommu_dev_table[devid].data[1];
1913
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001914 if (ats)
1915 flags |= DTE_FLAG_IOTLB;
1916
Joerg Roedel52815b72011-11-17 17:24:28 +01001917 if (domain->flags & PD_IOMMUV2_MASK) {
1918 u64 gcr3 = __pa(domain->gcr3_tbl);
1919 u64 glx = domain->glx;
1920 u64 tmp;
1921
1922 pte_root |= DTE_FLAG_GV;
1923 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1924
1925 /* First mask out possible old values for GCR3 table */
1926 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1927 flags &= ~tmp;
1928
1929 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1930 flags &= ~tmp;
1931
1932 /* Encode GCR3 table into DTE */
1933 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1934 pte_root |= tmp;
1935
1936 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1937 flags |= tmp;
1938
1939 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1940 flags |= tmp;
1941 }
1942
Joerg Roedelee6c2862011-11-09 12:06:03 +01001943 flags &= ~(0xffffUL);
1944 flags |= domain->id;
1945
1946 amd_iommu_dev_table[devid].data[1] = flags;
1947 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001948}
1949
Joerg Roedel15898bb2009-11-24 15:39:42 +01001950static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001951{
Joerg Roedel355bf552008-12-08 12:02:41 +01001952 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001953 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1954 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001955
Joerg Roedelc5cca142009-10-09 18:31:20 +02001956 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001957}
1958
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001959static void do_attach(struct iommu_dev_data *dev_data,
1960 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001961{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001962 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001963 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001964 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001965
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001966 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001967 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001968 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001969
1970 /* Update data structures */
1971 dev_data->domain = domain;
1972 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001973
1974 /* Do reference counting */
1975 domain->dev_iommu[iommu->index] += 1;
1976 domain->dev_cnt += 1;
1977
Joerg Roedele25bfb52015-10-20 17:33:38 +02001978 /* Update device table */
1979 set_dte_entry(dev_data->devid, domain, ats);
1980 if (alias != dev_data->devid)
1981 set_dte_entry(dev_data->devid, domain, ats);
1982
Joerg Roedel6c542042011-06-09 17:07:31 +02001983 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001984}
1985
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001986static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001987{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001988 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001989 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001990
Joerg Roedel5adad992015-10-09 16:23:33 +02001991 /*
1992 * First check if the device is still attached. It might already
1993 * be detached from its domain because the generic
1994 * iommu_detach_group code detached it and we try again here in
1995 * our alias handling.
1996 */
1997 if (!dev_data->domain)
1998 return;
1999
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002000 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02002001 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02002002
Joerg Roedelc4596112009-11-20 14:57:32 +01002003 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002004 dev_data->domain->dev_iommu[iommu->index] -= 1;
2005 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002006
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002007 /* Update data structures */
2008 dev_data->domain = NULL;
2009 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002010 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002011 if (alias != dev_data->devid)
2012 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002013
2014 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002015 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002016}
2017
2018/*
2019 * If a device is not yet associated with a domain, this function does
2020 * assigns it visible for the hardware
2021 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002022static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002023 struct protection_domain *domain)
2024{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002025 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002026
Joerg Roedel272e4f92015-10-20 17:33:37 +02002027 /*
2028 * Must be called with IRQs disabled. Warn here to detect early
2029 * when its not.
2030 */
2031 WARN_ON(!irqs_disabled());
2032
Joerg Roedel15898bb2009-11-24 15:39:42 +01002033 /* lock domain */
2034 spin_lock(&domain->lock);
2035
Joerg Roedel397111a2014-08-05 17:31:51 +02002036 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002037 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002038 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002039
Joerg Roedel397111a2014-08-05 17:31:51 +02002040 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002041 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002042
Julia Lawall84fe6c12010-05-27 12:31:51 +02002043 ret = 0;
2044
2045out_unlock:
2046
Joerg Roedel355bf552008-12-08 12:02:41 +01002047 /* ready */
2048 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002049
Julia Lawall84fe6c12010-05-27 12:31:51 +02002050 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002051}
2052
Joerg Roedel52815b72011-11-17 17:24:28 +01002053
2054static void pdev_iommuv2_disable(struct pci_dev *pdev)
2055{
2056 pci_disable_ats(pdev);
2057 pci_disable_pri(pdev);
2058 pci_disable_pasid(pdev);
2059}
2060
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002061/* FIXME: Change generic reset-function to do the same */
2062static int pri_reset_while_enabled(struct pci_dev *pdev)
2063{
2064 u16 control;
2065 int pos;
2066
Joerg Roedel46277b72011-12-07 14:34:02 +01002067 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002068 if (!pos)
2069 return -EINVAL;
2070
Joerg Roedel46277b72011-12-07 14:34:02 +01002071 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2072 control |= PCI_PRI_CTRL_RESET;
2073 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002074
2075 return 0;
2076}
2077
Joerg Roedel52815b72011-11-17 17:24:28 +01002078static int pdev_iommuv2_enable(struct pci_dev *pdev)
2079{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002080 bool reset_enable;
2081 int reqs, ret;
2082
2083 /* FIXME: Hardcode number of outstanding requests for now */
2084 reqs = 32;
2085 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2086 reqs = 1;
2087 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002088
2089 /* Only allow access to user-accessible pages */
2090 ret = pci_enable_pasid(pdev, 0);
2091 if (ret)
2092 goto out_err;
2093
2094 /* First reset the PRI state of the device */
2095 ret = pci_reset_pri(pdev);
2096 if (ret)
2097 goto out_err;
2098
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002099 /* Enable PRI */
2100 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002101 if (ret)
2102 goto out_err;
2103
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002104 if (reset_enable) {
2105 ret = pri_reset_while_enabled(pdev);
2106 if (ret)
2107 goto out_err;
2108 }
2109
Joerg Roedel52815b72011-11-17 17:24:28 +01002110 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2111 if (ret)
2112 goto out_err;
2113
2114 return 0;
2115
2116out_err:
2117 pci_disable_pri(pdev);
2118 pci_disable_pasid(pdev);
2119
2120 return ret;
2121}
2122
Joerg Roedelc99afa22011-11-21 18:19:25 +01002123/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002124#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002125
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002126static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002127{
Joerg Roedela3b93122012-04-12 12:49:26 +02002128 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002129 int pos;
2130
Joerg Roedel46277b72011-12-07 14:34:02 +01002131 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002132 if (!pos)
2133 return false;
2134
Joerg Roedela3b93122012-04-12 12:49:26 +02002135 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002136
Joerg Roedela3b93122012-04-12 12:49:26 +02002137 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002138}
2139
Joerg Roedel15898bb2009-11-24 15:39:42 +01002140/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002141 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002142 * assigns it visible for the hardware
2143 */
2144static int attach_device(struct device *dev,
2145 struct protection_domain *domain)
2146{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002147 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002148 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002149 unsigned long flags;
2150 int ret;
2151
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002152 dev_data = get_dev_data(dev);
2153
Joerg Roedel52815b72011-11-17 17:24:28 +01002154 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002155 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002156 return -EINVAL;
2157
Joerg Roedel02ca2022015-07-28 16:58:49 +02002158 if (dev_data->iommu_v2) {
2159 if (pdev_iommuv2_enable(pdev) != 0)
2160 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002161
Joerg Roedel02ca2022015-07-28 16:58:49 +02002162 dev_data->ats.enabled = true;
2163 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2164 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2165 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002166 } else if (amd_iommu_iotlb_sup &&
2167 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002168 dev_data->ats.enabled = true;
2169 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2170 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002171
Joerg Roedel15898bb2009-11-24 15:39:42 +01002172 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002173 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002174 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2175
2176 /*
2177 * We might boot into a crash-kernel here. The crashed kernel
2178 * left the caches in the IOMMU dirty. So we have to flush
2179 * here to evict all dirty stuff.
2180 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002181 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002182
2183 return ret;
2184}
2185
2186/*
2187 * Removes a device from a protection domain (unlocked)
2188 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002189static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002190{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002191 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002192
Joerg Roedel272e4f92015-10-20 17:33:37 +02002193 /*
2194 * Must be called with IRQs disabled. Warn here to detect early
2195 * when its not.
2196 */
2197 WARN_ON(!irqs_disabled());
2198
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002199 if (WARN_ON(!dev_data->domain))
2200 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002201
Joerg Roedel2ca76272010-01-22 16:45:31 +01002202 domain = dev_data->domain;
2203
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002204 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002205
Joerg Roedel150952f2015-10-20 17:33:35 +02002206 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002207
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002208 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002209}
2210
2211/*
2212 * Removes a device from a protection domain (with devtable_lock held)
2213 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002214static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002215{
Joerg Roedel52815b72011-11-17 17:24:28 +01002216 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002217 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002218 unsigned long flags;
2219
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002220 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002221 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002222
Joerg Roedel355bf552008-12-08 12:02:41 +01002223 /* lock device table */
2224 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002225 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002226 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002227
Joerg Roedel02ca2022015-07-28 16:58:49 +02002228 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002229 pdev_iommuv2_disable(to_pci_dev(dev));
2230 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002231 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002232
2233 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002234}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002235
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002236static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002237{
Joerg Roedel71f77582011-06-09 19:03:15 +02002238 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002239 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002240 struct amd_iommu *iommu;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002241 u16 devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002242 int ret;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002243
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002244 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002245 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002246
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002247 devid = get_device_id(dev);
2248 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002249
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002250 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002251 if (ret) {
2252 if (ret != -ENOTSUPP)
2253 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2254 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002255
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002256 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002257 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002258 goto out;
2259 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002260 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002261
Joerg Roedel07ee8692015-05-28 18:41:42 +02002262 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002263
2264 BUG_ON(!dev_data);
2265
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002266 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002267 iommu_request_dm_for_dev(dev);
2268
2269 /* Domains are initialized for this device - have a look what we ended up with */
2270 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002271 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002272 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002273 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002274 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002275
2276out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002277 iommu_completion_wait(iommu);
2278
Joerg Roedele275a2a2008-12-10 18:27:25 +01002279 return 0;
2280}
2281
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002282static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002283{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002284 struct amd_iommu *iommu;
2285 u16 devid;
2286
2287 if (!check_device(dev))
2288 return;
2289
2290 devid = get_device_id(dev);
2291 iommu = amd_iommu_rlookup_table[devid];
2292
2293 iommu_uninit_device(dev);
2294 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002295}
2296
Joerg Roedel431b2a22008-07-11 17:14:22 +02002297/*****************************************************************************
2298 *
2299 * The next functions belong to the dma_ops mapping/unmapping code.
2300 *
2301 *****************************************************************************/
2302
2303/*
2304 * In the dma_ops path we only have the struct device. This function
2305 * finds the corresponding IOMMU, the protection domain and the
2306 * requestor id for a given device.
2307 * If the device is not yet associated with a domain this is also done
2308 * in this function.
2309 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002310static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002311{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002312 struct protection_domain *domain;
Joerg Roedel063071d2015-05-28 18:41:38 +02002313 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002314
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002315 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002316 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002317
Joerg Roedel063071d2015-05-28 18:41:38 +02002318 io_domain = iommu_get_domain_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002319 if (!io_domain)
2320 return NULL;
Joerg Roedel063071d2015-05-28 18:41:38 +02002321
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002322 domain = to_pdomain(io_domain);
2323 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002324 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002325
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002326 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002327}
2328
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002329static void update_device_table(struct protection_domain *domain)
2330{
Joerg Roedel492667d2009-11-27 13:25:47 +01002331 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002332
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002333 list_for_each_entry(dev_data, &domain->dev_list, list)
2334 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002335}
2336
2337static void update_domain(struct protection_domain *domain)
2338{
2339 if (!domain->updated)
2340 return;
2341
2342 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002343
2344 domain_flush_devices(domain);
2345 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002346
2347 domain->updated = false;
2348}
2349
Joerg Roedel431b2a22008-07-11 17:14:22 +02002350/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002351 * This function fetches the PTE for a given address in the aperture
2352 */
2353static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2354 unsigned long address)
2355{
Joerg Roedel384de722009-05-15 12:30:05 +02002356 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002357 u64 *pte, *pte_page;
2358
Joerg Roedel384de722009-05-15 12:30:05 +02002359 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2360 if (!aperture)
2361 return NULL;
2362
2363 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002364 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002365 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002366 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002367 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2368 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002369 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002370
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002371 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002372
2373 return pte;
2374}
2375
2376/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002377 * This is the generic map function. It maps one 4kb page at paddr to
2378 * the given address in the DMA address space for the domain.
2379 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002380static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002381 unsigned long address,
2382 phys_addr_t paddr,
2383 int direction)
2384{
2385 u64 *pte, __pte;
2386
2387 WARN_ON(address > dom->aperture_size);
2388
2389 paddr &= PAGE_MASK;
2390
Joerg Roedel8bda3092009-05-12 12:02:46 +02002391 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002392 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002393 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002394
2395 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2396
2397 if (direction == DMA_TO_DEVICE)
2398 __pte |= IOMMU_PTE_IR;
2399 else if (direction == DMA_FROM_DEVICE)
2400 __pte |= IOMMU_PTE_IW;
2401 else if (direction == DMA_BIDIRECTIONAL)
2402 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2403
Joerg Roedela7fb6682015-12-21 12:50:54 +01002404 WARN_ON_ONCE(*pte);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002405
2406 *pte = __pte;
2407
2408 return (dma_addr_t)address;
2409}
2410
Joerg Roedel431b2a22008-07-11 17:14:22 +02002411/*
2412 * The generic unmapping function for on page in the DMA address space.
2413 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002414static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002415 unsigned long address)
2416{
Joerg Roedel384de722009-05-15 12:30:05 +02002417 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002418 u64 *pte;
2419
2420 if (address >= dom->aperture_size)
2421 return;
2422
Joerg Roedel384de722009-05-15 12:30:05 +02002423 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2424 if (!aperture)
2425 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002426
Joerg Roedel384de722009-05-15 12:30:05 +02002427 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2428 if (!pte)
2429 return;
2430
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002431 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002432
Joerg Roedela7fb6682015-12-21 12:50:54 +01002433 WARN_ON_ONCE(!*pte);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002434
2435 *pte = 0ULL;
2436}
2437
Joerg Roedel431b2a22008-07-11 17:14:22 +02002438/*
2439 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002440 * contiguous memory region into DMA address space. It is used by all
2441 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002442 * Must be called with the domain lock held.
2443 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002444static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002445 struct dma_ops_domain *dma_dom,
2446 phys_addr_t paddr,
2447 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002448 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002449 bool align,
2450 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002451{
2452 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002453 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002454 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002455 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002456 int i;
2457
Joerg Roedele3c449f2008-10-15 22:02:11 -07002458 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002459 paddr &= PAGE_MASK;
2460
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002461 INC_STATS_COUNTER(total_map_requests);
2462
Joerg Roedelc1858972008-12-12 15:42:39 +01002463 if (pages > 1)
2464 INC_STATS_COUNTER(cross_page);
2465
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002466 if (align)
2467 align_mask = (1UL << get_order(size)) - 1;
2468
Joerg Roedel832a90c2008-09-18 15:54:23 +02002469 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2470 dma_mask);
Joerg Roedelebaecb42015-12-21 18:11:32 +01002471
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002472 if (address == DMA_ERROR_CODE)
2473 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002474
2475 start = address;
2476 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002477 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002478 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002479 goto out_unmap;
2480
Joerg Roedelcb76c322008-06-26 21:28:00 +02002481 paddr += PAGE_SIZE;
2482 start += PAGE_SIZE;
2483 }
2484 address += offset;
2485
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002486 ADD_STATS_COUNTER(alloced_io_mem, size);
2487
Joerg Roedelab7032b2015-12-21 18:47:11 +01002488 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002489 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002490 domain_flush_complete(&dma_dom->domain);
2491 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002492
Joerg Roedelcb76c322008-06-26 21:28:00 +02002493out:
2494 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002495
2496out_unmap:
2497
2498 for (--i; i >= 0; --i) {
2499 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002500 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002501 }
2502
2503 dma_ops_free_addresses(dma_dom, address, pages);
2504
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002505 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002506}
2507
Joerg Roedel431b2a22008-07-11 17:14:22 +02002508/*
2509 * Does the reverse of the __map_single function. Must be called with
2510 * the domain lock held too
2511 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002512static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002513 dma_addr_t dma_addr,
2514 size_t size,
2515 int dir)
2516{
Joerg Roedel04e04632010-09-23 16:12:48 +02002517 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002518 dma_addr_t i, start;
2519 unsigned int pages;
2520
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002521 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002522 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002523 return;
2524
Joerg Roedel04e04632010-09-23 16:12:48 +02002525 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002526 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002527 dma_addr &= PAGE_MASK;
2528 start = dma_addr;
2529
2530 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002531 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002532 start += PAGE_SIZE;
2533 }
2534
Joerg Roedel84b3a0b2015-12-21 13:23:59 +01002535 SUB_STATS_COUNTER(alloced_io_mem, size);
2536
2537 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002538}
2539
Joerg Roedel431b2a22008-07-11 17:14:22 +02002540/*
2541 * The exported map_single function for dma_ops.
2542 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002543static dma_addr_t map_page(struct device *dev, struct page *page,
2544 unsigned long offset, size_t size,
2545 enum dma_data_direction dir,
2546 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002547{
2548 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002549 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002550 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002551 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09002552 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002553
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002554 INC_STATS_COUNTER(cnt_map_single);
2555
Joerg Roedel94f6d192009-11-24 16:40:02 +01002556 domain = get_domain(dev);
2557 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002558 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002559 else if (IS_ERR(domain))
2560 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002561
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002562 dma_mask = *dev->dma_mask;
2563
Joerg Roedel4da70b92008-06-26 21:28:01 +02002564 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002565
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002566 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002567 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002568 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002569 goto out;
2570
Joerg Roedel17b124b2011-04-06 18:01:35 +02002571 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002572
2573out:
2574 spin_unlock_irqrestore(&domain->lock, flags);
2575
2576 return addr;
2577}
2578
Joerg Roedel431b2a22008-07-11 17:14:22 +02002579/*
2580 * The exported unmap_single function for dma_ops.
2581 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002582static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2583 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002584{
2585 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002586 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002587
Joerg Roedel146a6912008-12-12 15:07:12 +01002588 INC_STATS_COUNTER(cnt_unmap_single);
2589
Joerg Roedel94f6d192009-11-24 16:40:02 +01002590 domain = get_domain(dev);
2591 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002592 return;
2593
Joerg Roedel4da70b92008-06-26 21:28:01 +02002594 spin_lock_irqsave(&domain->lock, flags);
2595
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002596 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002597
Joerg Roedel17b124b2011-04-06 18:01:35 +02002598 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002599
2600 spin_unlock_irqrestore(&domain->lock, flags);
2601}
2602
Joerg Roedel431b2a22008-07-11 17:14:22 +02002603/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002604 * The exported map_sg function for dma_ops (handles scatter-gather
2605 * lists).
2606 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002607static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002608 int nelems, enum dma_data_direction dir,
2609 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002610{
2611 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002612 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002613 int i;
2614 struct scatterlist *s;
2615 phys_addr_t paddr;
2616 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002617 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002618
Joerg Roedeld03f067a2008-12-12 15:09:48 +01002619 INC_STATS_COUNTER(cnt_map_sg);
2620
Joerg Roedel94f6d192009-11-24 16:40:02 +01002621 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002622 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002623 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002624
Joerg Roedel832a90c2008-09-18 15:54:23 +02002625 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002626
Joerg Roedel65b050a2008-06-26 21:28:02 +02002627 spin_lock_irqsave(&domain->lock, flags);
2628
2629 for_each_sg(sglist, s, nelems, i) {
2630 paddr = sg_phys(s);
2631
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002632 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002633 paddr, s->length, dir, false,
2634 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002635
2636 if (s->dma_address) {
2637 s->dma_length = s->length;
2638 mapped_elems++;
2639 } else
2640 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002641 }
2642
Joerg Roedel17b124b2011-04-06 18:01:35 +02002643 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002644
2645out:
2646 spin_unlock_irqrestore(&domain->lock, flags);
2647
2648 return mapped_elems;
2649unmap:
2650 for_each_sg(sglist, s, mapped_elems, i) {
2651 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002652 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002653 s->dma_length, dir);
2654 s->dma_address = s->dma_length = 0;
2655 }
2656
2657 mapped_elems = 0;
2658
2659 goto out;
2660}
2661
Joerg Roedel431b2a22008-07-11 17:14:22 +02002662/*
2663 * The exported map_sg function for dma_ops (handles scatter-gather
2664 * lists).
2665 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002666static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002667 int nelems, enum dma_data_direction dir,
2668 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002669{
2670 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002671 struct protection_domain *domain;
2672 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002673 int i;
2674
Joerg Roedel55877a62008-12-12 15:12:14 +01002675 INC_STATS_COUNTER(cnt_unmap_sg);
2676
Joerg Roedel94f6d192009-11-24 16:40:02 +01002677 domain = get_domain(dev);
2678 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002679 return;
2680
Joerg Roedel65b050a2008-06-26 21:28:02 +02002681 spin_lock_irqsave(&domain->lock, flags);
2682
2683 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002684 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002685 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002686 s->dma_address = s->dma_length = 0;
2687 }
2688
Joerg Roedel17b124b2011-04-06 18:01:35 +02002689 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002690
2691 spin_unlock_irqrestore(&domain->lock, flags);
2692}
2693
Joerg Roedel431b2a22008-07-11 17:14:22 +02002694/*
2695 * The exported alloc_coherent function for dma_ops.
2696 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002697static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002698 dma_addr_t *dma_addr, gfp_t flag,
2699 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002700{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002701 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002702 struct protection_domain *domain;
2703 unsigned long flags;
2704 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002705
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002706 INC_STATS_COUNTER(cnt_alloc_coherent);
2707
Joerg Roedel94f6d192009-11-24 16:40:02 +01002708 domain = get_domain(dev);
2709 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002710 page = alloc_pages(flag, get_order(size));
2711 *dma_addr = page_to_phys(page);
2712 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002713 } else if (IS_ERR(domain))
2714 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002715
Joerg Roedel3b839a52015-04-01 14:58:47 +02002716 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002717 dma_mask = dev->coherent_dma_mask;
2718 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002719 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002720
Joerg Roedel3b839a52015-04-01 14:58:47 +02002721 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2722 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002723 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002724 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002725
Joerg Roedel3b839a52015-04-01 14:58:47 +02002726 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2727 get_order(size));
2728 if (!page)
2729 return NULL;
2730 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002731
Joerg Roedel832a90c2008-09-18 15:54:23 +02002732 if (!dma_mask)
2733 dma_mask = *dev->dma_mask;
2734
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002735 spin_lock_irqsave(&domain->lock, flags);
2736
Joerg Roedel3b839a52015-04-01 14:58:47 +02002737 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
Joerg Roedel832a90c2008-09-18 15:54:23 +02002738 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002739
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002740 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002741 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002742 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002743 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002744
Joerg Roedel17b124b2011-04-06 18:01:35 +02002745 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002746
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002747 spin_unlock_irqrestore(&domain->lock, flags);
2748
Joerg Roedel3b839a52015-04-01 14:58:47 +02002749 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002750
2751out_free:
2752
Joerg Roedel3b839a52015-04-01 14:58:47 +02002753 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2754 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002755
2756 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002757}
2758
Joerg Roedel431b2a22008-07-11 17:14:22 +02002759/*
2760 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002761 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002762static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002763 void *virt_addr, dma_addr_t dma_addr,
2764 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002765{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002766 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002767 unsigned long flags;
2768 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002769
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002770 INC_STATS_COUNTER(cnt_free_coherent);
2771
Joerg Roedel3b839a52015-04-01 14:58:47 +02002772 page = virt_to_page(virt_addr);
2773 size = PAGE_ALIGN(size);
2774
Joerg Roedel94f6d192009-11-24 16:40:02 +01002775 domain = get_domain(dev);
2776 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002777 goto free_mem;
2778
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002779 spin_lock_irqsave(&domain->lock, flags);
2780
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002781 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002782
Joerg Roedel17b124b2011-04-06 18:01:35 +02002783 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002784
2785 spin_unlock_irqrestore(&domain->lock, flags);
2786
2787free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002788 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2789 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002790}
2791
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002792/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002793 * This function is called by the DMA layer to find out if we can handle a
2794 * particular device. It is part of the dma_ops.
2795 */
2796static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2797{
Joerg Roedel420aef82009-11-23 16:14:57 +01002798 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002799}
2800
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002801static struct dma_map_ops amd_iommu_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002802 .alloc = alloc_coherent,
2803 .free = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002804 .map_page = map_page,
2805 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002806 .map_sg = map_sg,
2807 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002808 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002809};
2810
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002811int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002812{
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002813 return bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01002814}
2815
Joerg Roedel6631ee92008-06-26 21:28:05 +02002816int __init amd_iommu_init_dma_ops(void)
2817{
Joerg Roedel32302322015-07-28 16:58:50 +02002818 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002819 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002820
Joerg Roedel52717822015-07-28 16:58:51 +02002821 /*
2822 * In case we don't initialize SWIOTLB (actually the common case
2823 * when AMD IOMMU is enabled), make sure there are global
2824 * dma_ops set as a fall-back for devices not handled by this
2825 * driver (for example non-PCI devices).
2826 */
2827 if (!swiotlb)
2828 dma_ops = &nommu_dma_ops;
2829
Joerg Roedel7f265082008-12-12 13:50:21 +01002830 amd_iommu_stats_init();
2831
Joerg Roedel62410ee2012-06-12 16:42:43 +02002832 if (amd_iommu_unmap_flush)
2833 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2834 else
2835 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2836
Joerg Roedel6631ee92008-06-26 21:28:05 +02002837 return 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002838}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002839
2840/*****************************************************************************
2841 *
2842 * The following functions belong to the exported interface of AMD IOMMU
2843 *
2844 * This interface allows access to lower level functions of the IOMMU
2845 * like protection domain handling and assignement of devices to domains
2846 * which is not possible with the dma_ops interface.
2847 *
2848 *****************************************************************************/
2849
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002850static void cleanup_domain(struct protection_domain *domain)
2851{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002852 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002853 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002854
2855 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2856
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002857 while (!list_empty(&domain->dev_list)) {
2858 entry = list_first_entry(&domain->dev_list,
2859 struct iommu_dev_data, list);
2860 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002861 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002862
2863 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2864}
2865
Joerg Roedel26508152009-08-26 16:52:40 +02002866static void protection_domain_free(struct protection_domain *domain)
2867{
2868 if (!domain)
2869 return;
2870
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002871 del_domain_from_list(domain);
2872
Joerg Roedel26508152009-08-26 16:52:40 +02002873 if (domain->id)
2874 domain_id_free(domain->id);
2875
2876 kfree(domain);
2877}
2878
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002879static int protection_domain_init(struct protection_domain *domain)
2880{
2881 spin_lock_init(&domain->lock);
2882 mutex_init(&domain->api_lock);
2883 domain->id = domain_id_alloc();
2884 if (!domain->id)
2885 return -ENOMEM;
2886 INIT_LIST_HEAD(&domain->dev_list);
2887
2888 return 0;
2889}
2890
Joerg Roedel26508152009-08-26 16:52:40 +02002891static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002892{
2893 struct protection_domain *domain;
2894
2895 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2896 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002897 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002898
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002899 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002900 goto out_err;
2901
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002902 add_domain_to_list(domain);
2903
Joerg Roedel26508152009-08-26 16:52:40 +02002904 return domain;
2905
2906out_err:
2907 kfree(domain);
2908
2909 return NULL;
2910}
2911
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002912static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2913{
2914 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002915 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002916
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002917 switch (type) {
2918 case IOMMU_DOMAIN_UNMANAGED:
2919 pdomain = protection_domain_alloc();
2920 if (!pdomain)
2921 return NULL;
2922
2923 pdomain->mode = PAGE_MODE_3_LEVEL;
2924 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2925 if (!pdomain->pt_root) {
2926 protection_domain_free(pdomain);
2927 return NULL;
2928 }
2929
2930 pdomain->domain.geometry.aperture_start = 0;
2931 pdomain->domain.geometry.aperture_end = ~0ULL;
2932 pdomain->domain.geometry.force_aperture = true;
2933
2934 break;
2935 case IOMMU_DOMAIN_DMA:
2936 dma_domain = dma_ops_domain_alloc();
2937 if (!dma_domain) {
2938 pr_err("AMD-Vi: Failed to allocate\n");
2939 return NULL;
2940 }
2941 pdomain = &dma_domain->domain;
2942 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002943 case IOMMU_DOMAIN_IDENTITY:
2944 pdomain = protection_domain_alloc();
2945 if (!pdomain)
2946 return NULL;
2947
2948 pdomain->mode = PAGE_MODE_NONE;
2949 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002950 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002951 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002952 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002953
2954 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002955}
2956
2957static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002958{
2959 struct protection_domain *domain;
2960
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002961 if (!dom)
Joerg Roedel98383fc2008-12-02 18:34:12 +01002962 return;
2963
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002964 domain = to_pdomain(dom);
2965
Joerg Roedel98383fc2008-12-02 18:34:12 +01002966 if (domain->dev_cnt > 0)
2967 cleanup_domain(domain);
2968
2969 BUG_ON(domain->dev_cnt != 0);
2970
Joerg Roedel132bd682011-11-17 14:18:46 +01002971 if (domain->mode != PAGE_MODE_NONE)
2972 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01002973
Joerg Roedel52815b72011-11-17 17:24:28 +01002974 if (domain->flags & PD_IOMMUV2_MASK)
2975 free_gcr3_table(domain);
2976
Joerg Roedel8b408fe2010-03-08 14:20:07 +01002977 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01002978}
2979
Joerg Roedel684f2882008-12-08 12:07:44 +01002980static void amd_iommu_detach_device(struct iommu_domain *dom,
2981 struct device *dev)
2982{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002983 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002984 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002985 u16 devid;
2986
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002987 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002988 return;
2989
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002990 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002991
Joerg Roedel657cbb62009-11-23 15:26:46 +01002992 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002993 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002994
2995 iommu = amd_iommu_rlookup_table[devid];
2996 if (!iommu)
2997 return;
2998
Joerg Roedel684f2882008-12-08 12:07:44 +01002999 iommu_completion_wait(iommu);
3000}
3001
Joerg Roedel01106062008-12-02 19:34:11 +01003002static int amd_iommu_attach_device(struct iommu_domain *dom,
3003 struct device *dev)
3004{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003005 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003006 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003007 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003008 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003009
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003010 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003011 return -EINVAL;
3012
Joerg Roedel657cbb62009-11-23 15:26:46 +01003013 dev_data = dev->archdata.iommu;
3014
Joerg Roedelf62dda62011-06-09 12:55:35 +02003015 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003016 if (!iommu)
3017 return -EINVAL;
3018
Joerg Roedel657cbb62009-11-23 15:26:46 +01003019 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003020 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003021
Joerg Roedel15898bb2009-11-24 15:39:42 +01003022 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003023
3024 iommu_completion_wait(iommu);
3025
Joerg Roedel15898bb2009-11-24 15:39:42 +01003026 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003027}
3028
Joerg Roedel468e2362010-01-21 16:37:36 +01003029static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003030 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003031{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003032 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003033 int prot = 0;
3034 int ret;
3035
Joerg Roedel132bd682011-11-17 14:18:46 +01003036 if (domain->mode == PAGE_MODE_NONE)
3037 return -EINVAL;
3038
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003039 if (iommu_prot & IOMMU_READ)
3040 prot |= IOMMU_PROT_IR;
3041 if (iommu_prot & IOMMU_WRITE)
3042 prot |= IOMMU_PROT_IW;
3043
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003044 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003045 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003046 mutex_unlock(&domain->api_lock);
3047
Joerg Roedel795e74f72010-05-11 17:40:57 +02003048 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003049}
3050
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003051static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3052 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003053{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003054 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003055 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003056
Joerg Roedel132bd682011-11-17 14:18:46 +01003057 if (domain->mode == PAGE_MODE_NONE)
3058 return -EINVAL;
3059
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003060 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003061 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003062 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003063
Joerg Roedel17b124b2011-04-06 18:01:35 +02003064 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003065
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003066 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003067}
3068
Joerg Roedel645c4c82008-12-02 20:05:50 +01003069static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303070 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003071{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003072 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003073 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003074 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003075
Joerg Roedel132bd682011-11-17 14:18:46 +01003076 if (domain->mode == PAGE_MODE_NONE)
3077 return iova;
3078
Joerg Roedel3039ca12015-04-01 14:58:48 +02003079 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003080
Joerg Roedela6d41a42009-09-02 17:08:55 +02003081 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003082 return 0;
3083
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003084 offset_mask = pte_pgsize - 1;
3085 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003086
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003087 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003088}
3089
Joerg Roedelab636482014-09-05 10:48:21 +02003090static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003091{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003092 switch (cap) {
3093 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003094 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003095 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003096 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003097 case IOMMU_CAP_NOEXEC:
3098 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003099 }
3100
Joerg Roedelab636482014-09-05 10:48:21 +02003101 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003102}
3103
Joerg Roedel35cf2482015-05-28 18:41:37 +02003104static void amd_iommu_get_dm_regions(struct device *dev,
3105 struct list_head *head)
3106{
3107 struct unity_map_entry *entry;
3108 u16 devid;
3109
3110 devid = get_device_id(dev);
3111
3112 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3113 struct iommu_dm_region *region;
3114
3115 if (devid < entry->devid_start || devid > entry->devid_end)
3116 continue;
3117
3118 region = kzalloc(sizeof(*region), GFP_KERNEL);
3119 if (!region) {
3120 pr_err("Out of memory allocating dm-regions for %s\n",
3121 dev_name(dev));
3122 return;
3123 }
3124
3125 region->start = entry->address_start;
3126 region->length = entry->address_end - entry->address_start;
3127 if (entry->prot & IOMMU_PROT_IR)
3128 region->prot |= IOMMU_READ;
3129 if (entry->prot & IOMMU_PROT_IW)
3130 region->prot |= IOMMU_WRITE;
3131
3132 list_add_tail(&region->list, head);
3133 }
3134}
3135
3136static void amd_iommu_put_dm_regions(struct device *dev,
3137 struct list_head *head)
3138{
3139 struct iommu_dm_region *entry, *next;
3140
3141 list_for_each_entry_safe(entry, next, head, list)
3142 kfree(entry);
3143}
3144
Thierry Redingb22f6432014-06-27 09:03:12 +02003145static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003146 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003147 .domain_alloc = amd_iommu_domain_alloc,
3148 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003149 .attach_dev = amd_iommu_attach_device,
3150 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003151 .map = amd_iommu_map,
3152 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003153 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003154 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003155 .add_device = amd_iommu_add_device,
3156 .remove_device = amd_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02003157 .device_group = pci_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003158 .get_dm_regions = amd_iommu_get_dm_regions,
3159 .put_dm_regions = amd_iommu_put_dm_regions,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003160 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003161};
3162
Joerg Roedel0feae532009-08-26 15:26:30 +02003163/*****************************************************************************
3164 *
3165 * The next functions do a basic initialization of IOMMU for pass through
3166 * mode
3167 *
3168 * In passthrough mode the IOMMU is initialized and enabled but not used for
3169 * DMA-API translation.
3170 *
3171 *****************************************************************************/
3172
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003173/* IOMMUv2 specific functions */
3174int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3175{
3176 return atomic_notifier_chain_register(&ppr_notifier, nb);
3177}
3178EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3179
3180int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3181{
3182 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3183}
3184EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003185
3186void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3187{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003188 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003189 unsigned long flags;
3190
3191 spin_lock_irqsave(&domain->lock, flags);
3192
3193 /* Update data structure */
3194 domain->mode = PAGE_MODE_NONE;
3195 domain->updated = true;
3196
3197 /* Make changes visible to IOMMUs */
3198 update_domain(domain);
3199
3200 /* Page-table is not visible to IOMMU anymore, so free it */
3201 free_pagetable(domain);
3202
3203 spin_unlock_irqrestore(&domain->lock, flags);
3204}
3205EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003206
3207int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3208{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003209 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003210 unsigned long flags;
3211 int levels, ret;
3212
3213 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3214 return -EINVAL;
3215
3216 /* Number of GCR3 table levels required */
3217 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3218 levels += 1;
3219
3220 if (levels > amd_iommu_max_glx_val)
3221 return -EINVAL;
3222
3223 spin_lock_irqsave(&domain->lock, flags);
3224
3225 /*
3226 * Save us all sanity checks whether devices already in the
3227 * domain support IOMMUv2. Just force that the domain has no
3228 * devices attached when it is switched into IOMMUv2 mode.
3229 */
3230 ret = -EBUSY;
3231 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3232 goto out;
3233
3234 ret = -ENOMEM;
3235 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3236 if (domain->gcr3_tbl == NULL)
3237 goto out;
3238
3239 domain->glx = levels;
3240 domain->flags |= PD_IOMMUV2_MASK;
3241 domain->updated = true;
3242
3243 update_domain(domain);
3244
3245 ret = 0;
3246
3247out:
3248 spin_unlock_irqrestore(&domain->lock, flags);
3249
3250 return ret;
3251}
3252EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003253
3254static int __flush_pasid(struct protection_domain *domain, int pasid,
3255 u64 address, bool size)
3256{
3257 struct iommu_dev_data *dev_data;
3258 struct iommu_cmd cmd;
3259 int i, ret;
3260
3261 if (!(domain->flags & PD_IOMMUV2_MASK))
3262 return -EINVAL;
3263
3264 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3265
3266 /*
3267 * IOMMU TLB needs to be flushed before Device TLB to
3268 * prevent device TLB refill from IOMMU TLB
3269 */
3270 for (i = 0; i < amd_iommus_present; ++i) {
3271 if (domain->dev_iommu[i] == 0)
3272 continue;
3273
3274 ret = iommu_queue_command(amd_iommus[i], &cmd);
3275 if (ret != 0)
3276 goto out;
3277 }
3278
3279 /* Wait until IOMMU TLB flushes are complete */
3280 domain_flush_complete(domain);
3281
3282 /* Now flush device TLBs */
3283 list_for_each_entry(dev_data, &domain->dev_list, list) {
3284 struct amd_iommu *iommu;
3285 int qdep;
3286
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003287 /*
3288 There might be non-IOMMUv2 capable devices in an IOMMUv2
3289 * domain.
3290 */
3291 if (!dev_data->ats.enabled)
3292 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003293
3294 qdep = dev_data->ats.qdep;
3295 iommu = amd_iommu_rlookup_table[dev_data->devid];
3296
3297 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3298 qdep, address, size);
3299
3300 ret = iommu_queue_command(iommu, &cmd);
3301 if (ret != 0)
3302 goto out;
3303 }
3304
3305 /* Wait until all device TLBs are flushed */
3306 domain_flush_complete(domain);
3307
3308 ret = 0;
3309
3310out:
3311
3312 return ret;
3313}
3314
3315static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3316 u64 address)
3317{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003318 INC_STATS_COUNTER(invalidate_iotlb);
3319
Joerg Roedel22e266c2011-11-21 15:59:08 +01003320 return __flush_pasid(domain, pasid, address, false);
3321}
3322
3323int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3324 u64 address)
3325{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003326 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003327 unsigned long flags;
3328 int ret;
3329
3330 spin_lock_irqsave(&domain->lock, flags);
3331 ret = __amd_iommu_flush_page(domain, pasid, address);
3332 spin_unlock_irqrestore(&domain->lock, flags);
3333
3334 return ret;
3335}
3336EXPORT_SYMBOL(amd_iommu_flush_page);
3337
3338static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3339{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003340 INC_STATS_COUNTER(invalidate_iotlb_all);
3341
Joerg Roedel22e266c2011-11-21 15:59:08 +01003342 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3343 true);
3344}
3345
3346int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3347{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003348 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003349 unsigned long flags;
3350 int ret;
3351
3352 spin_lock_irqsave(&domain->lock, flags);
3353 ret = __amd_iommu_flush_tlb(domain, pasid);
3354 spin_unlock_irqrestore(&domain->lock, flags);
3355
3356 return ret;
3357}
3358EXPORT_SYMBOL(amd_iommu_flush_tlb);
3359
Joerg Roedelb16137b2011-11-21 16:50:23 +01003360static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3361{
3362 int index;
3363 u64 *pte;
3364
3365 while (true) {
3366
3367 index = (pasid >> (9 * level)) & 0x1ff;
3368 pte = &root[index];
3369
3370 if (level == 0)
3371 break;
3372
3373 if (!(*pte & GCR3_VALID)) {
3374 if (!alloc)
3375 return NULL;
3376
3377 root = (void *)get_zeroed_page(GFP_ATOMIC);
3378 if (root == NULL)
3379 return NULL;
3380
3381 *pte = __pa(root) | GCR3_VALID;
3382 }
3383
3384 root = __va(*pte & PAGE_MASK);
3385
3386 level -= 1;
3387 }
3388
3389 return pte;
3390}
3391
3392static int __set_gcr3(struct protection_domain *domain, int pasid,
3393 unsigned long cr3)
3394{
3395 u64 *pte;
3396
3397 if (domain->mode != PAGE_MODE_NONE)
3398 return -EINVAL;
3399
3400 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3401 if (pte == NULL)
3402 return -ENOMEM;
3403
3404 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3405
3406 return __amd_iommu_flush_tlb(domain, pasid);
3407}
3408
3409static int __clear_gcr3(struct protection_domain *domain, int pasid)
3410{
3411 u64 *pte;
3412
3413 if (domain->mode != PAGE_MODE_NONE)
3414 return -EINVAL;
3415
3416 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3417 if (pte == NULL)
3418 return 0;
3419
3420 *pte = 0;
3421
3422 return __amd_iommu_flush_tlb(domain, pasid);
3423}
3424
3425int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3426 unsigned long cr3)
3427{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003428 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003429 unsigned long flags;
3430 int ret;
3431
3432 spin_lock_irqsave(&domain->lock, flags);
3433 ret = __set_gcr3(domain, pasid, cr3);
3434 spin_unlock_irqrestore(&domain->lock, flags);
3435
3436 return ret;
3437}
3438EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3439
3440int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3441{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003442 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003443 unsigned long flags;
3444 int ret;
3445
3446 spin_lock_irqsave(&domain->lock, flags);
3447 ret = __clear_gcr3(domain, pasid);
3448 spin_unlock_irqrestore(&domain->lock, flags);
3449
3450 return ret;
3451}
3452EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003453
3454int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3455 int status, int tag)
3456{
3457 struct iommu_dev_data *dev_data;
3458 struct amd_iommu *iommu;
3459 struct iommu_cmd cmd;
3460
Joerg Roedel399be2f2011-12-01 16:53:47 +01003461 INC_STATS_COUNTER(complete_ppr);
3462
Joerg Roedelc99afa22011-11-21 18:19:25 +01003463 dev_data = get_dev_data(&pdev->dev);
3464 iommu = amd_iommu_rlookup_table[dev_data->devid];
3465
3466 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3467 tag, dev_data->pri_tlp);
3468
3469 return iommu_queue_command(iommu, &cmd);
3470}
3471EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003472
3473struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3474{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003475 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003476
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003477 pdomain = get_domain(&pdev->dev);
3478 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003479 return NULL;
3480
3481 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003482 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003483 return NULL;
3484
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003485 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003486}
3487EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003488
3489void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3490{
3491 struct iommu_dev_data *dev_data;
3492
3493 if (!amd_iommu_v2_supported())
3494 return;
3495
3496 dev_data = get_dev_data(&pdev->dev);
3497 dev_data->errata |= (1 << erratum);
3498}
3499EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003500
3501int amd_iommu_device_info(struct pci_dev *pdev,
3502 struct amd_iommu_device_info *info)
3503{
3504 int max_pasids;
3505 int pos;
3506
3507 if (pdev == NULL || info == NULL)
3508 return -EINVAL;
3509
3510 if (!amd_iommu_v2_supported())
3511 return -EINVAL;
3512
3513 memset(info, 0, sizeof(*info));
3514
3515 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3516 if (pos)
3517 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3518
3519 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3520 if (pos)
3521 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3522
3523 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3524 if (pos) {
3525 int features;
3526
3527 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3528 max_pasids = min(max_pasids, (1 << 20));
3529
3530 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3531 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3532
3533 features = pci_pasid_features(pdev);
3534 if (features & PCI_PASID_CAP_EXEC)
3535 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3536 if (features & PCI_PASID_CAP_PRIV)
3537 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3538 }
3539
3540 return 0;
3541}
3542EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003543
3544#ifdef CONFIG_IRQ_REMAP
3545
3546/*****************************************************************************
3547 *
3548 * Interrupt Remapping Implementation
3549 *
3550 *****************************************************************************/
3551
3552union irte {
3553 u32 val;
3554 struct {
3555 u32 valid : 1,
3556 no_fault : 1,
3557 int_type : 3,
3558 rq_eoi : 1,
3559 dm : 1,
3560 rsvd_1 : 1,
3561 destination : 8,
3562 vector : 8,
3563 rsvd_2 : 8;
3564 } fields;
3565};
3566
Jiang Liu9c724962015-04-14 10:29:52 +08003567struct irq_2_irte {
3568 u16 devid; /* Device ID for IRTE table */
3569 u16 index; /* Index into IRTE table*/
3570};
3571
Jiang Liu7c71d302015-04-13 14:11:33 +08003572struct amd_ir_data {
3573 struct irq_2_irte irq_2_irte;
3574 union irte irte_entry;
3575 union {
3576 struct msi_msg msi_entry;
3577 };
3578};
3579
3580static struct irq_chip amd_ir_chip;
3581
Joerg Roedel2b324502012-06-21 16:29:10 +02003582#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3583#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3584#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3585#define DTE_IRQ_REMAP_ENABLE 1ULL
3586
3587static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3588{
3589 u64 dte;
3590
3591 dte = amd_iommu_dev_table[devid].data[2];
3592 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3593 dte |= virt_to_phys(table->table);
3594 dte |= DTE_IRQ_REMAP_INTCTL;
3595 dte |= DTE_IRQ_TABLE_LEN;
3596 dte |= DTE_IRQ_REMAP_ENABLE;
3597
3598 amd_iommu_dev_table[devid].data[2] = dte;
3599}
3600
3601#define IRTE_ALLOCATED (~1U)
3602
3603static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3604{
3605 struct irq_remap_table *table = NULL;
3606 struct amd_iommu *iommu;
3607 unsigned long flags;
3608 u16 alias;
3609
3610 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3611
3612 iommu = amd_iommu_rlookup_table[devid];
3613 if (!iommu)
3614 goto out_unlock;
3615
3616 table = irq_lookup_table[devid];
3617 if (table)
3618 goto out;
3619
3620 alias = amd_iommu_alias_table[devid];
3621 table = irq_lookup_table[alias];
3622 if (table) {
3623 irq_lookup_table[devid] = table;
3624 set_dte_irq_entry(devid, table);
3625 iommu_flush_dte(iommu, devid);
3626 goto out;
3627 }
3628
3629 /* Nothing there yet, allocate new irq remapping table */
3630 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3631 if (!table)
3632 goto out;
3633
Joerg Roedel197887f2013-04-09 21:14:08 +02003634 /* Initialize table spin-lock */
3635 spin_lock_init(&table->lock);
3636
Joerg Roedel2b324502012-06-21 16:29:10 +02003637 if (ioapic)
3638 /* Keep the first 32 indexes free for IOAPIC interrupts */
3639 table->min_index = 32;
3640
3641 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3642 if (!table->table) {
3643 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003644 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003645 goto out;
3646 }
3647
3648 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3649
3650 if (ioapic) {
3651 int i;
3652
3653 for (i = 0; i < 32; ++i)
3654 table->table[i] = IRTE_ALLOCATED;
3655 }
3656
3657 irq_lookup_table[devid] = table;
3658 set_dte_irq_entry(devid, table);
3659 iommu_flush_dte(iommu, devid);
3660 if (devid != alias) {
3661 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003662 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003663 iommu_flush_dte(iommu, alias);
3664 }
3665
3666out:
3667 iommu_completion_wait(iommu);
3668
3669out_unlock:
3670 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3671
3672 return table;
3673}
3674
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003675static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003676{
3677 struct irq_remap_table *table;
3678 unsigned long flags;
3679 int index, c;
3680
3681 table = get_irq_table(devid, false);
3682 if (!table)
3683 return -ENODEV;
3684
3685 spin_lock_irqsave(&table->lock, flags);
3686
3687 /* Scan table for free entries */
3688 for (c = 0, index = table->min_index;
3689 index < MAX_IRQS_PER_TABLE;
3690 ++index) {
3691 if (table->table[index] == 0)
3692 c += 1;
3693 else
3694 c = 0;
3695
3696 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003697 for (; c != 0; --c)
3698 table->table[index - c + 1] = IRTE_ALLOCATED;
3699
3700 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003701 goto out;
3702 }
3703 }
3704
3705 index = -ENOSPC;
3706
3707out:
3708 spin_unlock_irqrestore(&table->lock, flags);
3709
3710 return index;
3711}
3712
Joerg Roedel2b324502012-06-21 16:29:10 +02003713static int modify_irte(u16 devid, int index, union irte irte)
3714{
3715 struct irq_remap_table *table;
3716 struct amd_iommu *iommu;
3717 unsigned long flags;
3718
3719 iommu = amd_iommu_rlookup_table[devid];
3720 if (iommu == NULL)
3721 return -EINVAL;
3722
3723 table = get_irq_table(devid, false);
3724 if (!table)
3725 return -ENOMEM;
3726
3727 spin_lock_irqsave(&table->lock, flags);
3728 table->table[index] = irte.val;
3729 spin_unlock_irqrestore(&table->lock, flags);
3730
3731 iommu_flush_irt(iommu, devid);
3732 iommu_completion_wait(iommu);
3733
3734 return 0;
3735}
3736
3737static void free_irte(u16 devid, int index)
3738{
3739 struct irq_remap_table *table;
3740 struct amd_iommu *iommu;
3741 unsigned long flags;
3742
3743 iommu = amd_iommu_rlookup_table[devid];
3744 if (iommu == NULL)
3745 return;
3746
3747 table = get_irq_table(devid, false);
3748 if (!table)
3749 return;
3750
3751 spin_lock_irqsave(&table->lock, flags);
3752 table->table[index] = 0;
3753 spin_unlock_irqrestore(&table->lock, flags);
3754
3755 iommu_flush_irt(iommu, devid);
3756 iommu_completion_wait(iommu);
3757}
3758
Jiang Liu7c71d302015-04-13 14:11:33 +08003759static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003760{
Jiang Liu7c71d302015-04-13 14:11:33 +08003761 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003762
Jiang Liu7c71d302015-04-13 14:11:33 +08003763 switch (info->type) {
3764 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3765 devid = get_ioapic_devid(info->ioapic_id);
3766 break;
3767 case X86_IRQ_ALLOC_TYPE_HPET:
3768 devid = get_hpet_devid(info->hpet_id);
3769 break;
3770 case X86_IRQ_ALLOC_TYPE_MSI:
3771 case X86_IRQ_ALLOC_TYPE_MSIX:
3772 devid = get_device_id(&info->msi_dev->dev);
3773 break;
3774 default:
3775 BUG_ON(1);
3776 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003777 }
3778
Jiang Liu7c71d302015-04-13 14:11:33 +08003779 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003780}
3781
Jiang Liu7c71d302015-04-13 14:11:33 +08003782static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003783{
Jiang Liu7c71d302015-04-13 14:11:33 +08003784 struct amd_iommu *iommu;
3785 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003786
Jiang Liu7c71d302015-04-13 14:11:33 +08003787 if (!info)
3788 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003789
Jiang Liu7c71d302015-04-13 14:11:33 +08003790 devid = get_devid(info);
3791 if (devid >= 0) {
3792 iommu = amd_iommu_rlookup_table[devid];
3793 if (iommu)
3794 return iommu->ir_domain;
3795 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003796
Jiang Liu7c71d302015-04-13 14:11:33 +08003797 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003798}
3799
Jiang Liu7c71d302015-04-13 14:11:33 +08003800static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003801{
Jiang Liu7c71d302015-04-13 14:11:33 +08003802 struct amd_iommu *iommu;
3803 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003804
Jiang Liu7c71d302015-04-13 14:11:33 +08003805 if (!info)
3806 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003807
Jiang Liu7c71d302015-04-13 14:11:33 +08003808 switch (info->type) {
3809 case X86_IRQ_ALLOC_TYPE_MSI:
3810 case X86_IRQ_ALLOC_TYPE_MSIX:
3811 devid = get_device_id(&info->msi_dev->dev);
3812 if (devid >= 0) {
3813 iommu = amd_iommu_rlookup_table[devid];
3814 if (iommu)
3815 return iommu->msi_domain;
3816 }
3817 break;
3818 default:
3819 break;
3820 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003821
Jiang Liu7c71d302015-04-13 14:11:33 +08003822 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02003823}
3824
Joerg Roedel6b474b82012-06-26 16:46:04 +02003825struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02003826 .prepare = amd_iommu_prepare,
3827 .enable = amd_iommu_enable,
3828 .disable = amd_iommu_disable,
3829 .reenable = amd_iommu_reenable,
3830 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08003831 .get_ir_irq_domain = get_ir_irq_domain,
3832 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02003833};
Jiang Liu7c71d302015-04-13 14:11:33 +08003834
3835static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3836 struct irq_cfg *irq_cfg,
3837 struct irq_alloc_info *info,
3838 int devid, int index, int sub_handle)
3839{
3840 struct irq_2_irte *irte_info = &data->irq_2_irte;
3841 struct msi_msg *msg = &data->msi_entry;
3842 union irte *irte = &data->irte_entry;
3843 struct IO_APIC_route_entry *entry;
3844
Jiang Liu7c71d302015-04-13 14:11:33 +08003845 data->irq_2_irte.devid = devid;
3846 data->irq_2_irte.index = index + sub_handle;
3847
3848 /* Setup IRTE for IOMMU */
3849 irte->val = 0;
3850 irte->fields.vector = irq_cfg->vector;
3851 irte->fields.int_type = apic->irq_delivery_mode;
3852 irte->fields.destination = irq_cfg->dest_apicid;
3853 irte->fields.dm = apic->irq_dest_mode;
3854 irte->fields.valid = 1;
3855
3856 switch (info->type) {
3857 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3858 /* Setup IOAPIC entry */
3859 entry = info->ioapic_entry;
3860 info->ioapic_entry = NULL;
3861 memset(entry, 0, sizeof(*entry));
3862 entry->vector = index;
3863 entry->mask = 0;
3864 entry->trigger = info->ioapic_trigger;
3865 entry->polarity = info->ioapic_polarity;
3866 /* Mask level triggered irqs. */
3867 if (info->ioapic_trigger)
3868 entry->mask = 1;
3869 break;
3870
3871 case X86_IRQ_ALLOC_TYPE_HPET:
3872 case X86_IRQ_ALLOC_TYPE_MSI:
3873 case X86_IRQ_ALLOC_TYPE_MSIX:
3874 msg->address_hi = MSI_ADDR_BASE_HI;
3875 msg->address_lo = MSI_ADDR_BASE_LO;
3876 msg->data = irte_info->index;
3877 break;
3878
3879 default:
3880 BUG_ON(1);
3881 break;
3882 }
3883}
3884
3885static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
3886 unsigned int nr_irqs, void *arg)
3887{
3888 struct irq_alloc_info *info = arg;
3889 struct irq_data *irq_data;
3890 struct amd_ir_data *data;
3891 struct irq_cfg *cfg;
3892 int i, ret, devid;
3893 int index = -1;
3894
3895 if (!info)
3896 return -EINVAL;
3897 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
3898 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
3899 return -EINVAL;
3900
3901 /*
3902 * With IRQ remapping enabled, don't need contiguous CPU vectors
3903 * to support multiple MSI interrupts.
3904 */
3905 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
3906 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
3907
3908 devid = get_devid(info);
3909 if (devid < 0)
3910 return -EINVAL;
3911
3912 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
3913 if (ret < 0)
3914 return ret;
3915
Jiang Liu7c71d302015-04-13 14:11:33 +08003916 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
3917 if (get_irq_table(devid, true))
3918 index = info->ioapic_pin;
3919 else
3920 ret = -ENOMEM;
3921 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003922 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08003923 }
3924 if (index < 0) {
3925 pr_warn("Failed to allocate IRTE\n");
Jiang Liu7c71d302015-04-13 14:11:33 +08003926 goto out_free_parent;
3927 }
3928
3929 for (i = 0; i < nr_irqs; i++) {
3930 irq_data = irq_domain_get_irq_data(domain, virq + i);
3931 cfg = irqd_cfg(irq_data);
3932 if (!irq_data || !cfg) {
3933 ret = -EINVAL;
3934 goto out_free_data;
3935 }
3936
Joerg Roedela130e692015-08-13 11:07:25 +02003937 ret = -ENOMEM;
3938 data = kzalloc(sizeof(*data), GFP_KERNEL);
3939 if (!data)
3940 goto out_free_data;
3941
Jiang Liu7c71d302015-04-13 14:11:33 +08003942 irq_data->hwirq = (devid << 16) + i;
3943 irq_data->chip_data = data;
3944 irq_data->chip = &amd_ir_chip;
3945 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
3946 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
3947 }
Joerg Roedela130e692015-08-13 11:07:25 +02003948
Jiang Liu7c71d302015-04-13 14:11:33 +08003949 return 0;
3950
3951out_free_data:
3952 for (i--; i >= 0; i--) {
3953 irq_data = irq_domain_get_irq_data(domain, virq + i);
3954 if (irq_data)
3955 kfree(irq_data->chip_data);
3956 }
3957 for (i = 0; i < nr_irqs; i++)
3958 free_irte(devid, index + i);
3959out_free_parent:
3960 irq_domain_free_irqs_common(domain, virq, nr_irqs);
3961 return ret;
3962}
3963
3964static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
3965 unsigned int nr_irqs)
3966{
3967 struct irq_2_irte *irte_info;
3968 struct irq_data *irq_data;
3969 struct amd_ir_data *data;
3970 int i;
3971
3972 for (i = 0; i < nr_irqs; i++) {
3973 irq_data = irq_domain_get_irq_data(domain, virq + i);
3974 if (irq_data && irq_data->chip_data) {
3975 data = irq_data->chip_data;
3976 irte_info = &data->irq_2_irte;
3977 free_irte(irte_info->devid, irte_info->index);
3978 kfree(data);
3979 }
3980 }
3981 irq_domain_free_irqs_common(domain, virq, nr_irqs);
3982}
3983
3984static void irq_remapping_activate(struct irq_domain *domain,
3985 struct irq_data *irq_data)
3986{
3987 struct amd_ir_data *data = irq_data->chip_data;
3988 struct irq_2_irte *irte_info = &data->irq_2_irte;
3989
3990 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
3991}
3992
3993static void irq_remapping_deactivate(struct irq_domain *domain,
3994 struct irq_data *irq_data)
3995{
3996 struct amd_ir_data *data = irq_data->chip_data;
3997 struct irq_2_irte *irte_info = &data->irq_2_irte;
3998 union irte entry;
3999
4000 entry.val = 0;
4001 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4002}
4003
4004static struct irq_domain_ops amd_ir_domain_ops = {
4005 .alloc = irq_remapping_alloc,
4006 .free = irq_remapping_free,
4007 .activate = irq_remapping_activate,
4008 .deactivate = irq_remapping_deactivate,
4009};
4010
4011static int amd_ir_set_affinity(struct irq_data *data,
4012 const struct cpumask *mask, bool force)
4013{
4014 struct amd_ir_data *ir_data = data->chip_data;
4015 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4016 struct irq_cfg *cfg = irqd_cfg(data);
4017 struct irq_data *parent = data->parent_data;
4018 int ret;
4019
4020 ret = parent->chip->irq_set_affinity(parent, mask, force);
4021 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4022 return ret;
4023
4024 /*
4025 * Atomically updates the IRTE with the new destination, vector
4026 * and flushes the interrupt entry cache.
4027 */
4028 ir_data->irte_entry.fields.vector = cfg->vector;
4029 ir_data->irte_entry.fields.destination = cfg->dest_apicid;
4030 modify_irte(irte_info->devid, irte_info->index, ir_data->irte_entry);
4031
4032 /*
4033 * After this point, all the interrupts will start arriving
4034 * at the new destination. So, time to cleanup the previous
4035 * vector allocation.
4036 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004037 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004038
4039 return IRQ_SET_MASK_OK_DONE;
4040}
4041
4042static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4043{
4044 struct amd_ir_data *ir_data = irq_data->chip_data;
4045
4046 *msg = ir_data->msi_entry;
4047}
4048
4049static struct irq_chip amd_ir_chip = {
4050 .irq_ack = ir_ack_apic_edge,
4051 .irq_set_affinity = amd_ir_set_affinity,
4052 .irq_compose_msi_msg = ir_compose_msi_msg,
4053};
4054
4055int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4056{
4057 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4058 if (!iommu->ir_domain)
4059 return -ENOMEM;
4060
4061 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4062 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4063
4064 return 0;
4065}
Joerg Roedel2b324502012-06-21 16:29:10 +02004066#endif