blob: 093bd526c94951b676032d0ea84bcbd063b50e42 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel0feae532009-08-26 15:26:30 +020044/*
45 * Domain for untranslated devices - only allocated
46 * if iommu=pt passed on kernel cmd line.
47 */
48static struct protection_domain *pt_domain;
49
Joerg Roedel26961ef2008-12-03 17:00:17 +010050static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010051
Joerg Roedel431b2a22008-07-11 17:14:22 +020052/*
53 * general struct to manage commands send to an IOMMU
54 */
Joerg Roedeld6449532008-07-11 17:14:28 +020055struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020056 u32 data[4];
57};
58
Joerg Roedelbd0e5212008-06-26 21:27:56 +020059static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
60 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010061static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020062static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020063 unsigned long address, int end_lvl,
64 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020065static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
66 unsigned long start_page,
67 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020068static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020069static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020070 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020071static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070072
Joerg Roedel7f265082008-12-12 13:50:21 +010073#ifdef CONFIG_AMD_IOMMU_STATS
74
75/*
76 * Initialization code for statistics collection
77 */
78
Joerg Roedelda49f6d2008-12-12 14:59:58 +010079DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010080DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010081DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +010082DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010083DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010084DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010085DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010086DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010087DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010088DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010089DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010090DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010091
Joerg Roedel7f265082008-12-12 13:50:21 +010092static struct dentry *stats_dir;
93static struct dentry *de_isolate;
94static struct dentry *de_fflush;
95
96static void amd_iommu_stats_add(struct __iommu_counter *cnt)
97{
98 if (stats_dir == NULL)
99 return;
100
101 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
102 &cnt->value);
103}
104
105static void amd_iommu_stats_init(void)
106{
107 stats_dir = debugfs_create_dir("amd-iommu", NULL);
108 if (stats_dir == NULL)
109 return;
110
111 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
112 (u32 *)&amd_iommu_isolate);
113
114 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
115 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100116
117 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100118 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100119 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100120 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100121 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100122 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100123 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100124 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100125 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100126 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100127 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100128 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100129}
130
131#endif
132
Joerg Roedel431b2a22008-07-11 17:14:22 +0200133/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200134static int iommu_has_npcache(struct amd_iommu *iommu)
135{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100136 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200137}
138
Joerg Roedel431b2a22008-07-11 17:14:22 +0200139/****************************************************************************
140 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200141 * Interrupt handling functions
142 *
143 ****************************************************************************/
144
Joerg Roedele3e59872009-09-03 14:02:10 +0200145static void dump_dte_entry(u16 devid)
146{
147 int i;
148
149 for (i = 0; i < 8; ++i)
150 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
151 amd_iommu_dev_table[devid].data[i]);
152}
153
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200154static void dump_command(unsigned long phys_addr)
155{
156 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
157 int i;
158
159 for (i = 0; i < 4; ++i)
160 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
161}
162
Joerg Roedela345b232009-09-03 15:01:43 +0200163static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200164{
165 u32 *event = __evt;
166 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
167 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
168 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
169 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
170 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
171
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200172 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200173
174 switch (type) {
175 case EVENT_TYPE_ILL_DEV:
176 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
177 "address=0x%016llx flags=0x%04x]\n",
178 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
179 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200180 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200181 break;
182 case EVENT_TYPE_IO_FAULT:
183 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
184 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
185 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
186 domid, address, flags);
187 break;
188 case EVENT_TYPE_DEV_TAB_ERR:
189 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
190 "address=0x%016llx flags=0x%04x]\n",
191 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
192 address, flags);
193 break;
194 case EVENT_TYPE_PAGE_TAB_ERR:
195 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
196 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
197 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
198 domid, address, flags);
199 break;
200 case EVENT_TYPE_ILL_CMD:
201 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200202 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200203 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200204 break;
205 case EVENT_TYPE_CMD_HARD_ERR:
206 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
207 "flags=0x%04x]\n", address, flags);
208 break;
209 case EVENT_TYPE_IOTLB_INV_TO:
210 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
211 "address=0x%016llx]\n",
212 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
213 address);
214 break;
215 case EVENT_TYPE_INV_DEV_REQ:
216 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
217 "address=0x%016llx flags=0x%04x]\n",
218 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
219 address, flags);
220 break;
221 default:
222 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
223 }
224}
225
226static void iommu_poll_events(struct amd_iommu *iommu)
227{
228 u32 head, tail;
229 unsigned long flags;
230
231 spin_lock_irqsave(&iommu->lock, flags);
232
233 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
234 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
235
236 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200237 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200238 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
239 }
240
241 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
242
243 spin_unlock_irqrestore(&iommu->lock, flags);
244}
245
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200246irqreturn_t amd_iommu_int_handler(int irq, void *data)
247{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200248 struct amd_iommu *iommu;
249
Joerg Roedel3bd22172009-05-04 15:06:20 +0200250 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200251 iommu_poll_events(iommu);
252
253 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200254}
255
256/****************************************************************************
257 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200258 * IOMMU command queuing functions
259 *
260 ****************************************************************************/
261
262/*
263 * Writes the command to the IOMMUs command buffer and informs the
264 * hardware about the new command. Must be called with iommu->lock held.
265 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200266static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200267{
268 u32 tail, head;
269 u8 *target;
270
271 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200272 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200273 memcpy_toio(target, cmd, sizeof(*cmd));
274 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
275 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
276 if (tail == head)
277 return -ENOMEM;
278 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
279
280 return 0;
281}
282
Joerg Roedel431b2a22008-07-11 17:14:22 +0200283/*
284 * General queuing function for commands. Takes iommu->lock and calls
285 * __iommu_queue_command().
286 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200287static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200288{
289 unsigned long flags;
290 int ret;
291
292 spin_lock_irqsave(&iommu->lock, flags);
293 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100294 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100295 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200296 spin_unlock_irqrestore(&iommu->lock, flags);
297
298 return ret;
299}
300
Joerg Roedel431b2a22008-07-11 17:14:22 +0200301/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100302 * This function waits until an IOMMU has completed a completion
303 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200304 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100305static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200306{
Joerg Roedel8d201962008-12-02 20:34:41 +0100307 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200308 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100309 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200310
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100311 INC_STATS_COUNTER(compl_wait);
312
Joerg Roedel136f78a2008-07-11 17:14:27 +0200313 while (!ready && (i < EXIT_LOOP_COUNT)) {
314 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200315 /* wait for the bit to become one */
316 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
317 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200318 }
319
Joerg Roedel519c31b2008-08-14 19:55:15 +0200320 /* set bit back to zero */
321 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
322 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
323
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200324 if (unlikely(i == EXIT_LOOP_COUNT)) {
325 spin_unlock(&iommu->lock);
326 reset_iommu_command_buffer(iommu);
327 spin_lock(&iommu->lock);
328 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100329}
330
331/*
332 * This function queues a completion wait command into the command
333 * buffer of an IOMMU
334 */
335static int __iommu_completion_wait(struct amd_iommu *iommu)
336{
337 struct iommu_cmd cmd;
338
339 memset(&cmd, 0, sizeof(cmd));
340 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
341 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
342
343 return __iommu_queue_command(iommu, &cmd);
344}
345
346/*
347 * This function is called whenever we need to ensure that the IOMMU has
348 * completed execution of all commands we sent. It sends a
349 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
350 * us about that by writing a value to a physical address we pass with
351 * the command.
352 */
353static int iommu_completion_wait(struct amd_iommu *iommu)
354{
355 int ret = 0;
356 unsigned long flags;
357
358 spin_lock_irqsave(&iommu->lock, flags);
359
360 if (!iommu->need_sync)
361 goto out;
362
363 ret = __iommu_completion_wait(iommu);
364
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100365 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100366
367 if (ret)
368 goto out;
369
370 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100371
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200372out:
373 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200374
375 return 0;
376}
377
Joerg Roedel431b2a22008-07-11 17:14:22 +0200378/*
379 * Command send function for invalidating a device table entry
380 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200381static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
382{
Joerg Roedeld6449532008-07-11 17:14:28 +0200383 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200384 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200385
386 BUG_ON(iommu == NULL);
387
388 memset(&cmd, 0, sizeof(cmd));
389 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
390 cmd.data[0] = devid;
391
Joerg Roedelee2fa742008-09-17 13:47:25 +0200392 ret = iommu_queue_command(iommu, &cmd);
393
Joerg Roedelee2fa742008-09-17 13:47:25 +0200394 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200395}
396
Joerg Roedel237b6f32008-12-02 20:54:37 +0100397static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
398 u16 domid, int pde, int s)
399{
400 memset(cmd, 0, sizeof(*cmd));
401 address &= PAGE_MASK;
402 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
403 cmd->data[1] |= domid;
404 cmd->data[2] = lower_32_bits(address);
405 cmd->data[3] = upper_32_bits(address);
406 if (s) /* size bit - we flush more than one 4kb page */
407 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
408 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
409 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
410}
411
Joerg Roedel431b2a22008-07-11 17:14:22 +0200412/*
413 * Generic command send function for invalidaing TLB entries
414 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200415static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
416 u64 address, u16 domid, int pde, int s)
417{
Joerg Roedeld6449532008-07-11 17:14:28 +0200418 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200419 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200420
Joerg Roedel237b6f32008-12-02 20:54:37 +0100421 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200422
Joerg Roedelee2fa742008-09-17 13:47:25 +0200423 ret = iommu_queue_command(iommu, &cmd);
424
Joerg Roedelee2fa742008-09-17 13:47:25 +0200425 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200426}
427
Joerg Roedel431b2a22008-07-11 17:14:22 +0200428/*
429 * TLB invalidation function which is called from the mapping functions.
430 * It invalidates a single PTE if the range to flush is within a single
431 * page. Otherwise it flushes the whole TLB of the IOMMU.
432 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200433static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
434 u64 address, size_t size)
435{
Joerg Roedel999ba412008-07-03 19:35:08 +0200436 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700437 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200438
439 address &= PAGE_MASK;
440
Joerg Roedel999ba412008-07-03 19:35:08 +0200441 if (pages > 1) {
442 /*
443 * If we have to flush more than one page, flush all
444 * TLB entries for this domain
445 */
446 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
447 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200448 }
449
Joerg Roedel999ba412008-07-03 19:35:08 +0200450 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
451
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200452 return 0;
453}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200454
Joerg Roedel1c655772008-09-04 18:40:05 +0200455/* Flush the whole IO/TLB for a given protection domain */
456static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
457{
458 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
459
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100460 INC_STATS_COUNTER(domain_flush_single);
461
Joerg Roedel1c655772008-09-04 18:40:05 +0200462 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
463}
464
Chris Wright42a49f92009-06-15 15:42:00 +0200465/* Flush the whole IO/TLB for a given protection domain - including PDE */
466static void iommu_flush_tlb_pde(struct amd_iommu *iommu, u16 domid)
467{
468 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
469
470 INC_STATS_COUNTER(domain_flush_single);
471
472 iommu_queue_inv_iommu_pages(iommu, address, domid, 1, 1);
473}
474
Joerg Roedel43f49602008-12-02 21:01:12 +0100475/*
Joerg Roedele394d722009-09-03 15:28:33 +0200476 * This function flushes one domain on one IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100477 */
Joerg Roedele394d722009-09-03 15:28:33 +0200478static void flush_domain_on_iommu(struct amd_iommu *iommu, u16 domid)
Joerg Roedel43f49602008-12-02 21:01:12 +0100479{
Joerg Roedel43f49602008-12-02 21:01:12 +0100480 struct iommu_cmd cmd;
Joerg Roedele394d722009-09-03 15:28:33 +0200481 unsigned long flags;
Joerg Roedel18811f52008-12-12 15:48:28 +0100482
Joerg Roedel43f49602008-12-02 21:01:12 +0100483 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
484 domid, 1, 1);
485
Joerg Roedele394d722009-09-03 15:28:33 +0200486 spin_lock_irqsave(&iommu->lock, flags);
487 __iommu_queue_command(iommu, &cmd);
488 __iommu_completion_wait(iommu);
489 __iommu_wait_for_completion(iommu);
490 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel43f49602008-12-02 21:01:12 +0100491}
Joerg Roedel43f49602008-12-02 21:01:12 +0100492
Joerg Roedele394d722009-09-03 15:28:33 +0200493static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200494{
495 int i;
496
497 for (i = 1; i < MAX_DOMAIN_ID; ++i) {
498 if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
499 continue;
Joerg Roedele394d722009-09-03 15:28:33 +0200500 flush_domain_on_iommu(iommu, i);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200501 }
Joerg Roedele394d722009-09-03 15:28:33 +0200502
503}
504
505/*
506 * This function is used to flush the IO/TLB for a given protection domain
507 * on every IOMMU in the system
508 */
509static void iommu_flush_domain(u16 domid)
510{
511 struct amd_iommu *iommu;
512
513 INC_STATS_COUNTER(domain_flush_all);
514
515 for_each_iommu(iommu)
516 flush_domain_on_iommu(iommu, domid);
517}
518
519void amd_iommu_flush_all_domains(void)
520{
521 struct amd_iommu *iommu;
522
523 for_each_iommu(iommu)
524 flush_all_domains_on_iommu(iommu);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200525}
526
Joerg Roedeld586d782009-09-03 15:39:23 +0200527static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
528{
529 int i;
530
531 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
532 if (iommu != amd_iommu_rlookup_table[i])
533 continue;
534
535 iommu_queue_inv_dev_entry(iommu, i);
536 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200537 }
538}
539
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200540static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200541{
542 struct amd_iommu *iommu;
543 int i;
544
545 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200546 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
547 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200548 continue;
549
550 iommu = amd_iommu_rlookup_table[i];
551 if (!iommu)
552 continue;
553
554 iommu_queue_inv_dev_entry(iommu, i);
555 iommu_completion_wait(iommu);
556 }
557}
558
Joerg Roedela345b232009-09-03 15:01:43 +0200559static void reset_iommu_command_buffer(struct amd_iommu *iommu)
560{
561 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
562
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200563 if (iommu->reset_in_progress)
564 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
565
566 iommu->reset_in_progress = true;
567
Joerg Roedela345b232009-09-03 15:01:43 +0200568 amd_iommu_reset_cmd_buffer(iommu);
569 flush_all_devices_for_iommu(iommu);
570 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200571
572 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200573}
574
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200575void amd_iommu_flush_all_devices(void)
576{
577 flush_devices_by_domain(NULL);
578}
579
Joerg Roedel431b2a22008-07-11 17:14:22 +0200580/****************************************************************************
581 *
582 * The functions below are used the create the page table mappings for
583 * unity mapped regions.
584 *
585 ****************************************************************************/
586
587/*
588 * Generic mapping functions. It maps a physical address into a DMA
589 * address space. It allocates the page table pages if necessary.
590 * In the future it can be extended to a generic mapping function
591 * supporting all features of AMD IOMMU page tables like level skipping
592 * and full 64 bit address spaces.
593 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100594static int iommu_map_page(struct protection_domain *dom,
595 unsigned long bus_addr,
596 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200597 int prot,
598 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200599{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200600 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200601
602 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100603 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200604
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200605 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
606 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
607
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200608 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200609 return -EINVAL;
610
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200611 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200612
613 if (IOMMU_PTE_PRESENT(*pte))
614 return -EBUSY;
615
616 __pte = phys_addr | IOMMU_PTE_P;
617 if (prot & IOMMU_PROT_IR)
618 __pte |= IOMMU_PTE_IR;
619 if (prot & IOMMU_PROT_IW)
620 __pte |= IOMMU_PTE_IW;
621
622 *pte = __pte;
623
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200624 update_domain(dom);
625
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200626 return 0;
627}
628
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100629static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200630 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100631{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200632 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100633
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200634 if (pte)
635 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100636}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100637
Joerg Roedel431b2a22008-07-11 17:14:22 +0200638/*
639 * This function checks if a specific unity mapping entry is needed for
640 * this specific IOMMU.
641 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200642static int iommu_for_unity_map(struct amd_iommu *iommu,
643 struct unity_map_entry *entry)
644{
645 u16 bdf, i;
646
647 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
648 bdf = amd_iommu_alias_table[i];
649 if (amd_iommu_rlookup_table[bdf] == iommu)
650 return 1;
651 }
652
653 return 0;
654}
655
Joerg Roedel431b2a22008-07-11 17:14:22 +0200656/*
657 * Init the unity mappings for a specific IOMMU in the system
658 *
659 * Basically iterates over all unity mapping entries and applies them to
660 * the default domain DMA of that IOMMU if necessary.
661 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200662static int iommu_init_unity_mappings(struct amd_iommu *iommu)
663{
664 struct unity_map_entry *entry;
665 int ret;
666
667 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
668 if (!iommu_for_unity_map(iommu, entry))
669 continue;
670 ret = dma_ops_unity_map(iommu->default_dom, entry);
671 if (ret)
672 return ret;
673 }
674
675 return 0;
676}
677
Joerg Roedel431b2a22008-07-11 17:14:22 +0200678/*
679 * This function actually applies the mapping to the page table of the
680 * dma_ops domain.
681 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200682static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
683 struct unity_map_entry *e)
684{
685 u64 addr;
686 int ret;
687
688 for (addr = e->address_start; addr < e->address_end;
689 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200690 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
691 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200692 if (ret)
693 return ret;
694 /*
695 * if unity mapping is in aperture range mark the page
696 * as allocated in the aperture
697 */
698 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200699 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200700 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200701 }
702
703 return 0;
704}
705
Joerg Roedel431b2a22008-07-11 17:14:22 +0200706/*
707 * Inits the unity mappings required for a specific device
708 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200709static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
710 u16 devid)
711{
712 struct unity_map_entry *e;
713 int ret;
714
715 list_for_each_entry(e, &amd_iommu_unity_map, list) {
716 if (!(devid >= e->devid_start && devid <= e->devid_end))
717 continue;
718 ret = dma_ops_unity_map(dma_dom, e);
719 if (ret)
720 return ret;
721 }
722
723 return 0;
724}
725
Joerg Roedel431b2a22008-07-11 17:14:22 +0200726/****************************************************************************
727 *
728 * The next functions belong to the address allocator for the dma_ops
729 * interface functions. They work like the allocators in the other IOMMU
730 * drivers. Its basically a bitmap which marks the allocated pages in
731 * the aperture. Maybe it could be enhanced in the future to a more
732 * efficient allocator.
733 *
734 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200735
Joerg Roedel431b2a22008-07-11 17:14:22 +0200736/*
Joerg Roedel384de722009-05-15 12:30:05 +0200737 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200738 *
739 * called with domain->lock held
740 */
Joerg Roedel384de722009-05-15 12:30:05 +0200741
Joerg Roedel9cabe892009-05-18 16:38:55 +0200742/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200743 * This function checks if there is a PTE for a given dma address. If
744 * there is one, it returns the pointer to it.
745 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200746static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200747 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200748{
Joerg Roedel9355a082009-09-02 14:24:08 +0200749 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200750 u64 *pte;
751
Joerg Roedel9355a082009-09-02 14:24:08 +0200752 level = domain->mode - 1;
753 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200754
Joerg Roedela6b256b2009-09-03 12:21:31 +0200755 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200756 if (!IOMMU_PTE_PRESENT(*pte))
757 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200758
Joerg Roedel9355a082009-09-02 14:24:08 +0200759 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200760
Joerg Roedel9355a082009-09-02 14:24:08 +0200761 pte = IOMMU_PTE_PAGE(*pte);
762 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200763
Joerg Roedela6b256b2009-09-03 12:21:31 +0200764 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
765 pte = NULL;
766 break;
767 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200768 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200769
770 return pte;
771}
772
773/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200774 * This function is used to add a new aperture range to an existing
775 * aperture in case of dma_ops domain allocation or address allocation
776 * failure.
777 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200778static int alloc_new_range(struct amd_iommu *iommu,
779 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200780 bool populate, gfp_t gfp)
781{
782 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200783 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200784
Joerg Roedelf5e97052009-05-22 12:31:53 +0200785#ifdef CONFIG_IOMMU_STRESS
786 populate = false;
787#endif
788
Joerg Roedel9cabe892009-05-18 16:38:55 +0200789 if (index >= APERTURE_MAX_RANGES)
790 return -ENOMEM;
791
792 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
793 if (!dma_dom->aperture[index])
794 return -ENOMEM;
795
796 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
797 if (!dma_dom->aperture[index]->bitmap)
798 goto out_free;
799
800 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
801
802 if (populate) {
803 unsigned long address = dma_dom->aperture_size;
804 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
805 u64 *pte, *pte_page;
806
807 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200808 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200809 &pte_page, gfp);
810 if (!pte)
811 goto out_free;
812
813 dma_dom->aperture[index]->pte_pages[i] = pte_page;
814
815 address += APERTURE_RANGE_SIZE / 64;
816 }
817 }
818
819 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
820
Joerg Roedel00cd1222009-05-19 09:52:40 +0200821 /* Intialize the exclusion range if necessary */
822 if (iommu->exclusion_start &&
823 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
824 iommu->exclusion_start < dma_dom->aperture_size) {
825 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
826 int pages = iommu_num_pages(iommu->exclusion_start,
827 iommu->exclusion_length,
828 PAGE_SIZE);
829 dma_ops_reserve_addresses(dma_dom, startpage, pages);
830 }
831
832 /*
833 * Check for areas already mapped as present in the new aperture
834 * range and mark those pages as reserved in the allocator. Such
835 * mappings may already exist as a result of requested unity
836 * mappings for devices.
837 */
838 for (i = dma_dom->aperture[index]->offset;
839 i < dma_dom->aperture_size;
840 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200841 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200842 if (!pte || !IOMMU_PTE_PRESENT(*pte))
843 continue;
844
845 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
846 }
847
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200848 update_domain(&dma_dom->domain);
849
Joerg Roedel9cabe892009-05-18 16:38:55 +0200850 return 0;
851
852out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200853 update_domain(&dma_dom->domain);
854
Joerg Roedel9cabe892009-05-18 16:38:55 +0200855 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
856
857 kfree(dma_dom->aperture[index]);
858 dma_dom->aperture[index] = NULL;
859
860 return -ENOMEM;
861}
862
Joerg Roedel384de722009-05-15 12:30:05 +0200863static unsigned long dma_ops_area_alloc(struct device *dev,
864 struct dma_ops_domain *dom,
865 unsigned int pages,
866 unsigned long align_mask,
867 u64 dma_mask,
868 unsigned long start)
869{
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200870 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200871 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
872 int i = start >> APERTURE_RANGE_SHIFT;
873 unsigned long boundary_size;
874 unsigned long address = -1;
875 unsigned long limit;
876
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200877 next_bit >>= PAGE_SHIFT;
878
Joerg Roedel384de722009-05-15 12:30:05 +0200879 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
880 PAGE_SIZE) >> PAGE_SHIFT;
881
882 for (;i < max_index; ++i) {
883 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
884
885 if (dom->aperture[i]->offset >= dma_mask)
886 break;
887
888 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
889 dma_mask >> PAGE_SHIFT);
890
891 address = iommu_area_alloc(dom->aperture[i]->bitmap,
892 limit, next_bit, pages, 0,
893 boundary_size, align_mask);
894 if (address != -1) {
895 address = dom->aperture[i]->offset +
896 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200897 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200898 break;
899 }
900
901 next_bit = 0;
902 }
903
904 return address;
905}
906
Joerg Roedeld3086442008-06-26 21:27:57 +0200907static unsigned long dma_ops_alloc_addresses(struct device *dev,
908 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200909 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200910 unsigned long align_mask,
911 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200912{
Joerg Roedeld3086442008-06-26 21:27:57 +0200913 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200914
Joerg Roedelfe16f082009-05-22 12:27:53 +0200915#ifdef CONFIG_IOMMU_STRESS
916 dom->next_address = 0;
917 dom->need_flush = true;
918#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200919
Joerg Roedel384de722009-05-15 12:30:05 +0200920 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200921 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200922
Joerg Roedel1c655772008-09-04 18:40:05 +0200923 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200924 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200925 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
926 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200927 dom->need_flush = true;
928 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200929
Joerg Roedel384de722009-05-15 12:30:05 +0200930 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900931 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +0200932
933 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
934
935 return address;
936}
937
Joerg Roedel431b2a22008-07-11 17:14:22 +0200938/*
939 * The address free function.
940 *
941 * called with domain->lock held
942 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200943static void dma_ops_free_addresses(struct dma_ops_domain *dom,
944 unsigned long address,
945 unsigned int pages)
946{
Joerg Roedel384de722009-05-15 12:30:05 +0200947 unsigned i = address >> APERTURE_RANGE_SHIFT;
948 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100949
Joerg Roedel384de722009-05-15 12:30:05 +0200950 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
951
Joerg Roedel47bccd62009-05-22 12:40:54 +0200952#ifdef CONFIG_IOMMU_STRESS
953 if (i < 4)
954 return;
955#endif
956
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200957 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100958 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200959
960 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200961
Joerg Roedel384de722009-05-15 12:30:05 +0200962 iommu_area_free(range->bitmap, address, pages);
963
Joerg Roedeld3086442008-06-26 21:27:57 +0200964}
965
Joerg Roedel431b2a22008-07-11 17:14:22 +0200966/****************************************************************************
967 *
968 * The next functions belong to the domain allocation. A domain is
969 * allocated for every IOMMU as the default domain. If device isolation
970 * is enabled, every device get its own domain. The most important thing
971 * about domains is the page table mapping the DMA address space they
972 * contain.
973 *
974 ****************************************************************************/
975
Joerg Roedelec487d12008-06-26 21:27:58 +0200976static u16 domain_id_alloc(void)
977{
978 unsigned long flags;
979 int id;
980
981 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
982 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
983 BUG_ON(id == 0);
984 if (id > 0 && id < MAX_DOMAIN_ID)
985 __set_bit(id, amd_iommu_pd_alloc_bitmap);
986 else
987 id = 0;
988 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
989
990 return id;
991}
992
Joerg Roedela2acfb72008-12-02 18:28:53 +0100993static void domain_id_free(int id)
994{
995 unsigned long flags;
996
997 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
998 if (id > 0 && id < MAX_DOMAIN_ID)
999 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1000 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1001}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001002
Joerg Roedel431b2a22008-07-11 17:14:22 +02001003/*
1004 * Used to reserve address ranges in the aperture (e.g. for exclusion
1005 * ranges.
1006 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001007static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1008 unsigned long start_page,
1009 unsigned int pages)
1010{
Joerg Roedel384de722009-05-15 12:30:05 +02001011 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001012
1013 if (start_page + pages > last_page)
1014 pages = last_page - start_page;
1015
Joerg Roedel384de722009-05-15 12:30:05 +02001016 for (i = start_page; i < start_page + pages; ++i) {
1017 int index = i / APERTURE_RANGE_PAGES;
1018 int page = i % APERTURE_RANGE_PAGES;
1019 __set_bit(page, dom->aperture[index]->bitmap);
1020 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001021}
1022
Joerg Roedel86db2e52008-12-02 18:20:21 +01001023static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001024{
1025 int i, j;
1026 u64 *p1, *p2, *p3;
1027
Joerg Roedel86db2e52008-12-02 18:20:21 +01001028 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001029
1030 if (!p1)
1031 return;
1032
1033 for (i = 0; i < 512; ++i) {
1034 if (!IOMMU_PTE_PRESENT(p1[i]))
1035 continue;
1036
1037 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001038 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001039 if (!IOMMU_PTE_PRESENT(p2[j]))
1040 continue;
1041 p3 = IOMMU_PTE_PAGE(p2[j]);
1042 free_page((unsigned long)p3);
1043 }
1044
1045 free_page((unsigned long)p2);
1046 }
1047
1048 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001049
1050 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001051}
1052
Joerg Roedel431b2a22008-07-11 17:14:22 +02001053/*
1054 * Free a domain, only used if something went wrong in the
1055 * allocation path and we need to free an already allocated page table
1056 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001057static void dma_ops_domain_free(struct dma_ops_domain *dom)
1058{
Joerg Roedel384de722009-05-15 12:30:05 +02001059 int i;
1060
Joerg Roedelec487d12008-06-26 21:27:58 +02001061 if (!dom)
1062 return;
1063
Joerg Roedel86db2e52008-12-02 18:20:21 +01001064 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001065
Joerg Roedel384de722009-05-15 12:30:05 +02001066 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1067 if (!dom->aperture[i])
1068 continue;
1069 free_page((unsigned long)dom->aperture[i]->bitmap);
1070 kfree(dom->aperture[i]);
1071 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001072
1073 kfree(dom);
1074}
1075
Joerg Roedel431b2a22008-07-11 17:14:22 +02001076/*
1077 * Allocates a new protection domain usable for the dma_ops functions.
1078 * It also intializes the page table and the address allocator data
1079 * structures required for the dma_ops interface
1080 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001081static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001082{
1083 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001084
1085 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1086 if (!dma_dom)
1087 return NULL;
1088
1089 spin_lock_init(&dma_dom->domain.lock);
1090
1091 dma_dom->domain.id = domain_id_alloc();
1092 if (dma_dom->domain.id == 0)
1093 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001094 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001095 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001096 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001097 dma_dom->domain.priv = dma_dom;
1098 if (!dma_dom->domain.pt_root)
1099 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001100
Joerg Roedel1c655772008-09-04 18:40:05 +02001101 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001102 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001103
Joerg Roedel00cd1222009-05-19 09:52:40 +02001104 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001105 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001106
Joerg Roedel431b2a22008-07-11 17:14:22 +02001107 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001108 * mark the first page as allocated so we never return 0 as
1109 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001110 */
Joerg Roedel384de722009-05-15 12:30:05 +02001111 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001112 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001113
Joerg Roedelec487d12008-06-26 21:27:58 +02001114
1115 return dma_dom;
1116
1117free_dma_dom:
1118 dma_ops_domain_free(dma_dom);
1119
1120 return NULL;
1121}
1122
Joerg Roedel431b2a22008-07-11 17:14:22 +02001123/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001124 * little helper function to check whether a given protection domain is a
1125 * dma_ops domain
1126 */
1127static bool dma_ops_domain(struct protection_domain *domain)
1128{
1129 return domain->flags & PD_DMA_OPS_MASK;
1130}
1131
1132/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001133 * Find out the protection domain structure for a given PCI device. This
1134 * will give us the pointer to the page table root for example.
1135 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001136static struct protection_domain *domain_for_device(u16 devid)
1137{
1138 struct protection_domain *dom;
1139 unsigned long flags;
1140
1141 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1142 dom = amd_iommu_pd_table[devid];
1143 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1144
1145 return dom;
1146}
1147
Joerg Roedel407d7332009-09-02 16:07:00 +02001148static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001149{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001150 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001151
Joerg Roedel38ddf412008-09-11 10:38:32 +02001152 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1153 << DEV_ENTRY_MODE_SHIFT;
1154 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001155
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001156 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001157 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1158 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001159
1160 amd_iommu_pd_table[devid] = domain;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001161}
1162
1163/*
1164 * If a device is not yet associated with a domain, this function does
1165 * assigns it visible for the hardware
1166 */
1167static void __attach_device(struct amd_iommu *iommu,
1168 struct protection_domain *domain,
1169 u16 devid)
1170{
1171 /* lock domain */
1172 spin_lock(&domain->lock);
1173
1174 /* update DTE entry */
1175 set_dte_entry(devid, domain);
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001176
1177 domain->dev_cnt += 1;
1178
1179 /* ready */
1180 spin_unlock(&domain->lock);
Joerg Roedel0feae532009-08-26 15:26:30 +02001181}
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001182
Joerg Roedel407d7332009-09-02 16:07:00 +02001183/*
1184 * If a device is not yet associated with a domain, this function does
1185 * assigns it visible for the hardware
1186 */
Joerg Roedel0feae532009-08-26 15:26:30 +02001187static void attach_device(struct amd_iommu *iommu,
1188 struct protection_domain *domain,
1189 u16 devid)
1190{
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001191 unsigned long flags;
1192
1193 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel0feae532009-08-26 15:26:30 +02001194 __attach_device(iommu, domain, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001195 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1196
Joerg Roedel0feae532009-08-26 15:26:30 +02001197 /*
1198 * We might boot into a crash-kernel here. The crashed kernel
1199 * left the caches in the IOMMU dirty. So we have to flush
1200 * here to evict all dirty stuff.
1201 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001202 iommu_queue_inv_dev_entry(iommu, devid);
Chris Wright42a49f92009-06-15 15:42:00 +02001203 iommu_flush_tlb_pde(iommu, domain->id);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001204}
1205
Joerg Roedel355bf552008-12-08 12:02:41 +01001206/*
1207 * Removes a device from a protection domain (unlocked)
1208 */
1209static void __detach_device(struct protection_domain *domain, u16 devid)
1210{
1211
1212 /* lock domain */
1213 spin_lock(&domain->lock);
1214
1215 /* remove domain from the lookup table */
1216 amd_iommu_pd_table[devid] = NULL;
1217
1218 /* remove entry from the device table seen by the hardware */
1219 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1220 amd_iommu_dev_table[devid].data[1] = 0;
1221 amd_iommu_dev_table[devid].data[2] = 0;
1222
Joerg Roedelc5cca142009-10-09 18:31:20 +02001223 amd_iommu_apply_erratum_63(devid);
1224
Joerg Roedel355bf552008-12-08 12:02:41 +01001225 /* decrease reference counter */
1226 domain->dev_cnt -= 1;
1227
1228 /* ready */
1229 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001230
1231 /*
1232 * If we run in passthrough mode the device must be assigned to the
1233 * passthrough domain if it is detached from any other domain
1234 */
1235 if (iommu_pass_through) {
1236 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1237 __attach_device(iommu, pt_domain, devid);
1238 }
Joerg Roedel355bf552008-12-08 12:02:41 +01001239}
1240
1241/*
1242 * Removes a device from a protection domain (with devtable_lock held)
1243 */
1244static void detach_device(struct protection_domain *domain, u16 devid)
1245{
1246 unsigned long flags;
1247
1248 /* lock device table */
1249 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1250 __detach_device(domain, devid);
1251 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1252}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001253
1254static int device_change_notifier(struct notifier_block *nb,
1255 unsigned long action, void *data)
1256{
1257 struct device *dev = data;
1258 struct pci_dev *pdev = to_pci_dev(dev);
1259 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1260 struct protection_domain *domain;
1261 struct dma_ops_domain *dma_domain;
1262 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001263 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001264
1265 if (devid > amd_iommu_last_bdf)
1266 goto out;
1267
1268 devid = amd_iommu_alias_table[devid];
1269
1270 iommu = amd_iommu_rlookup_table[devid];
1271 if (iommu == NULL)
1272 goto out;
1273
1274 domain = domain_for_device(devid);
1275
1276 if (domain && !dma_ops_domain(domain))
1277 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1278 "to a non-dma-ops domain\n", dev_name(dev));
1279
1280 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001281 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001282 if (!domain)
1283 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001284 if (iommu_pass_through)
1285 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001286 detach_device(domain, devid);
1287 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001288 case BUS_NOTIFY_ADD_DEVICE:
1289 /* allocate a protection domain if a device is added */
1290 dma_domain = find_protection_domain(devid);
1291 if (dma_domain)
1292 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001293 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001294 if (!dma_domain)
1295 goto out;
1296 dma_domain->target_dev = devid;
1297
1298 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1299 list_add_tail(&dma_domain->list, &iommu_pd_list);
1300 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1301
1302 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001303 default:
1304 goto out;
1305 }
1306
1307 iommu_queue_inv_dev_entry(iommu, devid);
1308 iommu_completion_wait(iommu);
1309
1310out:
1311 return 0;
1312}
1313
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301314static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001315 .notifier_call = device_change_notifier,
1316};
Joerg Roedel355bf552008-12-08 12:02:41 +01001317
Joerg Roedel431b2a22008-07-11 17:14:22 +02001318/*****************************************************************************
1319 *
1320 * The next functions belong to the dma_ops mapping/unmapping code.
1321 *
1322 *****************************************************************************/
1323
1324/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001325 * This function checks if the driver got a valid device from the caller to
1326 * avoid dereferencing invalid pointers.
1327 */
1328static bool check_device(struct device *dev)
1329{
1330 if (!dev || !dev->dma_mask)
1331 return false;
1332
1333 return true;
1334}
1335
1336/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001337 * In this function the list of preallocated protection domains is traversed to
1338 * find the domain for a specific device
1339 */
1340static struct dma_ops_domain *find_protection_domain(u16 devid)
1341{
1342 struct dma_ops_domain *entry, *ret = NULL;
1343 unsigned long flags;
1344
1345 if (list_empty(&iommu_pd_list))
1346 return NULL;
1347
1348 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1349
1350 list_for_each_entry(entry, &iommu_pd_list, list) {
1351 if (entry->target_dev == devid) {
1352 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001353 break;
1354 }
1355 }
1356
1357 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1358
1359 return ret;
1360}
1361
1362/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001363 * In the dma_ops path we only have the struct device. This function
1364 * finds the corresponding IOMMU, the protection domain and the
1365 * requestor id for a given device.
1366 * If the device is not yet associated with a domain this is also done
1367 * in this function.
1368 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001369static int get_device_resources(struct device *dev,
1370 struct amd_iommu **iommu,
1371 struct protection_domain **domain,
1372 u16 *bdf)
1373{
1374 struct dma_ops_domain *dma_dom;
1375 struct pci_dev *pcidev;
1376 u16 _bdf;
1377
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001378 *iommu = NULL;
1379 *domain = NULL;
1380 *bdf = 0xffff;
1381
1382 if (dev->bus != &pci_bus_type)
1383 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001384
1385 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001386 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001387
Joerg Roedel431b2a22008-07-11 17:14:22 +02001388 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001389 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001390 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001391
1392 *bdf = amd_iommu_alias_table[_bdf];
1393
1394 *iommu = amd_iommu_rlookup_table[*bdf];
1395 if (*iommu == NULL)
1396 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001397 *domain = domain_for_device(*bdf);
1398 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001399 dma_dom = find_protection_domain(*bdf);
1400 if (!dma_dom)
1401 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001402 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001403 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001404 DUMP_printk("Using protection domain %d for device %s\n",
1405 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001406 }
1407
Joerg Roedelf91ba192008-11-25 12:56:12 +01001408 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001409 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001410
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001411 return 1;
1412}
1413
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001414static void update_device_table(struct protection_domain *domain)
1415{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001416 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001417 int i;
1418
1419 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1420 if (amd_iommu_pd_table[i] != domain)
1421 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001422 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001423 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001424 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001425 }
1426}
1427
1428static void update_domain(struct protection_domain *domain)
1429{
1430 if (!domain->updated)
1431 return;
1432
1433 update_device_table(domain);
1434 flush_devices_by_domain(domain);
1435 iommu_flush_domain(domain->id);
1436
1437 domain->updated = false;
1438}
1439
Joerg Roedel431b2a22008-07-11 17:14:22 +02001440/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001441 * This function is used to add another level to an IO page table. Adding
1442 * another level increases the size of the address space by 9 bits to a size up
1443 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001444 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001445static bool increase_address_space(struct protection_domain *domain,
1446 gfp_t gfp)
1447{
1448 u64 *pte;
1449
1450 if (domain->mode == PAGE_MODE_6_LEVEL)
1451 /* address space already 64 bit large */
1452 return false;
1453
1454 pte = (void *)get_zeroed_page(gfp);
1455 if (!pte)
1456 return false;
1457
1458 *pte = PM_LEVEL_PDE(domain->mode,
1459 virt_to_phys(domain->pt_root));
1460 domain->pt_root = pte;
1461 domain->mode += 1;
1462 domain->updated = true;
1463
1464 return true;
1465}
1466
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001467static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001468 unsigned long address,
1469 int end_lvl,
1470 u64 **pte_page,
1471 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001472{
1473 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001474 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001475
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001476 while (address > PM_LEVEL_SIZE(domain->mode))
1477 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001478
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001479 level = domain->mode - 1;
1480 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1481
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001482 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001483 if (!IOMMU_PTE_PRESENT(*pte)) {
1484 page = (u64 *)get_zeroed_page(gfp);
1485 if (!page)
1486 return NULL;
1487 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1488 }
1489
1490 level -= 1;
1491
1492 pte = IOMMU_PTE_PAGE(*pte);
1493
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001494 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001495 *pte_page = pte;
1496
1497 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001498 }
1499
Joerg Roedel8bda3092009-05-12 12:02:46 +02001500 return pte;
1501}
1502
1503/*
1504 * This function fetches the PTE for a given address in the aperture
1505 */
1506static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1507 unsigned long address)
1508{
Joerg Roedel384de722009-05-15 12:30:05 +02001509 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001510 u64 *pte, *pte_page;
1511
Joerg Roedel384de722009-05-15 12:30:05 +02001512 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1513 if (!aperture)
1514 return NULL;
1515
1516 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001517 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001518 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1519 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001520 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1521 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001522 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001523
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001524 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001525
1526 return pte;
1527}
1528
1529/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001530 * This is the generic map function. It maps one 4kb page at paddr to
1531 * the given address in the DMA address space for the domain.
1532 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001533static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1534 struct dma_ops_domain *dom,
1535 unsigned long address,
1536 phys_addr_t paddr,
1537 int direction)
1538{
1539 u64 *pte, __pte;
1540
1541 WARN_ON(address > dom->aperture_size);
1542
1543 paddr &= PAGE_MASK;
1544
Joerg Roedel8bda3092009-05-12 12:02:46 +02001545 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001546 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001547 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001548
1549 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1550
1551 if (direction == DMA_TO_DEVICE)
1552 __pte |= IOMMU_PTE_IR;
1553 else if (direction == DMA_FROM_DEVICE)
1554 __pte |= IOMMU_PTE_IW;
1555 else if (direction == DMA_BIDIRECTIONAL)
1556 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1557
1558 WARN_ON(*pte);
1559
1560 *pte = __pte;
1561
1562 return (dma_addr_t)address;
1563}
1564
Joerg Roedel431b2a22008-07-11 17:14:22 +02001565/*
1566 * The generic unmapping function for on page in the DMA address space.
1567 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001568static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1569 struct dma_ops_domain *dom,
1570 unsigned long address)
1571{
Joerg Roedel384de722009-05-15 12:30:05 +02001572 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001573 u64 *pte;
1574
1575 if (address >= dom->aperture_size)
1576 return;
1577
Joerg Roedel384de722009-05-15 12:30:05 +02001578 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1579 if (!aperture)
1580 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001581
Joerg Roedel384de722009-05-15 12:30:05 +02001582 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1583 if (!pte)
1584 return;
1585
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001586 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001587
1588 WARN_ON(!*pte);
1589
1590 *pte = 0ULL;
1591}
1592
Joerg Roedel431b2a22008-07-11 17:14:22 +02001593/*
1594 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001595 * contiguous memory region into DMA address space. It is used by all
1596 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001597 * Must be called with the domain lock held.
1598 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001599static dma_addr_t __map_single(struct device *dev,
1600 struct amd_iommu *iommu,
1601 struct dma_ops_domain *dma_dom,
1602 phys_addr_t paddr,
1603 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001604 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001605 bool align,
1606 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001607{
1608 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001609 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001610 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001611 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001612 int i;
1613
Joerg Roedele3c449f2008-10-15 22:02:11 -07001614 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001615 paddr &= PAGE_MASK;
1616
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001617 INC_STATS_COUNTER(total_map_requests);
1618
Joerg Roedelc1858972008-12-12 15:42:39 +01001619 if (pages > 1)
1620 INC_STATS_COUNTER(cross_page);
1621
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001622 if (align)
1623 align_mask = (1UL << get_order(size)) - 1;
1624
Joerg Roedel11b83882009-05-19 10:23:15 +02001625retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001626 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1627 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001628 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02001629 /*
1630 * setting next_address here will let the address
1631 * allocator only scan the new allocated range in the
1632 * first run. This is a small optimization.
1633 */
1634 dma_dom->next_address = dma_dom->aperture_size;
1635
1636 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1637 goto out;
1638
1639 /*
1640 * aperture was sucessfully enlarged by 128 MB, try
1641 * allocation again
1642 */
1643 goto retry;
1644 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001645
1646 start = address;
1647 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001648 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001649 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02001650 goto out_unmap;
1651
Joerg Roedelcb76c322008-06-26 21:28:00 +02001652 paddr += PAGE_SIZE;
1653 start += PAGE_SIZE;
1654 }
1655 address += offset;
1656
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001657 ADD_STATS_COUNTER(alloced_io_mem, size);
1658
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001659 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001660 iommu_flush_tlb(iommu, dma_dom->domain.id);
1661 dma_dom->need_flush = false;
1662 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001663 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1664
Joerg Roedelcb76c322008-06-26 21:28:00 +02001665out:
1666 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001667
1668out_unmap:
1669
1670 for (--i; i >= 0; --i) {
1671 start -= PAGE_SIZE;
1672 dma_ops_domain_unmap(iommu, dma_dom, start);
1673 }
1674
1675 dma_ops_free_addresses(dma_dom, address, pages);
1676
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001677 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001678}
1679
Joerg Roedel431b2a22008-07-11 17:14:22 +02001680/*
1681 * Does the reverse of the __map_single function. Must be called with
1682 * the domain lock held too
1683 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001684static void __unmap_single(struct amd_iommu *iommu,
1685 struct dma_ops_domain *dma_dom,
1686 dma_addr_t dma_addr,
1687 size_t size,
1688 int dir)
1689{
1690 dma_addr_t i, start;
1691 unsigned int pages;
1692
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001693 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01001694 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001695 return;
1696
Joerg Roedele3c449f2008-10-15 22:02:11 -07001697 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001698 dma_addr &= PAGE_MASK;
1699 start = dma_addr;
1700
1701 for (i = 0; i < pages; ++i) {
1702 dma_ops_domain_unmap(iommu, dma_dom, start);
1703 start += PAGE_SIZE;
1704 }
1705
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001706 SUB_STATS_COUNTER(alloced_io_mem, size);
1707
Joerg Roedelcb76c322008-06-26 21:28:00 +02001708 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001709
Joerg Roedel80be3082008-11-06 14:59:05 +01001710 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001711 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001712 dma_dom->need_flush = false;
1713 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001714}
1715
Joerg Roedel431b2a22008-07-11 17:14:22 +02001716/*
1717 * The exported map_single function for dma_ops.
1718 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001719static dma_addr_t map_page(struct device *dev, struct page *page,
1720 unsigned long offset, size_t size,
1721 enum dma_data_direction dir,
1722 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001723{
1724 unsigned long flags;
1725 struct amd_iommu *iommu;
1726 struct protection_domain *domain;
1727 u16 devid;
1728 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001729 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001730 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001731
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001732 INC_STATS_COUNTER(cnt_map_single);
1733
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001734 if (!check_device(dev))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001735 return DMA_ERROR_CODE;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001736
Joerg Roedel832a90c2008-09-18 15:54:23 +02001737 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001738
1739 get_device_resources(dev, &iommu, &domain, &devid);
1740
1741 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001742 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001743 return (dma_addr_t)paddr;
1744
Joerg Roedel5b28df62008-12-02 17:49:42 +01001745 if (!dma_ops_domain(domain))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001746 return DMA_ERROR_CODE;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001747
Joerg Roedel4da70b92008-06-26 21:28:01 +02001748 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001749 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1750 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001751 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001752 goto out;
1753
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001754 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001755
1756out:
1757 spin_unlock_irqrestore(&domain->lock, flags);
1758
1759 return addr;
1760}
1761
Joerg Roedel431b2a22008-07-11 17:14:22 +02001762/*
1763 * The exported unmap_single function for dma_ops.
1764 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001765static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1766 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001767{
1768 unsigned long flags;
1769 struct amd_iommu *iommu;
1770 struct protection_domain *domain;
1771 u16 devid;
1772
Joerg Roedel146a6912008-12-12 15:07:12 +01001773 INC_STATS_COUNTER(cnt_unmap_single);
1774
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001775 if (!check_device(dev) ||
1776 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001777 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001778 return;
1779
Joerg Roedel5b28df62008-12-02 17:49:42 +01001780 if (!dma_ops_domain(domain))
1781 return;
1782
Joerg Roedel4da70b92008-06-26 21:28:01 +02001783 spin_lock_irqsave(&domain->lock, flags);
1784
1785 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1786
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001787 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001788
1789 spin_unlock_irqrestore(&domain->lock, flags);
1790}
1791
Joerg Roedel431b2a22008-07-11 17:14:22 +02001792/*
1793 * This is a special map_sg function which is used if we should map a
1794 * device which is not handled by an AMD IOMMU in the system.
1795 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001796static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1797 int nelems, int dir)
1798{
1799 struct scatterlist *s;
1800 int i;
1801
1802 for_each_sg(sglist, s, nelems, i) {
1803 s->dma_address = (dma_addr_t)sg_phys(s);
1804 s->dma_length = s->length;
1805 }
1806
1807 return nelems;
1808}
1809
Joerg Roedel431b2a22008-07-11 17:14:22 +02001810/*
1811 * The exported map_sg function for dma_ops (handles scatter-gather
1812 * lists).
1813 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001814static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001815 int nelems, enum dma_data_direction dir,
1816 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001817{
1818 unsigned long flags;
1819 struct amd_iommu *iommu;
1820 struct protection_domain *domain;
1821 u16 devid;
1822 int i;
1823 struct scatterlist *s;
1824 phys_addr_t paddr;
1825 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001826 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001827
Joerg Roedeld03f067a2008-12-12 15:09:48 +01001828 INC_STATS_COUNTER(cnt_map_sg);
1829
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001830 if (!check_device(dev))
1831 return 0;
1832
Joerg Roedel832a90c2008-09-18 15:54:23 +02001833 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001834
1835 get_device_resources(dev, &iommu, &domain, &devid);
1836
1837 if (!iommu || !domain)
1838 return map_sg_no_iommu(dev, sglist, nelems, dir);
1839
Joerg Roedel5b28df62008-12-02 17:49:42 +01001840 if (!dma_ops_domain(domain))
1841 return 0;
1842
Joerg Roedel65b050a2008-06-26 21:28:02 +02001843 spin_lock_irqsave(&domain->lock, flags);
1844
1845 for_each_sg(sglist, s, nelems, i) {
1846 paddr = sg_phys(s);
1847
1848 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001849 paddr, s->length, dir, false,
1850 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001851
1852 if (s->dma_address) {
1853 s->dma_length = s->length;
1854 mapped_elems++;
1855 } else
1856 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001857 }
1858
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001859 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001860
1861out:
1862 spin_unlock_irqrestore(&domain->lock, flags);
1863
1864 return mapped_elems;
1865unmap:
1866 for_each_sg(sglist, s, mapped_elems, i) {
1867 if (s->dma_address)
1868 __unmap_single(iommu, domain->priv, s->dma_address,
1869 s->dma_length, dir);
1870 s->dma_address = s->dma_length = 0;
1871 }
1872
1873 mapped_elems = 0;
1874
1875 goto out;
1876}
1877
Joerg Roedel431b2a22008-07-11 17:14:22 +02001878/*
1879 * The exported map_sg function for dma_ops (handles scatter-gather
1880 * lists).
1881 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001882static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001883 int nelems, enum dma_data_direction dir,
1884 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001885{
1886 unsigned long flags;
1887 struct amd_iommu *iommu;
1888 struct protection_domain *domain;
1889 struct scatterlist *s;
1890 u16 devid;
1891 int i;
1892
Joerg Roedel55877a62008-12-12 15:12:14 +01001893 INC_STATS_COUNTER(cnt_unmap_sg);
1894
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001895 if (!check_device(dev) ||
1896 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001897 return;
1898
Joerg Roedel5b28df62008-12-02 17:49:42 +01001899 if (!dma_ops_domain(domain))
1900 return;
1901
Joerg Roedel65b050a2008-06-26 21:28:02 +02001902 spin_lock_irqsave(&domain->lock, flags);
1903
1904 for_each_sg(sglist, s, nelems, i) {
1905 __unmap_single(iommu, domain->priv, s->dma_address,
1906 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001907 s->dma_address = s->dma_length = 0;
1908 }
1909
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001910 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001911
1912 spin_unlock_irqrestore(&domain->lock, flags);
1913}
1914
Joerg Roedel431b2a22008-07-11 17:14:22 +02001915/*
1916 * The exported alloc_coherent function for dma_ops.
1917 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001918static void *alloc_coherent(struct device *dev, size_t size,
1919 dma_addr_t *dma_addr, gfp_t flag)
1920{
1921 unsigned long flags;
1922 void *virt_addr;
1923 struct amd_iommu *iommu;
1924 struct protection_domain *domain;
1925 u16 devid;
1926 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001927 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001928
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001929 INC_STATS_COUNTER(cnt_alloc_coherent);
1930
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001931 if (!check_device(dev))
1932 return NULL;
1933
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001934 if (!get_device_resources(dev, &iommu, &domain, &devid))
1935 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1936
Joerg Roedelc97ac532008-09-11 10:59:15 +02001937 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001938 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1939 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301940 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001941
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001942 paddr = virt_to_phys(virt_addr);
1943
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001944 if (!iommu || !domain) {
1945 *dma_addr = (dma_addr_t)paddr;
1946 return virt_addr;
1947 }
1948
Joerg Roedel5b28df62008-12-02 17:49:42 +01001949 if (!dma_ops_domain(domain))
1950 goto out_free;
1951
Joerg Roedel832a90c2008-09-18 15:54:23 +02001952 if (!dma_mask)
1953 dma_mask = *dev->dma_mask;
1954
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001955 spin_lock_irqsave(&domain->lock, flags);
1956
1957 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001958 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001959
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001960 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02001961 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01001962 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02001963 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001964
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001965 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001966
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001967 spin_unlock_irqrestore(&domain->lock, flags);
1968
1969 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001970
1971out_free:
1972
1973 free_pages((unsigned long)virt_addr, get_order(size));
1974
1975 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001976}
1977
Joerg Roedel431b2a22008-07-11 17:14:22 +02001978/*
1979 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001980 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001981static void free_coherent(struct device *dev, size_t size,
1982 void *virt_addr, dma_addr_t dma_addr)
1983{
1984 unsigned long flags;
1985 struct amd_iommu *iommu;
1986 struct protection_domain *domain;
1987 u16 devid;
1988
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001989 INC_STATS_COUNTER(cnt_free_coherent);
1990
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001991 if (!check_device(dev))
1992 return;
1993
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001994 get_device_resources(dev, &iommu, &domain, &devid);
1995
1996 if (!iommu || !domain)
1997 goto free_mem;
1998
Joerg Roedel5b28df62008-12-02 17:49:42 +01001999 if (!dma_ops_domain(domain))
2000 goto free_mem;
2001
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002002 spin_lock_irqsave(&domain->lock, flags);
2003
2004 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002005
Joerg Roedel09ee17e2008-12-03 12:19:27 +01002006 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002007
2008 spin_unlock_irqrestore(&domain->lock, flags);
2009
2010free_mem:
2011 free_pages((unsigned long)virt_addr, get_order(size));
2012}
2013
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002014/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002015 * This function is called by the DMA layer to find out if we can handle a
2016 * particular device. It is part of the dma_ops.
2017 */
2018static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2019{
2020 u16 bdf;
2021 struct pci_dev *pcidev;
2022
2023 /* No device or no PCI device */
2024 if (!dev || dev->bus != &pci_bus_type)
2025 return 0;
2026
2027 pcidev = to_pci_dev(dev);
2028
2029 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
2030
2031 /* Out of our scope? */
2032 if (bdf > amd_iommu_last_bdf)
2033 return 0;
2034
2035 return 1;
2036}
2037
2038/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002039 * The function for pre-allocating protection domains.
2040 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002041 * If the driver core informs the DMA layer if a driver grabs a device
2042 * we don't need to preallocate the protection domains anymore.
2043 * For now we have to.
2044 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302045static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002046{
2047 struct pci_dev *dev = NULL;
2048 struct dma_ops_domain *dma_dom;
2049 struct amd_iommu *iommu;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002050 u16 devid;
2051
2052 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01002053 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02002054 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002055 continue;
2056 devid = amd_iommu_alias_table[devid];
2057 if (domain_for_device(devid))
2058 continue;
2059 iommu = amd_iommu_rlookup_table[devid];
2060 if (!iommu)
2061 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002062 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002063 if (!dma_dom)
2064 continue;
2065 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002066 dma_dom->target_dev = devid;
2067
2068 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002069 }
2070}
2071
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002072static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002073 .alloc_coherent = alloc_coherent,
2074 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002075 .map_page = map_page,
2076 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002077 .map_sg = map_sg,
2078 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002079 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002080};
2081
Joerg Roedel431b2a22008-07-11 17:14:22 +02002082/*
2083 * The function which clues the AMD IOMMU driver into dma_ops.
2084 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002085int __init amd_iommu_init_dma_ops(void)
2086{
2087 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002088 int ret;
2089
Joerg Roedel431b2a22008-07-11 17:14:22 +02002090 /*
2091 * first allocate a default protection domain for every IOMMU we
2092 * found in the system. Devices not assigned to any other
2093 * protection domain will be assigned to the default one.
2094 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002095 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002096 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02002097 if (iommu->default_dom == NULL)
2098 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002099 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002100 ret = iommu_init_unity_mappings(iommu);
2101 if (ret)
2102 goto free_domains;
2103 }
2104
Joerg Roedel431b2a22008-07-11 17:14:22 +02002105 /*
2106 * If device isolation is enabled, pre-allocate the protection
2107 * domains for each device.
2108 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002109 if (amd_iommu_isolate)
2110 prealloc_protection_domains();
2111
2112 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002113 swiotlb = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002114#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002115 gart_iommu_aperture_disabled = 1;
2116 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002117#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002118
Joerg Roedel431b2a22008-07-11 17:14:22 +02002119 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002120 dma_ops = &amd_iommu_dma_ops;
2121
Joerg Roedel26961ef2008-12-03 17:00:17 +01002122 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002123
Joerg Roedele275a2a2008-12-10 18:27:25 +01002124 bus_register_notifier(&pci_bus_type, &device_nb);
2125
Joerg Roedel7f265082008-12-12 13:50:21 +01002126 amd_iommu_stats_init();
2127
Joerg Roedel6631ee92008-06-26 21:28:05 +02002128 return 0;
2129
2130free_domains:
2131
Joerg Roedel3bd22172009-05-04 15:06:20 +02002132 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002133 if (iommu->default_dom)
2134 dma_ops_domain_free(iommu->default_dom);
2135 }
2136
2137 return ret;
2138}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002139
2140/*****************************************************************************
2141 *
2142 * The following functions belong to the exported interface of AMD IOMMU
2143 *
2144 * This interface allows access to lower level functions of the IOMMU
2145 * like protection domain handling and assignement of devices to domains
2146 * which is not possible with the dma_ops interface.
2147 *
2148 *****************************************************************************/
2149
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002150static void cleanup_domain(struct protection_domain *domain)
2151{
2152 unsigned long flags;
2153 u16 devid;
2154
2155 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2156
2157 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2158 if (amd_iommu_pd_table[devid] == domain)
2159 __detach_device(domain, devid);
2160
2161 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2162}
2163
Joerg Roedel26508152009-08-26 16:52:40 +02002164static void protection_domain_free(struct protection_domain *domain)
2165{
2166 if (!domain)
2167 return;
2168
2169 if (domain->id)
2170 domain_id_free(domain->id);
2171
2172 kfree(domain);
2173}
2174
2175static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002176{
2177 struct protection_domain *domain;
2178
2179 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2180 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002181 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002182
2183 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002184 domain->id = domain_id_alloc();
2185 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002186 goto out_err;
2187
2188 return domain;
2189
2190out_err:
2191 kfree(domain);
2192
2193 return NULL;
2194}
2195
2196static int amd_iommu_domain_init(struct iommu_domain *dom)
2197{
2198 struct protection_domain *domain;
2199
2200 domain = protection_domain_alloc();
2201 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002202 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002203
2204 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002205 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2206 if (!domain->pt_root)
2207 goto out_free;
2208
2209 dom->priv = domain;
2210
2211 return 0;
2212
2213out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002214 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002215
2216 return -ENOMEM;
2217}
2218
Joerg Roedel98383fc2008-12-02 18:34:12 +01002219static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2220{
2221 struct protection_domain *domain = dom->priv;
2222
2223 if (!domain)
2224 return;
2225
2226 if (domain->dev_cnt > 0)
2227 cleanup_domain(domain);
2228
2229 BUG_ON(domain->dev_cnt != 0);
2230
2231 free_pagetable(domain);
2232
2233 domain_id_free(domain->id);
2234
2235 kfree(domain);
2236
2237 dom->priv = NULL;
2238}
2239
Joerg Roedel684f2882008-12-08 12:07:44 +01002240static void amd_iommu_detach_device(struct iommu_domain *dom,
2241 struct device *dev)
2242{
2243 struct protection_domain *domain = dom->priv;
2244 struct amd_iommu *iommu;
2245 struct pci_dev *pdev;
2246 u16 devid;
2247
2248 if (dev->bus != &pci_bus_type)
2249 return;
2250
2251 pdev = to_pci_dev(dev);
2252
2253 devid = calc_devid(pdev->bus->number, pdev->devfn);
2254
2255 if (devid > 0)
2256 detach_device(domain, devid);
2257
2258 iommu = amd_iommu_rlookup_table[devid];
2259 if (!iommu)
2260 return;
2261
2262 iommu_queue_inv_dev_entry(iommu, devid);
2263 iommu_completion_wait(iommu);
2264}
2265
Joerg Roedel01106062008-12-02 19:34:11 +01002266static int amd_iommu_attach_device(struct iommu_domain *dom,
2267 struct device *dev)
2268{
2269 struct protection_domain *domain = dom->priv;
2270 struct protection_domain *old_domain;
2271 struct amd_iommu *iommu;
2272 struct pci_dev *pdev;
2273 u16 devid;
2274
2275 if (dev->bus != &pci_bus_type)
2276 return -EINVAL;
2277
2278 pdev = to_pci_dev(dev);
2279
2280 devid = calc_devid(pdev->bus->number, pdev->devfn);
2281
2282 if (devid >= amd_iommu_last_bdf ||
2283 devid != amd_iommu_alias_table[devid])
2284 return -EINVAL;
2285
2286 iommu = amd_iommu_rlookup_table[devid];
2287 if (!iommu)
2288 return -EINVAL;
2289
2290 old_domain = domain_for_device(devid);
2291 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002292 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002293
2294 attach_device(iommu, domain, devid);
2295
2296 iommu_completion_wait(iommu);
2297
2298 return 0;
2299}
2300
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002301static int amd_iommu_map_range(struct iommu_domain *dom,
2302 unsigned long iova, phys_addr_t paddr,
2303 size_t size, int iommu_prot)
2304{
2305 struct protection_domain *domain = dom->priv;
2306 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2307 int prot = 0;
2308 int ret;
2309
2310 if (iommu_prot & IOMMU_READ)
2311 prot |= IOMMU_PROT_IR;
2312 if (iommu_prot & IOMMU_WRITE)
2313 prot |= IOMMU_PROT_IW;
2314
2315 iova &= PAGE_MASK;
2316 paddr &= PAGE_MASK;
2317
2318 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002319 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002320 if (ret)
2321 return ret;
2322
2323 iova += PAGE_SIZE;
2324 paddr += PAGE_SIZE;
2325 }
2326
2327 return 0;
2328}
2329
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002330static void amd_iommu_unmap_range(struct iommu_domain *dom,
2331 unsigned long iova, size_t size)
2332{
2333
2334 struct protection_domain *domain = dom->priv;
2335 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2336
2337 iova &= PAGE_MASK;
2338
2339 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002340 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002341 iova += PAGE_SIZE;
2342 }
2343
2344 iommu_flush_domain(domain->id);
2345}
2346
Joerg Roedel645c4c82008-12-02 20:05:50 +01002347static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2348 unsigned long iova)
2349{
2350 struct protection_domain *domain = dom->priv;
2351 unsigned long offset = iova & ~PAGE_MASK;
2352 phys_addr_t paddr;
2353 u64 *pte;
2354
Joerg Roedela6b256b2009-09-03 12:21:31 +02002355 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002356
Joerg Roedela6d41a42009-09-02 17:08:55 +02002357 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002358 return 0;
2359
2360 paddr = *pte & IOMMU_PAGE_MASK;
2361 paddr |= offset;
2362
2363 return paddr;
2364}
2365
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002366static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2367 unsigned long cap)
2368{
2369 return 0;
2370}
2371
Joerg Roedel26961ef2008-12-03 17:00:17 +01002372static struct iommu_ops amd_iommu_ops = {
2373 .domain_init = amd_iommu_domain_init,
2374 .domain_destroy = amd_iommu_domain_destroy,
2375 .attach_dev = amd_iommu_attach_device,
2376 .detach_dev = amd_iommu_detach_device,
2377 .map = amd_iommu_map_range,
2378 .unmap = amd_iommu_unmap_range,
2379 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002380 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002381};
2382
Joerg Roedel0feae532009-08-26 15:26:30 +02002383/*****************************************************************************
2384 *
2385 * The next functions do a basic initialization of IOMMU for pass through
2386 * mode
2387 *
2388 * In passthrough mode the IOMMU is initialized and enabled but not used for
2389 * DMA-API translation.
2390 *
2391 *****************************************************************************/
2392
2393int __init amd_iommu_init_passthrough(void)
2394{
2395 struct pci_dev *dev = NULL;
2396 u16 devid, devid2;
2397
2398 /* allocate passthroug domain */
2399 pt_domain = protection_domain_alloc();
2400 if (!pt_domain)
2401 return -ENOMEM;
2402
2403 pt_domain->mode |= PAGE_MODE_NONE;
2404
2405 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2406 struct amd_iommu *iommu;
2407
2408 devid = calc_devid(dev->bus->number, dev->devfn);
2409 if (devid > amd_iommu_last_bdf)
2410 continue;
2411
2412 devid2 = amd_iommu_alias_table[devid];
2413
2414 iommu = amd_iommu_rlookup_table[devid2];
2415 if (!iommu)
2416 continue;
2417
2418 __attach_device(iommu, pt_domain, devid);
2419 __attach_device(iommu, pt_domain, devid2);
2420 }
2421
2422 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2423
2424 return 0;
2425}