blob: a2479d0df292e3ef72e4165b69028ee2310890cc [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedelc5b5da92016-07-06 11:55:37 +020092#define FLUSH_QUEUE_SIZE 256
93
94struct flush_queue_entry {
95 unsigned long iova_pfn;
96 unsigned long pages;
97 struct dma_ops_domain *dma_dom;
98};
99
100struct flush_queue {
101 spinlock_t lock;
102 unsigned next;
103 struct flush_queue_entry *entries;
104};
105
Wei Yongjuna5604f22016-07-28 02:09:53 +0000106static DEFINE_PER_CPU(struct flush_queue, flush_queue);
Joerg Roedelc5b5da92016-07-06 11:55:37 +0200107
Joerg Roedelbb279472016-07-06 13:56:36 +0200108static atomic_t queue_timer_on;
109static struct timer_list queue_timer;
110
Joerg Roedel0feae532009-08-26 15:26:30 +0200111/*
112 * Domain for untranslated devices - only allocated
113 * if iommu=pt passed on kernel cmd line.
114 */
Thierry Redingb22f6432014-06-27 09:03:12 +0200115static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100116
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100117static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100118int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100119
Joerg Roedelac1534a2012-06-21 14:52:40 +0200120static struct dma_map_ops amd_iommu_dma_ops;
121
Joerg Roedel431b2a22008-07-11 17:14:22 +0200122/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200123 * This struct contains device specific data for the IOMMU
124 */
125struct iommu_dev_data {
126 struct list_head list; /* For domain->dev_list */
127 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200128 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200129 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200130 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200131 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200132 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200133 struct {
134 bool enabled;
135 int qdep;
136 } ats; /* ATS state */
137 bool pri_tlp; /* PASID TLB required for
138 PPR completions */
139 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500140 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel50917e22014-08-05 16:38:38 +0200141};
142
143/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200144 * general struct to manage commands send to an IOMMU
145 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200146struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200147 u32 data[4];
148};
149
Joerg Roedel05152a02012-06-15 16:53:51 +0200150struct kmem_cache *amd_iommu_irq_cache;
151
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200152static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200153static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100154static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700155
Joerg Roedel007b74b2015-12-21 12:53:54 +0100156/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100157 * Data container for a dma_ops specific protection domain
158 */
159struct dma_ops_domain {
160 /* generic protection domain information */
161 struct protection_domain domain;
162
Joerg Roedel307d5852016-07-05 11:54:04 +0200163 /* IOVA RB-Tree */
164 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100165};
166
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200167static struct iova_domain reserved_iova_ranges;
168static struct lock_class_key reserved_rbtree_key;
169
Joerg Roedel15898bb2009-11-24 15:39:42 +0100170/****************************************************************************
171 *
172 * Helper functions
173 *
174 ****************************************************************************/
175
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400176static inline int match_hid_uid(struct device *dev,
177 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100178{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400179 const char *hid, *uid;
180
181 hid = acpi_device_hid(ACPI_COMPANION(dev));
182 uid = acpi_device_uid(ACPI_COMPANION(dev));
183
184 if (!hid || !(*hid))
185 return -ENODEV;
186
187 if (!uid || !(*uid))
188 return strcmp(hid, entry->hid);
189
190 if (!(*entry->uid))
191 return strcmp(hid, entry->hid);
192
193 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100194}
195
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400196static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200197{
198 struct pci_dev *pdev = to_pci_dev(dev);
199
200 return PCI_DEVID(pdev->bus->number, pdev->devfn);
201}
202
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400203static inline int get_acpihid_device_id(struct device *dev,
204 struct acpihid_map_entry **entry)
205{
206 struct acpihid_map_entry *p;
207
208 list_for_each_entry(p, &acpihid_map, list) {
209 if (!match_hid_uid(dev, p)) {
210 if (entry)
211 *entry = p;
212 return p->devid;
213 }
214 }
215 return -EINVAL;
216}
217
218static inline int get_device_id(struct device *dev)
219{
220 int devid;
221
222 if (dev_is_pci(dev))
223 devid = get_pci_device_id(dev);
224 else
225 devid = get_acpihid_device_id(dev, NULL);
226
227 return devid;
228}
229
Joerg Roedel15898bb2009-11-24 15:39:42 +0100230static struct protection_domain *to_pdomain(struct iommu_domain *dom)
231{
232 return container_of(dom, struct protection_domain, domain);
233}
234
Joerg Roedelb3311b02016-07-08 13:31:31 +0200235static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
236{
237 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
238 return container_of(domain, struct dma_ops_domain, domain);
239}
240
Joerg Roedelf62dda62011-06-09 12:55:35 +0200241static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200242{
243 struct iommu_dev_data *dev_data;
244 unsigned long flags;
245
246 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
247 if (!dev_data)
248 return NULL;
249
Joerg Roedelf62dda62011-06-09 12:55:35 +0200250 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200251
252 spin_lock_irqsave(&dev_data_list_lock, flags);
253 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
254 spin_unlock_irqrestore(&dev_data_list_lock, flags);
255
256 return dev_data;
257}
258
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200259static struct iommu_dev_data *search_dev_data(u16 devid)
260{
261 struct iommu_dev_data *dev_data;
262 unsigned long flags;
263
264 spin_lock_irqsave(&dev_data_list_lock, flags);
265 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
266 if (dev_data->devid == devid)
267 goto out_unlock;
268 }
269
270 dev_data = NULL;
271
272out_unlock:
273 spin_unlock_irqrestore(&dev_data_list_lock, flags);
274
275 return dev_data;
276}
277
Joerg Roedele3156042016-04-08 15:12:24 +0200278static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
279{
280 *(u16 *)data = alias;
281 return 0;
282}
283
284static u16 get_alias(struct device *dev)
285{
286 struct pci_dev *pdev = to_pci_dev(dev);
287 u16 devid, ivrs_alias, pci_alias;
288
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200289 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200290 devid = get_device_id(dev);
291 ivrs_alias = amd_iommu_alias_table[devid];
292 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
293
294 if (ivrs_alias == pci_alias)
295 return ivrs_alias;
296
297 /*
298 * DMA alias showdown
299 *
300 * The IVRS is fairly reliable in telling us about aliases, but it
301 * can't know about every screwy device. If we don't have an IVRS
302 * reported alias, use the PCI reported alias. In that case we may
303 * still need to initialize the rlookup and dev_table entries if the
304 * alias is to a non-existent device.
305 */
306 if (ivrs_alias == devid) {
307 if (!amd_iommu_rlookup_table[pci_alias]) {
308 amd_iommu_rlookup_table[pci_alias] =
309 amd_iommu_rlookup_table[devid];
310 memcpy(amd_iommu_dev_table[pci_alias].data,
311 amd_iommu_dev_table[devid].data,
312 sizeof(amd_iommu_dev_table[pci_alias].data));
313 }
314
315 return pci_alias;
316 }
317
318 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
319 "for device %s[%04x:%04x], kernel reported alias "
320 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
321 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
322 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
323 PCI_FUNC(pci_alias));
324
325 /*
326 * If we don't have a PCI DMA alias and the IVRS alias is on the same
327 * bus, then the IVRS table may know about a quirk that we don't.
328 */
329 if (pci_alias == devid &&
330 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700331 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200332 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
333 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
334 dev_name(dev));
335 }
336
337 return ivrs_alias;
338}
339
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200340static struct iommu_dev_data *find_dev_data(u16 devid)
341{
342 struct iommu_dev_data *dev_data;
343
344 dev_data = search_dev_data(devid);
345
346 if (dev_data == NULL)
347 dev_data = alloc_dev_data(devid);
348
349 return dev_data;
350}
351
Joerg Roedel657cbb62009-11-23 15:26:46 +0100352static struct iommu_dev_data *get_dev_data(struct device *dev)
353{
354 return dev->archdata.iommu;
355}
356
Wan Zongshunb097d112016-04-01 09:06:04 -0400357/*
358* Find or create an IOMMU group for a acpihid device.
359*/
360static struct iommu_group *acpihid_device_group(struct device *dev)
361{
362 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300363 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400364
365 devid = get_acpihid_device_id(dev, &entry);
366 if (devid < 0)
367 return ERR_PTR(devid);
368
369 list_for_each_entry(p, &acpihid_map, list) {
370 if ((devid == p->devid) && p->group)
371 entry->group = p->group;
372 }
373
374 if (!entry->group)
375 entry->group = generic_device_group(dev);
376
377 return entry->group;
378}
379
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100380static bool pci_iommuv2_capable(struct pci_dev *pdev)
381{
382 static const int caps[] = {
383 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100384 PCI_EXT_CAP_ID_PRI,
385 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100386 };
387 int i, pos;
388
389 for (i = 0; i < 3; ++i) {
390 pos = pci_find_ext_capability(pdev, caps[i]);
391 if (pos == 0)
392 return false;
393 }
394
395 return true;
396}
397
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100398static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
399{
400 struct iommu_dev_data *dev_data;
401
402 dev_data = get_dev_data(&pdev->dev);
403
404 return dev_data->errata & (1 << erratum) ? true : false;
405}
406
Joerg Roedel71c70982009-11-24 16:43:06 +0100407/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100408 * This function checks if the driver got a valid device from the caller to
409 * avoid dereferencing invalid pointers.
410 */
411static bool check_device(struct device *dev)
412{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400413 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100414
415 if (!dev || !dev->dma_mask)
416 return false;
417
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100418 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200419 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400420 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100421
422 /* Out of our scope? */
423 if (devid > amd_iommu_last_bdf)
424 return false;
425
426 if (amd_iommu_rlookup_table[devid] == NULL)
427 return false;
428
429 return true;
430}
431
Alex Williamson25b11ce2014-09-19 10:03:13 -0600432static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600433{
Alex Williamson2851db22012-10-08 22:49:41 -0600434 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600435
Alex Williamson65d53522014-07-03 09:51:30 -0600436 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200437 if (IS_ERR(group))
438 return;
439
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200440 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600441}
442
443static int iommu_init_device(struct device *dev)
444{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600445 struct iommu_dev_data *dev_data;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400446 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600447
448 if (dev->archdata.iommu)
449 return 0;
450
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400451 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200452 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 return devid;
454
455 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600456 if (!dev_data)
457 return -ENOMEM;
458
Joerg Roedele3156042016-04-08 15:12:24 +0200459 dev_data->alias = get_alias(dev);
460
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400461 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100462 struct amd_iommu *iommu;
463
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400464 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100465 dev_data->iommu_v2 = iommu->is_iommu_v2;
466 }
467
Joerg Roedel657cbb62009-11-23 15:26:46 +0100468 dev->archdata.iommu = dev_data;
469
Alex Williamson066f2e92014-06-12 16:12:37 -0600470 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
471 dev);
472
Joerg Roedel657cbb62009-11-23 15:26:46 +0100473 return 0;
474}
475
Joerg Roedel26018872011-06-06 16:50:14 +0200476static void iommu_ignore_device(struct device *dev)
477{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400478 u16 alias;
479 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200480
481 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200482 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400483 return;
484
Joerg Roedele3156042016-04-08 15:12:24 +0200485 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200486
487 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
488 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
489
490 amd_iommu_rlookup_table[devid] = NULL;
491 amd_iommu_rlookup_table[alias] = NULL;
492}
493
Joerg Roedel657cbb62009-11-23 15:26:46 +0100494static void iommu_uninit_device(struct device *dev)
495{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400496 int devid;
497 struct iommu_dev_data *dev_data;
Alex Williamsonc1931092014-07-03 09:51:24 -0600498
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400499 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200500 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400501 return;
502
503 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600504 if (!dev_data)
505 return;
506
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100507 if (dev_data->domain)
508 detach_device(dev);
509
Alex Williamson066f2e92014-06-12 16:12:37 -0600510 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
511 dev);
512
Alex Williamson9dcd6132012-05-30 14:19:07 -0600513 iommu_group_remove_device(dev);
514
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200515 /* Remove dma-ops */
516 dev->archdata.dma_ops = NULL;
517
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200518 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600519 * We keep dev_data around for unplugged devices and reuse it when the
520 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200521 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100522}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100523
Joerg Roedel431b2a22008-07-11 17:14:22 +0200524/****************************************************************************
525 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200526 * Interrupt handling functions
527 *
528 ****************************************************************************/
529
Joerg Roedele3e59872009-09-03 14:02:10 +0200530static void dump_dte_entry(u16 devid)
531{
532 int i;
533
Joerg Roedelee6c2862011-11-09 12:06:03 +0100534 for (i = 0; i < 4; ++i)
535 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200536 amd_iommu_dev_table[devid].data[i]);
537}
538
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200539static void dump_command(unsigned long phys_addr)
540{
541 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
542 int i;
543
544 for (i = 0; i < 4; ++i)
545 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
546}
547
Joerg Roedela345b232009-09-03 15:01:43 +0200548static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200549{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200550 int type, devid, domid, flags;
551 volatile u32 *event = __evt;
552 int count = 0;
553 u64 address;
554
555retry:
556 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
557 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
558 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
559 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
560 address = (u64)(((u64)event[3]) << 32) | event[2];
561
562 if (type == 0) {
563 /* Did we hit the erratum? */
564 if (++count == LOOP_TIMEOUT) {
565 pr_err("AMD-Vi: No event written to event log\n");
566 return;
567 }
568 udelay(1);
569 goto retry;
570 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200571
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200572 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200573
574 switch (type) {
575 case EVENT_TYPE_ILL_DEV:
576 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
577 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700578 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200579 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200580 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581 break;
582 case EVENT_TYPE_IO_FAULT:
583 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
584 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700585 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200586 domid, address, flags);
587 break;
588 case EVENT_TYPE_DEV_TAB_ERR:
589 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
590 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700591 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200592 address, flags);
593 break;
594 case EVENT_TYPE_PAGE_TAB_ERR:
595 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
596 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700597 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200598 domid, address, flags);
599 break;
600 case EVENT_TYPE_ILL_CMD:
601 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200602 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200603 break;
604 case EVENT_TYPE_CMD_HARD_ERR:
605 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
606 "flags=0x%04x]\n", address, flags);
607 break;
608 case EVENT_TYPE_IOTLB_INV_TO:
609 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
610 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700611 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200612 address);
613 break;
614 case EVENT_TYPE_INV_DEV_REQ:
615 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
616 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700617 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200618 address, flags);
619 break;
620 default:
621 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
622 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200623
624 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625}
626
627static void iommu_poll_events(struct amd_iommu *iommu)
628{
629 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200630
631 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
632 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
633
634 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200635 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200636 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637 }
638
639 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640}
641
Joerg Roedeleee53532012-06-01 15:20:23 +0200642static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100643{
644 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100645
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100646 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
647 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
648 return;
649 }
650
651 fault.address = raw[1];
652 fault.pasid = PPR_PASID(raw[0]);
653 fault.device_id = PPR_DEVID(raw[0]);
654 fault.tag = PPR_TAG(raw[0]);
655 fault.flags = PPR_FLAGS(raw[0]);
656
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100657 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
658}
659
660static void iommu_poll_ppr_log(struct amd_iommu *iommu)
661{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100662 u32 head, tail;
663
664 if (iommu->ppr_log == NULL)
665 return;
666
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100667 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
668 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
669
670 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200671 volatile u64 *raw;
672 u64 entry[2];
673 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100674
Joerg Roedeleee53532012-06-01 15:20:23 +0200675 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676
Joerg Roedeleee53532012-06-01 15:20:23 +0200677 /*
678 * Hardware bug: Interrupt may arrive before the entry is
679 * written to memory. If this happens we need to wait for the
680 * entry to arrive.
681 */
682 for (i = 0; i < LOOP_TIMEOUT; ++i) {
683 if (PPR_REQ_TYPE(raw[0]) != 0)
684 break;
685 udelay(1);
686 }
687
688 /* Avoid memcpy function-call overhead */
689 entry[0] = raw[0];
690 entry[1] = raw[1];
691
692 /*
693 * To detect the hardware bug we need to clear the entry
694 * back to zero.
695 */
696 raw[0] = raw[1] = 0UL;
697
698 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100699 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
700 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200701
Joerg Roedeleee53532012-06-01 15:20:23 +0200702 /* Handle PPR entry */
703 iommu_handle_ppr_entry(iommu, entry);
704
Joerg Roedeleee53532012-06-01 15:20:23 +0200705 /* Refresh ring-buffer information */
706 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100707 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
708 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709}
710
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500711#ifdef CONFIG_IRQ_REMAP
712static int (*iommu_ga_log_notifier)(u32);
713
714int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
715{
716 iommu_ga_log_notifier = notifier;
717
718 return 0;
719}
720EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
721
722static void iommu_poll_ga_log(struct amd_iommu *iommu)
723{
724 u32 head, tail, cnt = 0;
725
726 if (iommu->ga_log == NULL)
727 return;
728
729 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
730 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
731
732 while (head != tail) {
733 volatile u64 *raw;
734 u64 log_entry;
735
736 raw = (u64 *)(iommu->ga_log + head);
737 cnt++;
738
739 /* Avoid memcpy function-call overhead */
740 log_entry = *raw;
741
742 /* Update head pointer of hardware ring-buffer */
743 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
744 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
745
746 /* Handle GA entry */
747 switch (GA_REQ_TYPE(log_entry)) {
748 case GA_GUEST_NR:
749 if (!iommu_ga_log_notifier)
750 break;
751
752 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
753 __func__, GA_DEVID(log_entry),
754 GA_TAG(log_entry));
755
756 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
757 pr_err("AMD-Vi: GA log notifier failed.\n");
758 break;
759 default:
760 break;
761 }
762 }
763}
764#endif /* CONFIG_IRQ_REMAP */
765
766#define AMD_IOMMU_INT_MASK \
767 (MMIO_STATUS_EVT_INT_MASK | \
768 MMIO_STATUS_PPR_INT_MASK | \
769 MMIO_STATUS_GALOG_INT_MASK)
770
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200771irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200772{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500773 struct amd_iommu *iommu = (struct amd_iommu *) data;
774 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200775
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500776 while (status & AMD_IOMMU_INT_MASK) {
777 /* Enable EVT and PPR and GA interrupts again */
778 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500779 iommu->mmio_base + MMIO_STATUS_OFFSET);
780
781 if (status & MMIO_STATUS_EVT_INT_MASK) {
782 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
783 iommu_poll_events(iommu);
784 }
785
786 if (status & MMIO_STATUS_PPR_INT_MASK) {
787 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
788 iommu_poll_ppr_log(iommu);
789 }
790
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500791#ifdef CONFIG_IRQ_REMAP
792 if (status & MMIO_STATUS_GALOG_INT_MASK) {
793 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
794 iommu_poll_ga_log(iommu);
795 }
796#endif
797
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500798 /*
799 * Hardware bug: ERBT1312
800 * When re-enabling interrupt (by writing 1
801 * to clear the bit), the hardware might also try to set
802 * the interrupt bit in the event status register.
803 * In this scenario, the bit will be set, and disable
804 * subsequent interrupts.
805 *
806 * Workaround: The IOMMU driver should read back the
807 * status register and check if the interrupt bits are cleared.
808 * If not, driver will need to go through the interrupt handler
809 * again and re-clear the bits
810 */
811 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100812 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200813 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200814}
815
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200816irqreturn_t amd_iommu_int_handler(int irq, void *data)
817{
818 return IRQ_WAKE_THREAD;
819}
820
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200821/****************************************************************************
822 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200823 * IOMMU command queuing functions
824 *
825 ****************************************************************************/
826
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200827static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200828{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200829 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200830
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200831 while (*sem == 0 && i < LOOP_TIMEOUT) {
832 udelay(1);
833 i += 1;
834 }
835
836 if (i == LOOP_TIMEOUT) {
837 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
838 return -EIO;
839 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200840
841 return 0;
842}
843
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200844static void copy_cmd_to_buffer(struct amd_iommu *iommu,
845 struct iommu_cmd *cmd,
846 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200848 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200849
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200850 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200851 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200852
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200853 /* Copy command to buffer */
854 memcpy(target, cmd, sizeof(*cmd));
855
856 /* Tell the IOMMU about it */
857 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
858}
859
Joerg Roedel815b33f2011-04-06 17:26:49 +0200860static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200861{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200862 WARN_ON(address & 0x7ULL);
863
Joerg Roedelded46732011-04-06 10:53:48 +0200864 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200865 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
866 cmd->data[1] = upper_32_bits(__pa(address));
867 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200868 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
869}
870
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200871static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
872{
873 memset(cmd, 0, sizeof(*cmd));
874 cmd->data[0] = devid;
875 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
876}
877
Joerg Roedel11b64022011-04-06 11:49:28 +0200878static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
879 size_t size, u16 domid, int pde)
880{
881 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100882 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200883
884 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100885 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200886
887 if (pages > 1) {
888 /*
889 * If we have to flush more than one page, flush all
890 * TLB entries for this domain
891 */
892 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100893 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200894 }
895
896 address &= PAGE_MASK;
897
898 memset(cmd, 0, sizeof(*cmd));
899 cmd->data[1] |= domid;
900 cmd->data[2] = lower_32_bits(address);
901 cmd->data[3] = upper_32_bits(address);
902 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
903 if (s) /* size bit - we flush more than one 4kb page */
904 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200905 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
907}
908
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200909static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
910 u64 address, size_t size)
911{
912 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100913 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200914
915 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100916 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200917
918 if (pages > 1) {
919 /*
920 * If we have to flush more than one page, flush all
921 * TLB entries for this domain
922 */
923 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100924 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200925 }
926
927 address &= PAGE_MASK;
928
929 memset(cmd, 0, sizeof(*cmd));
930 cmd->data[0] = devid;
931 cmd->data[0] |= (qdep & 0xff) << 24;
932 cmd->data[1] = devid;
933 cmd->data[2] = lower_32_bits(address);
934 cmd->data[3] = upper_32_bits(address);
935 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
936 if (s)
937 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
938}
939
Joerg Roedel22e266c2011-11-21 15:59:08 +0100940static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
941 u64 address, bool size)
942{
943 memset(cmd, 0, sizeof(*cmd));
944
945 address &= ~(0xfffULL);
946
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600947 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100948 cmd->data[1] = domid;
949 cmd->data[2] = lower_32_bits(address);
950 cmd->data[3] = upper_32_bits(address);
951 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
952 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
953 if (size)
954 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
955 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
956}
957
958static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
959 int qdep, u64 address, bool size)
960{
961 memset(cmd, 0, sizeof(*cmd));
962
963 address &= ~(0xfffULL);
964
965 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600966 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100967 cmd->data[0] |= (qdep & 0xff) << 24;
968 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600969 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100970 cmd->data[2] = lower_32_bits(address);
971 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
972 cmd->data[3] = upper_32_bits(address);
973 if (size)
974 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
975 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
976}
977
Joerg Roedelc99afa22011-11-21 18:19:25 +0100978static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
979 int status, int tag, bool gn)
980{
981 memset(cmd, 0, sizeof(*cmd));
982
983 cmd->data[0] = devid;
984 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600985 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100986 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
987 }
988 cmd->data[3] = tag & 0x1ff;
989 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
990
991 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
992}
993
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200994static void build_inv_all(struct iommu_cmd *cmd)
995{
996 memset(cmd, 0, sizeof(*cmd));
997 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200998}
999
Joerg Roedel7ef27982012-06-21 16:46:04 +02001000static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1001{
1002 memset(cmd, 0, sizeof(*cmd));
1003 cmd->data[0] = devid;
1004 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1005}
1006
Joerg Roedel431b2a22008-07-11 17:14:22 +02001007/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001008 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001009 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001010 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001011static int iommu_queue_command_sync(struct amd_iommu *iommu,
1012 struct iommu_cmd *cmd,
1013 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001014{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001015 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +02001016 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001017
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001018again:
Joerg Roedel815b33f2011-04-06 17:26:49 +02001019 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001020
1021 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1022 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +02001023 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1024 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001025
1026 if (left <= 2) {
1027 struct iommu_cmd sync_cmd;
1028 volatile u64 sem = 0;
1029 int ret;
1030
1031 build_completion_wait(&sync_cmd, (u64)&sem);
1032 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1033
1034 spin_unlock_irqrestore(&iommu->lock, flags);
1035
1036 if ((ret = wait_on_sem(&sem)) != 0)
1037 return ret;
1038
1039 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001040 }
1041
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001042 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001043
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001044 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001045 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001046
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001047 spin_unlock_irqrestore(&iommu->lock, flags);
1048
Joerg Roedel815b33f2011-04-06 17:26:49 +02001049 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001050}
1051
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001052static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1053{
1054 return iommu_queue_command_sync(iommu, cmd, true);
1055}
1056
Joerg Roedel8d201962008-12-02 20:34:41 +01001057/*
1058 * This function queues a completion wait command into the command
1059 * buffer of an IOMMU
1060 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001061static int iommu_completion_wait(struct amd_iommu *iommu)
1062{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001063 struct iommu_cmd cmd;
1064 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001065 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001066
1067 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001068 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001069
Joerg Roedel815b33f2011-04-06 17:26:49 +02001070 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +01001071
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001072 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001073 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001074 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001075
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001076 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001077}
1078
Joerg Roedeld8c13082011-04-06 18:51:26 +02001079static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001080{
1081 struct iommu_cmd cmd;
1082
Joerg Roedeld8c13082011-04-06 18:51:26 +02001083 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001084
Joerg Roedeld8c13082011-04-06 18:51:26 +02001085 return iommu_queue_command(iommu, &cmd);
1086}
1087
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001088static void iommu_flush_dte_all(struct amd_iommu *iommu)
1089{
1090 u32 devid;
1091
1092 for (devid = 0; devid <= 0xffff; ++devid)
1093 iommu_flush_dte(iommu, devid);
1094
1095 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001096}
1097
1098/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001099 * This function uses heavy locking and may disable irqs for some time. But
1100 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001101 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001102static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001103{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001104 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001105
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001106 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1107 struct iommu_cmd cmd;
1108 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1109 dom_id, 1);
1110 iommu_queue_command(iommu, &cmd);
1111 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001112
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001113 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001114}
1115
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001116static void iommu_flush_all(struct amd_iommu *iommu)
1117{
1118 struct iommu_cmd cmd;
1119
1120 build_inv_all(&cmd);
1121
1122 iommu_queue_command(iommu, &cmd);
1123 iommu_completion_wait(iommu);
1124}
1125
Joerg Roedel7ef27982012-06-21 16:46:04 +02001126static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1127{
1128 struct iommu_cmd cmd;
1129
1130 build_inv_irt(&cmd, devid);
1131
1132 iommu_queue_command(iommu, &cmd);
1133}
1134
1135static void iommu_flush_irt_all(struct amd_iommu *iommu)
1136{
1137 u32 devid;
1138
1139 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1140 iommu_flush_irt(iommu, devid);
1141
1142 iommu_completion_wait(iommu);
1143}
1144
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001145void iommu_flush_all_caches(struct amd_iommu *iommu)
1146{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001147 if (iommu_feature(iommu, FEATURE_IA)) {
1148 iommu_flush_all(iommu);
1149 } else {
1150 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001151 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001152 iommu_flush_tlb_all(iommu);
1153 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001154}
1155
Joerg Roedel431b2a22008-07-11 17:14:22 +02001156/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001157 * Command send function for flushing on-device TLB
1158 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001159static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1160 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001161{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001162 struct amd_iommu *iommu;
1163 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001164 int qdep;
1165
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001166 qdep = dev_data->ats.qdep;
1167 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001168
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001169 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001170
1171 return iommu_queue_command(iommu, &cmd);
1172}
1173
1174/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001175 * Command send function for invalidating a device table entry
1176 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001177static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001178{
1179 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001180 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001181 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001182
Joerg Roedel6c542042011-06-09 17:07:31 +02001183 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001184 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001185
Joerg Roedelf62dda62011-06-09 12:55:35 +02001186 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001187 if (!ret && alias != dev_data->devid)
1188 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001189 if (ret)
1190 return ret;
1191
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001192 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001193 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001194
1195 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001196}
1197
Joerg Roedel431b2a22008-07-11 17:14:22 +02001198/*
1199 * TLB invalidation function which is called from the mapping functions.
1200 * It invalidates a single PTE if the range to flush is within a single
1201 * page. Otherwise it flushes the whole TLB of the IOMMU.
1202 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001203static void __domain_flush_pages(struct protection_domain *domain,
1204 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001205{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001206 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001207 struct iommu_cmd cmd;
1208 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001209
Joerg Roedel11b64022011-04-06 11:49:28 +02001210 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001211
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001212 for (i = 0; i < amd_iommus_present; ++i) {
1213 if (!domain->dev_iommu[i])
1214 continue;
1215
1216 /*
1217 * Devices of this domain are behind this IOMMU
1218 * We need a TLB flush
1219 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001220 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001221 }
1222
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001223 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001224
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001225 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001226 continue;
1227
Joerg Roedel6c542042011-06-09 17:07:31 +02001228 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001229 }
1230
Joerg Roedel11b64022011-04-06 11:49:28 +02001231 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001232}
1233
Joerg Roedel17b124b2011-04-06 18:01:35 +02001234static void domain_flush_pages(struct protection_domain *domain,
1235 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001236{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001237 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001238}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001239
Joerg Roedel1c655772008-09-04 18:40:05 +02001240/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001241static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001242{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001243 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001244}
1245
Chris Wright42a49f92009-06-15 15:42:00 +02001246/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001247static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001248{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001249 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1250}
1251
1252static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001253{
1254 int i;
1255
1256 for (i = 0; i < amd_iommus_present; ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001257 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001258 continue;
1259
1260 /*
1261 * Devices of this domain are behind this IOMMU
1262 * We need to wait for completion of all commands.
1263 */
1264 iommu_completion_wait(amd_iommus[i]);
1265 }
1266}
1267
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001268
Joerg Roedel43f49602008-12-02 21:01:12 +01001269/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001270 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001271 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001272static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001273{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001274 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001275
1276 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001277 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001278}
1279
Joerg Roedel431b2a22008-07-11 17:14:22 +02001280/****************************************************************************
1281 *
1282 * The functions below are used the create the page table mappings for
1283 * unity mapped regions.
1284 *
1285 ****************************************************************************/
1286
1287/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001288 * This function is used to add another level to an IO page table. Adding
1289 * another level increases the size of the address space by 9 bits to a size up
1290 * to 64 bits.
1291 */
1292static bool increase_address_space(struct protection_domain *domain,
1293 gfp_t gfp)
1294{
1295 u64 *pte;
1296
1297 if (domain->mode == PAGE_MODE_6_LEVEL)
1298 /* address space already 64 bit large */
1299 return false;
1300
1301 pte = (void *)get_zeroed_page(gfp);
1302 if (!pte)
1303 return false;
1304
1305 *pte = PM_LEVEL_PDE(domain->mode,
1306 virt_to_phys(domain->pt_root));
1307 domain->pt_root = pte;
1308 domain->mode += 1;
1309 domain->updated = true;
1310
1311 return true;
1312}
1313
1314static u64 *alloc_pte(struct protection_domain *domain,
1315 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001316 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001317 u64 **pte_page,
1318 gfp_t gfp)
1319{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001320 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001321 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001322
1323 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001324
1325 while (address > PM_LEVEL_SIZE(domain->mode))
1326 increase_address_space(domain, gfp);
1327
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001328 level = domain->mode - 1;
1329 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1330 address = PAGE_SIZE_ALIGN(address, page_size);
1331 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001332
1333 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001334 u64 __pte, __npte;
1335
1336 __pte = *pte;
1337
1338 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001339 page = (u64 *)get_zeroed_page(gfp);
1340 if (!page)
1341 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001342
1343 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1344
Baoquan He134414f2016-09-15 16:50:50 +08001345 /* pte could have been changed somewhere. */
1346 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001347 free_page((unsigned long)page);
1348 continue;
1349 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001350 }
1351
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001352 /* No level skipping support yet */
1353 if (PM_PTE_LEVEL(*pte) != level)
1354 return NULL;
1355
Joerg Roedel308973d2009-11-24 17:43:32 +01001356 level -= 1;
1357
1358 pte = IOMMU_PTE_PAGE(*pte);
1359
1360 if (pte_page && level == end_lvl)
1361 *pte_page = pte;
1362
1363 pte = &pte[PM_LEVEL_INDEX(level, address)];
1364 }
1365
1366 return pte;
1367}
1368
1369/*
1370 * This function checks if there is a PTE for a given dma address. If
1371 * there is one, it returns the pointer to it.
1372 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001373static u64 *fetch_pte(struct protection_domain *domain,
1374 unsigned long address,
1375 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001376{
1377 int level;
1378 u64 *pte;
1379
Joerg Roedel24cd7722010-01-19 17:27:39 +01001380 if (address > PM_LEVEL_SIZE(domain->mode))
1381 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001382
Joerg Roedel3039ca12015-04-01 14:58:48 +02001383 level = domain->mode - 1;
1384 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1385 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001386
1387 while (level > 0) {
1388
1389 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001390 if (!IOMMU_PTE_PRESENT(*pte))
1391 return NULL;
1392
Joerg Roedel24cd7722010-01-19 17:27:39 +01001393 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001394 if (PM_PTE_LEVEL(*pte) == 7 ||
1395 PM_PTE_LEVEL(*pte) == 0)
1396 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001397
1398 /* No level skipping support yet */
1399 if (PM_PTE_LEVEL(*pte) != level)
1400 return NULL;
1401
Joerg Roedel308973d2009-11-24 17:43:32 +01001402 level -= 1;
1403
Joerg Roedel24cd7722010-01-19 17:27:39 +01001404 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001405 pte = IOMMU_PTE_PAGE(*pte);
1406 pte = &pte[PM_LEVEL_INDEX(level, address)];
1407 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1408 }
1409
1410 if (PM_PTE_LEVEL(*pte) == 0x07) {
1411 unsigned long pte_mask;
1412
1413 /*
1414 * If we have a series of large PTEs, make
1415 * sure to return a pointer to the first one.
1416 */
1417 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1418 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1419 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001420 }
1421
1422 return pte;
1423}
1424
1425/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001426 * Generic mapping functions. It maps a physical address into a DMA
1427 * address space. It allocates the page table pages if necessary.
1428 * In the future it can be extended to a generic mapping function
1429 * supporting all features of AMD IOMMU page tables like level skipping
1430 * and full 64 bit address spaces.
1431 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001432static int iommu_map_page(struct protection_domain *dom,
1433 unsigned long bus_addr,
1434 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001435 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001436 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001437 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001438{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001439 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001440 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001441
Joerg Roedeld4b03662015-04-01 14:58:52 +02001442 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1443 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1444
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001445 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001446 return -EINVAL;
1447
Joerg Roedeld4b03662015-04-01 14:58:52 +02001448 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001449 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001450
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001451 if (!pte)
1452 return -ENOMEM;
1453
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001454 for (i = 0; i < count; ++i)
1455 if (IOMMU_PTE_PRESENT(pte[i]))
1456 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001457
Joerg Roedeld4b03662015-04-01 14:58:52 +02001458 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001459 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1460 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1461 } else
1462 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1463
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001464 if (prot & IOMMU_PROT_IR)
1465 __pte |= IOMMU_PTE_IR;
1466 if (prot & IOMMU_PROT_IW)
1467 __pte |= IOMMU_PTE_IW;
1468
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001469 for (i = 0; i < count; ++i)
1470 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001471
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001472 update_domain(dom);
1473
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001474 return 0;
1475}
1476
Joerg Roedel24cd7722010-01-19 17:27:39 +01001477static unsigned long iommu_unmap_page(struct protection_domain *dom,
1478 unsigned long bus_addr,
1479 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001480{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001481 unsigned long long unmapped;
1482 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001483 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001484
Joerg Roedel24cd7722010-01-19 17:27:39 +01001485 BUG_ON(!is_power_of_2(page_size));
1486
1487 unmapped = 0;
1488
1489 while (unmapped < page_size) {
1490
Joerg Roedel71b390e2015-04-01 14:58:49 +02001491 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001492
Joerg Roedel71b390e2015-04-01 14:58:49 +02001493 if (pte) {
1494 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001495
Joerg Roedel71b390e2015-04-01 14:58:49 +02001496 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001497 for (i = 0; i < count; i++)
1498 pte[i] = 0ULL;
1499 }
1500
1501 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1502 unmapped += unmap_size;
1503 }
1504
Alex Williamson60d0ca32013-06-21 14:33:19 -06001505 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001506
1507 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001508}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001509
Joerg Roedel431b2a22008-07-11 17:14:22 +02001510/****************************************************************************
1511 *
1512 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001513 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001514 *
1515 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001516
Joerg Roedel9cabe892009-05-18 16:38:55 +02001517
Joerg Roedel256e4622016-07-05 14:23:01 +02001518static unsigned long dma_ops_alloc_iova(struct device *dev,
1519 struct dma_ops_domain *dma_dom,
1520 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001521{
Joerg Roedel256e4622016-07-05 14:23:01 +02001522 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001523
Joerg Roedel256e4622016-07-05 14:23:01 +02001524 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001525
Joerg Roedel256e4622016-07-05 14:23:01 +02001526 if (dma_mask > DMA_BIT_MASK(32))
1527 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1528 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001529
Joerg Roedel256e4622016-07-05 14:23:01 +02001530 if (!pfn)
1531 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001532
Joerg Roedel256e4622016-07-05 14:23:01 +02001533 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001534}
1535
Joerg Roedel256e4622016-07-05 14:23:01 +02001536static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1537 unsigned long address,
1538 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001539{
Joerg Roedel256e4622016-07-05 14:23:01 +02001540 pages = __roundup_pow_of_two(pages);
1541 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001542
Joerg Roedel256e4622016-07-05 14:23:01 +02001543 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001544}
1545
Joerg Roedel431b2a22008-07-11 17:14:22 +02001546/****************************************************************************
1547 *
1548 * The next functions belong to the domain allocation. A domain is
1549 * allocated for every IOMMU as the default domain. If device isolation
1550 * is enabled, every device get its own domain. The most important thing
1551 * about domains is the page table mapping the DMA address space they
1552 * contain.
1553 *
1554 ****************************************************************************/
1555
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001556/*
1557 * This function adds a protection domain to the global protection domain list
1558 */
1559static void add_domain_to_list(struct protection_domain *domain)
1560{
1561 unsigned long flags;
1562
1563 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1564 list_add(&domain->list, &amd_iommu_pd_list);
1565 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1566}
1567
1568/*
1569 * This function removes a protection domain to the global
1570 * protection domain list
1571 */
1572static void del_domain_from_list(struct protection_domain *domain)
1573{
1574 unsigned long flags;
1575
1576 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1577 list_del(&domain->list);
1578 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1579}
1580
Joerg Roedelec487d12008-06-26 21:27:58 +02001581static u16 domain_id_alloc(void)
1582{
1583 unsigned long flags;
1584 int id;
1585
1586 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1587 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1588 BUG_ON(id == 0);
1589 if (id > 0 && id < MAX_DOMAIN_ID)
1590 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1591 else
1592 id = 0;
1593 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1594
1595 return id;
1596}
1597
Joerg Roedela2acfb72008-12-02 18:28:53 +01001598static void domain_id_free(int id)
1599{
1600 unsigned long flags;
1601
1602 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1603 if (id > 0 && id < MAX_DOMAIN_ID)
1604 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1605 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1606}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001607
Joerg Roedel5c34c402013-06-20 20:22:58 +02001608#define DEFINE_FREE_PT_FN(LVL, FN) \
1609static void free_pt_##LVL (unsigned long __pt) \
1610{ \
1611 unsigned long p; \
1612 u64 *pt; \
1613 int i; \
1614 \
1615 pt = (u64 *)__pt; \
1616 \
1617 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001618 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001619 if (!IOMMU_PTE_PRESENT(pt[i])) \
1620 continue; \
1621 \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001622 /* Large PTE? */ \
1623 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1624 PM_PTE_LEVEL(pt[i]) == 7) \
1625 continue; \
1626 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001627 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1628 FN(p); \
1629 } \
1630 free_page((unsigned long)pt); \
1631}
1632
1633DEFINE_FREE_PT_FN(l2, free_page)
1634DEFINE_FREE_PT_FN(l3, free_pt_l2)
1635DEFINE_FREE_PT_FN(l4, free_pt_l3)
1636DEFINE_FREE_PT_FN(l5, free_pt_l4)
1637DEFINE_FREE_PT_FN(l6, free_pt_l5)
1638
Joerg Roedel86db2e52008-12-02 18:20:21 +01001639static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001640{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001641 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001642
Joerg Roedel5c34c402013-06-20 20:22:58 +02001643 switch (domain->mode) {
1644 case PAGE_MODE_NONE:
1645 break;
1646 case PAGE_MODE_1_LEVEL:
1647 free_page(root);
1648 break;
1649 case PAGE_MODE_2_LEVEL:
1650 free_pt_l2(root);
1651 break;
1652 case PAGE_MODE_3_LEVEL:
1653 free_pt_l3(root);
1654 break;
1655 case PAGE_MODE_4_LEVEL:
1656 free_pt_l4(root);
1657 break;
1658 case PAGE_MODE_5_LEVEL:
1659 free_pt_l5(root);
1660 break;
1661 case PAGE_MODE_6_LEVEL:
1662 free_pt_l6(root);
1663 break;
1664 default:
1665 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001666 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001667}
1668
Joerg Roedelb16137b2011-11-21 16:50:23 +01001669static void free_gcr3_tbl_level1(u64 *tbl)
1670{
1671 u64 *ptr;
1672 int i;
1673
1674 for (i = 0; i < 512; ++i) {
1675 if (!(tbl[i] & GCR3_VALID))
1676 continue;
1677
1678 ptr = __va(tbl[i] & PAGE_MASK);
1679
1680 free_page((unsigned long)ptr);
1681 }
1682}
1683
1684static void free_gcr3_tbl_level2(u64 *tbl)
1685{
1686 u64 *ptr;
1687 int i;
1688
1689 for (i = 0; i < 512; ++i) {
1690 if (!(tbl[i] & GCR3_VALID))
1691 continue;
1692
1693 ptr = __va(tbl[i] & PAGE_MASK);
1694
1695 free_gcr3_tbl_level1(ptr);
1696 }
1697}
1698
Joerg Roedel52815b72011-11-17 17:24:28 +01001699static void free_gcr3_table(struct protection_domain *domain)
1700{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001701 if (domain->glx == 2)
1702 free_gcr3_tbl_level2(domain->gcr3_tbl);
1703 else if (domain->glx == 1)
1704 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001705 else
1706 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001707
Joerg Roedel52815b72011-11-17 17:24:28 +01001708 free_page((unsigned long)domain->gcr3_tbl);
1709}
1710
Joerg Roedel431b2a22008-07-11 17:14:22 +02001711/*
1712 * Free a domain, only used if something went wrong in the
1713 * allocation path and we need to free an already allocated page table
1714 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001715static void dma_ops_domain_free(struct dma_ops_domain *dom)
1716{
1717 if (!dom)
1718 return;
1719
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001720 del_domain_from_list(&dom->domain);
1721
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001722 put_iova_domain(&dom->iovad);
1723
Joerg Roedel86db2e52008-12-02 18:20:21 +01001724 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001725
Baoquan Hec3db9012016-09-15 16:50:52 +08001726 if (dom->domain.id)
1727 domain_id_free(dom->domain.id);
1728
Joerg Roedelec487d12008-06-26 21:27:58 +02001729 kfree(dom);
1730}
1731
Joerg Roedel431b2a22008-07-11 17:14:22 +02001732/*
1733 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001734 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001735 * structures required for the dma_ops interface
1736 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001737static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001738{
1739 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001740
1741 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1742 if (!dma_dom)
1743 return NULL;
1744
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001745 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001746 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001747
Joerg Roedelffec2192016-07-26 15:31:23 +02001748 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001749 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001750 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001751 if (!dma_dom->domain.pt_root)
1752 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001753
Joerg Roedel307d5852016-07-05 11:54:04 +02001754 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1755 IOVA_START_PFN, DMA_32BIT_PFN);
1756
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001757 /* Initialize reserved ranges */
1758 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1759
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001760 add_domain_to_list(&dma_dom->domain);
1761
Joerg Roedelec487d12008-06-26 21:27:58 +02001762 return dma_dom;
1763
1764free_dma_dom:
1765 dma_ops_domain_free(dma_dom);
1766
1767 return NULL;
1768}
1769
Joerg Roedel431b2a22008-07-11 17:14:22 +02001770/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001771 * little helper function to check whether a given protection domain is a
1772 * dma_ops domain
1773 */
1774static bool dma_ops_domain(struct protection_domain *domain)
1775{
1776 return domain->flags & PD_DMA_OPS_MASK;
1777}
1778
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001779static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001780{
Joerg Roedel132bd682011-11-17 14:18:46 +01001781 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001782 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001783
Joerg Roedel132bd682011-11-17 14:18:46 +01001784 if (domain->mode != PAGE_MODE_NONE)
1785 pte_root = virt_to_phys(domain->pt_root);
1786
Joerg Roedel38ddf412008-09-11 10:38:32 +02001787 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1788 << DEV_ENTRY_MODE_SHIFT;
1789 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001790
Joerg Roedelee6c2862011-11-09 12:06:03 +01001791 flags = amd_iommu_dev_table[devid].data[1];
1792
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001793 if (ats)
1794 flags |= DTE_FLAG_IOTLB;
1795
Joerg Roedel52815b72011-11-17 17:24:28 +01001796 if (domain->flags & PD_IOMMUV2_MASK) {
1797 u64 gcr3 = __pa(domain->gcr3_tbl);
1798 u64 glx = domain->glx;
1799 u64 tmp;
1800
1801 pte_root |= DTE_FLAG_GV;
1802 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1803
1804 /* First mask out possible old values for GCR3 table */
1805 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1806 flags &= ~tmp;
1807
1808 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1809 flags &= ~tmp;
1810
1811 /* Encode GCR3 table into DTE */
1812 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1813 pte_root |= tmp;
1814
1815 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1816 flags |= tmp;
1817
1818 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1819 flags |= tmp;
1820 }
1821
Joerg Roedelee6c2862011-11-09 12:06:03 +01001822 flags &= ~(0xffffUL);
1823 flags |= domain->id;
1824
1825 amd_iommu_dev_table[devid].data[1] = flags;
1826 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001827}
1828
Joerg Roedel15898bb2009-11-24 15:39:42 +01001829static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001830{
Joerg Roedel355bf552008-12-08 12:02:41 +01001831 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001832 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1833 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001834
Joerg Roedelc5cca142009-10-09 18:31:20 +02001835 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001836}
1837
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001838static void do_attach(struct iommu_dev_data *dev_data,
1839 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001840{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001841 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001842 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001843 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001844
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001845 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001846 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001847 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001848
1849 /* Update data structures */
1850 dev_data->domain = domain;
1851 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001852
1853 /* Do reference counting */
1854 domain->dev_iommu[iommu->index] += 1;
1855 domain->dev_cnt += 1;
1856
Joerg Roedele25bfb52015-10-20 17:33:38 +02001857 /* Update device table */
1858 set_dte_entry(dev_data->devid, domain, ats);
1859 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08001860 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001861
Joerg Roedel6c542042011-06-09 17:07:31 +02001862 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001863}
1864
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001865static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001866{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001867 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001868 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001869
Joerg Roedel5adad992015-10-09 16:23:33 +02001870 /*
1871 * First check if the device is still attached. It might already
1872 * be detached from its domain because the generic
1873 * iommu_detach_group code detached it and we try again here in
1874 * our alias handling.
1875 */
1876 if (!dev_data->domain)
1877 return;
1878
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001879 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001880 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001881
Joerg Roedelc4596112009-11-20 14:57:32 +01001882 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001883 dev_data->domain->dev_iommu[iommu->index] -= 1;
1884 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001885
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001886 /* Update data structures */
1887 dev_data->domain = NULL;
1888 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001889 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001890 if (alias != dev_data->devid)
1891 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001892
1893 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001894 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001895}
1896
1897/*
1898 * If a device is not yet associated with a domain, this function does
1899 * assigns it visible for the hardware
1900 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001901static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001902 struct protection_domain *domain)
1903{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001904 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001905
Joerg Roedel272e4f92015-10-20 17:33:37 +02001906 /*
1907 * Must be called with IRQs disabled. Warn here to detect early
1908 * when its not.
1909 */
1910 WARN_ON(!irqs_disabled());
1911
Joerg Roedel15898bb2009-11-24 15:39:42 +01001912 /* lock domain */
1913 spin_lock(&domain->lock);
1914
Joerg Roedel397111a2014-08-05 17:31:51 +02001915 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001916 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001917 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001918
Joerg Roedel397111a2014-08-05 17:31:51 +02001919 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001920 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001921
Julia Lawall84fe6c12010-05-27 12:31:51 +02001922 ret = 0;
1923
1924out_unlock:
1925
Joerg Roedel355bf552008-12-08 12:02:41 +01001926 /* ready */
1927 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001928
Julia Lawall84fe6c12010-05-27 12:31:51 +02001929 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001930}
1931
Joerg Roedel52815b72011-11-17 17:24:28 +01001932
1933static void pdev_iommuv2_disable(struct pci_dev *pdev)
1934{
1935 pci_disable_ats(pdev);
1936 pci_disable_pri(pdev);
1937 pci_disable_pasid(pdev);
1938}
1939
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001940/* FIXME: Change generic reset-function to do the same */
1941static int pri_reset_while_enabled(struct pci_dev *pdev)
1942{
1943 u16 control;
1944 int pos;
1945
Joerg Roedel46277b72011-12-07 14:34:02 +01001946 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001947 if (!pos)
1948 return -EINVAL;
1949
Joerg Roedel46277b72011-12-07 14:34:02 +01001950 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1951 control |= PCI_PRI_CTRL_RESET;
1952 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001953
1954 return 0;
1955}
1956
Joerg Roedel52815b72011-11-17 17:24:28 +01001957static int pdev_iommuv2_enable(struct pci_dev *pdev)
1958{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001959 bool reset_enable;
1960 int reqs, ret;
1961
1962 /* FIXME: Hardcode number of outstanding requests for now */
1963 reqs = 32;
1964 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
1965 reqs = 1;
1966 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01001967
1968 /* Only allow access to user-accessible pages */
1969 ret = pci_enable_pasid(pdev, 0);
1970 if (ret)
1971 goto out_err;
1972
1973 /* First reset the PRI state of the device */
1974 ret = pci_reset_pri(pdev);
1975 if (ret)
1976 goto out_err;
1977
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001978 /* Enable PRI */
1979 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01001980 if (ret)
1981 goto out_err;
1982
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001983 if (reset_enable) {
1984 ret = pri_reset_while_enabled(pdev);
1985 if (ret)
1986 goto out_err;
1987 }
1988
Joerg Roedel52815b72011-11-17 17:24:28 +01001989 ret = pci_enable_ats(pdev, PAGE_SHIFT);
1990 if (ret)
1991 goto out_err;
1992
1993 return 0;
1994
1995out_err:
1996 pci_disable_pri(pdev);
1997 pci_disable_pasid(pdev);
1998
1999 return ret;
2000}
2001
Joerg Roedelc99afa22011-11-21 18:19:25 +01002002/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002003#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002004
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002005static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002006{
Joerg Roedela3b93122012-04-12 12:49:26 +02002007 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002008 int pos;
2009
Joerg Roedel46277b72011-12-07 14:34:02 +01002010 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002011 if (!pos)
2012 return false;
2013
Joerg Roedela3b93122012-04-12 12:49:26 +02002014 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002015
Joerg Roedela3b93122012-04-12 12:49:26 +02002016 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002017}
2018
Joerg Roedel15898bb2009-11-24 15:39:42 +01002019/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002020 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002021 * assigns it visible for the hardware
2022 */
2023static int attach_device(struct device *dev,
2024 struct protection_domain *domain)
2025{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002026 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002027 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002028 unsigned long flags;
2029 int ret;
2030
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002031 dev_data = get_dev_data(dev);
2032
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002033 if (!dev_is_pci(dev))
2034 goto skip_ats_check;
2035
2036 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002037 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002038 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002039 return -EINVAL;
2040
Joerg Roedel02ca2022015-07-28 16:58:49 +02002041 if (dev_data->iommu_v2) {
2042 if (pdev_iommuv2_enable(pdev) != 0)
2043 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002044
Joerg Roedel02ca2022015-07-28 16:58:49 +02002045 dev_data->ats.enabled = true;
2046 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2047 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2048 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002049 } else if (amd_iommu_iotlb_sup &&
2050 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002051 dev_data->ats.enabled = true;
2052 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2053 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002054
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002055skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002056 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002057 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002058 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2059
2060 /*
2061 * We might boot into a crash-kernel here. The crashed kernel
2062 * left the caches in the IOMMU dirty. So we have to flush
2063 * here to evict all dirty stuff.
2064 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002065 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002066
2067 return ret;
2068}
2069
2070/*
2071 * Removes a device from a protection domain (unlocked)
2072 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002073static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002074{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002075 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002076
Joerg Roedel272e4f92015-10-20 17:33:37 +02002077 /*
2078 * Must be called with IRQs disabled. Warn here to detect early
2079 * when its not.
2080 */
2081 WARN_ON(!irqs_disabled());
2082
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002083 if (WARN_ON(!dev_data->domain))
2084 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002085
Joerg Roedel2ca76272010-01-22 16:45:31 +01002086 domain = dev_data->domain;
2087
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002088 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002089
Joerg Roedel150952f2015-10-20 17:33:35 +02002090 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002091
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002092 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002093}
2094
2095/*
2096 * Removes a device from a protection domain (with devtable_lock held)
2097 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002098static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002099{
Joerg Roedel52815b72011-11-17 17:24:28 +01002100 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002101 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002102 unsigned long flags;
2103
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002104 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002105 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002106
Joerg Roedel355bf552008-12-08 12:02:41 +01002107 /* lock device table */
2108 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002109 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002110 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002111
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002112 if (!dev_is_pci(dev))
2113 return;
2114
Joerg Roedel02ca2022015-07-28 16:58:49 +02002115 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002116 pdev_iommuv2_disable(to_pci_dev(dev));
2117 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002118 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002119
2120 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002121}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002122
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002123static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002124{
Joerg Roedel71f77582011-06-09 19:03:15 +02002125 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002126 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002127 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002128 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002129
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002130 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002131 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002132
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002133 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002134 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002135 return devid;
2136
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002137 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002138
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002139 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002140 if (ret) {
2141 if (ret != -ENOTSUPP)
2142 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2143 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002144
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002145 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002146 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002147 goto out;
2148 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002149 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002150
Joerg Roedel07ee8692015-05-28 18:41:42 +02002151 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002152
2153 BUG_ON(!dev_data);
2154
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002155 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002156 iommu_request_dm_for_dev(dev);
2157
2158 /* Domains are initialized for this device - have a look what we ended up with */
2159 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002160 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002161 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002162 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002163 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002164
2165out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002166 iommu_completion_wait(iommu);
2167
Joerg Roedele275a2a2008-12-10 18:27:25 +01002168 return 0;
2169}
2170
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002171static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002172{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002173 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002174 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002175
2176 if (!check_device(dev))
2177 return;
2178
2179 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002180 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002181 return;
2182
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002183 iommu = amd_iommu_rlookup_table[devid];
2184
2185 iommu_uninit_device(dev);
2186 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002187}
2188
Wan Zongshunb097d112016-04-01 09:06:04 -04002189static struct iommu_group *amd_iommu_device_group(struct device *dev)
2190{
2191 if (dev_is_pci(dev))
2192 return pci_device_group(dev);
2193
2194 return acpihid_device_group(dev);
2195}
2196
Joerg Roedel431b2a22008-07-11 17:14:22 +02002197/*****************************************************************************
2198 *
2199 * The next functions belong to the dma_ops mapping/unmapping code.
2200 *
2201 *****************************************************************************/
2202
Joerg Roedelb1516a12016-07-06 13:07:22 +02002203static void __queue_flush(struct flush_queue *queue)
2204{
2205 struct protection_domain *domain;
2206 unsigned long flags;
2207 int idx;
2208
2209 /* First flush TLB of all known domains */
2210 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
2211 list_for_each_entry(domain, &amd_iommu_pd_list, list)
2212 domain_flush_tlb(domain);
2213 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
2214
2215 /* Wait until flushes have completed */
2216 domain_flush_complete(NULL);
2217
2218 for (idx = 0; idx < queue->next; ++idx) {
2219 struct flush_queue_entry *entry;
2220
2221 entry = queue->entries + idx;
2222
2223 free_iova_fast(&entry->dma_dom->iovad,
2224 entry->iova_pfn,
2225 entry->pages);
2226
2227 /* Not really necessary, just to make sure we catch any bugs */
2228 entry->dma_dom = NULL;
2229 }
2230
2231 queue->next = 0;
2232}
2233
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002234static void queue_flush_all(void)
Joerg Roedelbb279472016-07-06 13:56:36 +02002235{
2236 int cpu;
2237
Joerg Roedelbb279472016-07-06 13:56:36 +02002238 for_each_possible_cpu(cpu) {
2239 struct flush_queue *queue;
2240 unsigned long flags;
2241
2242 queue = per_cpu_ptr(&flush_queue, cpu);
2243 spin_lock_irqsave(&queue->lock, flags);
2244 if (queue->next > 0)
2245 __queue_flush(queue);
2246 spin_unlock_irqrestore(&queue->lock, flags);
2247 }
2248}
2249
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002250static void queue_flush_timeout(unsigned long unsused)
2251{
2252 atomic_set(&queue_timer_on, 0);
2253 queue_flush_all();
2254}
2255
Joerg Roedelb1516a12016-07-06 13:07:22 +02002256static void queue_add(struct dma_ops_domain *dma_dom,
2257 unsigned long address, unsigned long pages)
2258{
2259 struct flush_queue_entry *entry;
2260 struct flush_queue *queue;
2261 unsigned long flags;
2262 int idx;
2263
2264 pages = __roundup_pow_of_two(pages);
2265 address >>= PAGE_SHIFT;
2266
2267 queue = get_cpu_ptr(&flush_queue);
2268 spin_lock_irqsave(&queue->lock, flags);
2269
2270 if (queue->next == FLUSH_QUEUE_SIZE)
2271 __queue_flush(queue);
2272
2273 idx = queue->next++;
2274 entry = queue->entries + idx;
2275
2276 entry->iova_pfn = address;
2277 entry->pages = pages;
2278 entry->dma_dom = dma_dom;
2279
2280 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelbb279472016-07-06 13:56:36 +02002281
2282 if (atomic_cmpxchg(&queue_timer_on, 0, 1) == 0)
2283 mod_timer(&queue_timer, jiffies + msecs_to_jiffies(10));
2284
Joerg Roedelb1516a12016-07-06 13:07:22 +02002285 put_cpu_ptr(&flush_queue);
2286}
2287
2288
Joerg Roedel431b2a22008-07-11 17:14:22 +02002289/*
2290 * In the dma_ops path we only have the struct device. This function
2291 * finds the corresponding IOMMU, the protection domain and the
2292 * requestor id for a given device.
2293 * If the device is not yet associated with a domain this is also done
2294 * in this function.
2295 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002296static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002297{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002298 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002299
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002300 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002301 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002302
Joerg Roedeld26592a2016-07-07 15:31:13 +02002303 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002304 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002305 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002306
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002307 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002308}
2309
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002310static void update_device_table(struct protection_domain *domain)
2311{
Joerg Roedel492667d2009-11-27 13:25:47 +01002312 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002313
Joerg Roedel3254de62016-07-26 15:18:54 +02002314 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002315 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002316
2317 if (dev_data->devid == dev_data->alias)
2318 continue;
2319
2320 /* There is an alias, update device table entry for it */
2321 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2322 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002323}
2324
2325static void update_domain(struct protection_domain *domain)
2326{
2327 if (!domain->updated)
2328 return;
2329
2330 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002331
2332 domain_flush_devices(domain);
2333 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002334
2335 domain->updated = false;
2336}
2337
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002338static int dir2prot(enum dma_data_direction direction)
2339{
2340 if (direction == DMA_TO_DEVICE)
2341 return IOMMU_PROT_IR;
2342 else if (direction == DMA_FROM_DEVICE)
2343 return IOMMU_PROT_IW;
2344 else if (direction == DMA_BIDIRECTIONAL)
2345 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2346 else
2347 return 0;
2348}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002349/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002350 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002351 * contiguous memory region into DMA address space. It is used by all
2352 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002353 * Must be called with the domain lock held.
2354 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002355static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002356 struct dma_ops_domain *dma_dom,
2357 phys_addr_t paddr,
2358 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002359 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002360 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002361{
2362 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002363 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002364 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002365 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002366 int i;
2367
Joerg Roedele3c449f2008-10-15 22:02:11 -07002368 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002369 paddr &= PAGE_MASK;
2370
Joerg Roedel256e4622016-07-05 14:23:01 +02002371 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002372 if (address == DMA_ERROR_CODE)
2373 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002374
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002375 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002376
Joerg Roedelcb76c322008-06-26 21:28:00 +02002377 start = address;
2378 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002379 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2380 PAGE_SIZE, prot, GFP_ATOMIC);
2381 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002382 goto out_unmap;
2383
Joerg Roedelcb76c322008-06-26 21:28:00 +02002384 paddr += PAGE_SIZE;
2385 start += PAGE_SIZE;
2386 }
2387 address += offset;
2388
Joerg Roedelab7032b2015-12-21 18:47:11 +01002389 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002390 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002391 domain_flush_complete(&dma_dom->domain);
2392 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002393
Joerg Roedelcb76c322008-06-26 21:28:00 +02002394out:
2395 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002396
2397out_unmap:
2398
2399 for (--i; i >= 0; --i) {
2400 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002401 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002402 }
2403
Joerg Roedel256e4622016-07-05 14:23:01 +02002404 domain_flush_tlb(&dma_dom->domain);
2405 domain_flush_complete(&dma_dom->domain);
2406
2407 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002408
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002409 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002410}
2411
Joerg Roedel431b2a22008-07-11 17:14:22 +02002412/*
2413 * Does the reverse of the __map_single function. Must be called with
2414 * the domain lock held too
2415 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002416static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002417 dma_addr_t dma_addr,
2418 size_t size,
2419 int dir)
2420{
Joerg Roedel04e04632010-09-23 16:12:48 +02002421 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002422 dma_addr_t i, start;
2423 unsigned int pages;
2424
Joerg Roedel04e04632010-09-23 16:12:48 +02002425 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002426 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002427 dma_addr &= PAGE_MASK;
2428 start = dma_addr;
2429
2430 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002431 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002432 start += PAGE_SIZE;
2433 }
2434
Joerg Roedelb1516a12016-07-06 13:07:22 +02002435 if (amd_iommu_unmap_flush) {
2436 dma_ops_free_iova(dma_dom, dma_addr, pages);
2437 domain_flush_tlb(&dma_dom->domain);
2438 domain_flush_complete(&dma_dom->domain);
2439 } else {
2440 queue_add(dma_dom, dma_addr, pages);
2441 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002442}
2443
Joerg Roedel431b2a22008-07-11 17:14:22 +02002444/*
2445 * The exported map_single function for dma_ops.
2446 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002447static dma_addr_t map_page(struct device *dev, struct page *page,
2448 unsigned long offset, size_t size,
2449 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002450 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002451{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002452 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002453 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002454 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002455 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002456
Joerg Roedel94f6d192009-11-24 16:40:02 +01002457 domain = get_domain(dev);
2458 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002459 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002460 else if (IS_ERR(domain))
2461 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002462
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002463 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002464 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002465
Joerg Roedelb3311b02016-07-08 13:31:31 +02002466 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002467}
2468
Joerg Roedel431b2a22008-07-11 17:14:22 +02002469/*
2470 * The exported unmap_single function for dma_ops.
2471 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002472static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002473 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002474{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002475 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002476 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002477
Joerg Roedel94f6d192009-11-24 16:40:02 +01002478 domain = get_domain(dev);
2479 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002480 return;
2481
Joerg Roedelb3311b02016-07-08 13:31:31 +02002482 dma_dom = to_dma_ops_domain(domain);
2483
2484 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002485}
2486
Joerg Roedel80187fd2016-07-06 17:20:54 +02002487static int sg_num_pages(struct device *dev,
2488 struct scatterlist *sglist,
2489 int nelems)
2490{
2491 unsigned long mask, boundary_size;
2492 struct scatterlist *s;
2493 int i, npages = 0;
2494
2495 mask = dma_get_seg_boundary(dev);
2496 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2497 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2498
2499 for_each_sg(sglist, s, nelems, i) {
2500 int p, n;
2501
2502 s->dma_address = npages << PAGE_SHIFT;
2503 p = npages % boundary_size;
2504 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2505 if (p + n > boundary_size)
2506 npages += boundary_size - p;
2507 npages += n;
2508 }
2509
2510 return npages;
2511}
2512
Joerg Roedel431b2a22008-07-11 17:14:22 +02002513/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002514 * The exported map_sg function for dma_ops (handles scatter-gather
2515 * lists).
2516 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002517static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002518 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002519 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002520{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002521 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002522 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002523 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002524 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002525 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002526 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002527
Joerg Roedel94f6d192009-11-24 16:40:02 +01002528 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002529 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002530 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002531
Joerg Roedelb3311b02016-07-08 13:31:31 +02002532 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002533 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002534
Joerg Roedel80187fd2016-07-06 17:20:54 +02002535 npages = sg_num_pages(dev, sglist, nelems);
2536
2537 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2538 if (address == DMA_ERROR_CODE)
2539 goto out_err;
2540
2541 prot = dir2prot(direction);
2542
2543 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002544 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002545 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002546
Joerg Roedel80187fd2016-07-06 17:20:54 +02002547 for (j = 0; j < pages; ++j) {
2548 unsigned long bus_addr, phys_addr;
2549 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002550
Joerg Roedel80187fd2016-07-06 17:20:54 +02002551 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2552 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2553 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2554 if (ret)
2555 goto out_unmap;
2556
2557 mapped_pages += 1;
2558 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002559 }
2560
Joerg Roedel80187fd2016-07-06 17:20:54 +02002561 /* Everything is mapped - write the right values into s->dma_address */
2562 for_each_sg(sglist, s, nelems, i) {
2563 s->dma_address += address + s->offset;
2564 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002565 }
2566
Joerg Roedel80187fd2016-07-06 17:20:54 +02002567 return nelems;
2568
2569out_unmap:
2570 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2571 dev_name(dev), npages);
2572
2573 for_each_sg(sglist, s, nelems, i) {
2574 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2575
2576 for (j = 0; j < pages; ++j) {
2577 unsigned long bus_addr;
2578
2579 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2580 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2581
2582 if (--mapped_pages)
2583 goto out_free_iova;
2584 }
2585 }
2586
2587out_free_iova:
2588 free_iova_fast(&dma_dom->iovad, address, npages);
2589
2590out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002591 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002592}
2593
Joerg Roedel431b2a22008-07-11 17:14:22 +02002594/*
2595 * The exported map_sg function for dma_ops (handles scatter-gather
2596 * lists).
2597 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002598static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002599 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002600 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002601{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002602 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002603 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002604 unsigned long startaddr;
2605 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002606
Joerg Roedel94f6d192009-11-24 16:40:02 +01002607 domain = get_domain(dev);
2608 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002609 return;
2610
Joerg Roedel80187fd2016-07-06 17:20:54 +02002611 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002612 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002613 npages = sg_num_pages(dev, sglist, nelems);
2614
Joerg Roedelb3311b02016-07-08 13:31:31 +02002615 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002616}
2617
Joerg Roedel431b2a22008-07-11 17:14:22 +02002618/*
2619 * The exported alloc_coherent function for dma_ops.
2620 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002621static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002622 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002623 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002624{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002625 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002626 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002627 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002628 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002629
Joerg Roedel94f6d192009-11-24 16:40:02 +01002630 domain = get_domain(dev);
2631 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002632 page = alloc_pages(flag, get_order(size));
2633 *dma_addr = page_to_phys(page);
2634 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002635 } else if (IS_ERR(domain))
2636 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002637
Joerg Roedelb3311b02016-07-08 13:31:31 +02002638 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002639 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002640 dma_mask = dev->coherent_dma_mask;
2641 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002642 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002643
Joerg Roedel3b839a52015-04-01 14:58:47 +02002644 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2645 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002646 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002647 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002648
Joerg Roedel3b839a52015-04-01 14:58:47 +02002649 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2650 get_order(size));
2651 if (!page)
2652 return NULL;
2653 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002654
Joerg Roedel832a90c2008-09-18 15:54:23 +02002655 if (!dma_mask)
2656 dma_mask = *dev->dma_mask;
2657
Joerg Roedelb3311b02016-07-08 13:31:31 +02002658 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002659 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002660
Joerg Roedel92d420e2015-12-21 19:31:33 +01002661 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002662 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002663
Joerg Roedel3b839a52015-04-01 14:58:47 +02002664 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002665
2666out_free:
2667
Joerg Roedel3b839a52015-04-01 14:58:47 +02002668 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2669 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002670
2671 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002672}
2673
Joerg Roedel431b2a22008-07-11 17:14:22 +02002674/*
2675 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002676 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002677static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002678 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002679 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002680{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002681 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002682 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002683 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002684
Joerg Roedel3b839a52015-04-01 14:58:47 +02002685 page = virt_to_page(virt_addr);
2686 size = PAGE_ALIGN(size);
2687
Joerg Roedel94f6d192009-11-24 16:40:02 +01002688 domain = get_domain(dev);
2689 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002690 goto free_mem;
2691
Joerg Roedelb3311b02016-07-08 13:31:31 +02002692 dma_dom = to_dma_ops_domain(domain);
2693
2694 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002695
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002696free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002697 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2698 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002699}
2700
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002701/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002702 * This function is called by the DMA layer to find out if we can handle a
2703 * particular device. It is part of the dma_ops.
2704 */
2705static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2706{
Joerg Roedel420aef82009-11-23 16:14:57 +01002707 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002708}
2709
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002710static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002711 .alloc = alloc_coherent,
2712 .free = free_coherent,
2713 .map_page = map_page,
2714 .unmap_page = unmap_page,
2715 .map_sg = map_sg,
2716 .unmap_sg = unmap_sg,
2717 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002718};
2719
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002720static int init_reserved_iova_ranges(void)
2721{
2722 struct pci_dev *pdev = NULL;
2723 struct iova *val;
2724
2725 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2726 IOVA_START_PFN, DMA_32BIT_PFN);
2727
2728 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2729 &reserved_rbtree_key);
2730
2731 /* MSI memory range */
2732 val = reserve_iova(&reserved_iova_ranges,
2733 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2734 if (!val) {
2735 pr_err("Reserving MSI range failed\n");
2736 return -ENOMEM;
2737 }
2738
2739 /* HT memory range */
2740 val = reserve_iova(&reserved_iova_ranges,
2741 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2742 if (!val) {
2743 pr_err("Reserving HT range failed\n");
2744 return -ENOMEM;
2745 }
2746
2747 /*
2748 * Memory used for PCI resources
2749 * FIXME: Check whether we can reserve the PCI-hole completly
2750 */
2751 for_each_pci_dev(pdev) {
2752 int i;
2753
2754 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2755 struct resource *r = &pdev->resource[i];
2756
2757 if (!(r->flags & IORESOURCE_MEM))
2758 continue;
2759
2760 val = reserve_iova(&reserved_iova_ranges,
2761 IOVA_PFN(r->start),
2762 IOVA_PFN(r->end));
2763 if (!val) {
2764 pr_err("Reserve pci-resource range failed\n");
2765 return -ENOMEM;
2766 }
2767 }
2768 }
2769
2770 return 0;
2771}
2772
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002773int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002774{
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002775 int ret, cpu, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002776
2777 ret = iova_cache_get();
2778 if (ret)
2779 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002780
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002781 ret = init_reserved_iova_ranges();
2782 if (ret)
2783 return ret;
2784
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002785 for_each_possible_cpu(cpu) {
2786 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2787
2788 queue->entries = kzalloc(FLUSH_QUEUE_SIZE *
2789 sizeof(*queue->entries),
2790 GFP_KERNEL);
2791 if (!queue->entries)
2792 goto out_put_iova;
2793
2794 spin_lock_init(&queue->lock);
2795 }
2796
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002797 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2798 if (err)
2799 return err;
2800#ifdef CONFIG_ARM_AMBA
2801 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2802 if (err)
2803 return err;
2804#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002805 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2806 if (err)
2807 return err;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002808 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002809
2810out_put_iova:
2811 for_each_possible_cpu(cpu) {
2812 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2813
2814 kfree(queue->entries);
2815 }
2816
2817 return -ENOMEM;
Joerg Roedelf5325092010-01-22 17:44:35 +01002818}
2819
Joerg Roedel6631ee92008-06-26 21:28:05 +02002820int __init amd_iommu_init_dma_ops(void)
2821{
Joerg Roedelbb279472016-07-06 13:56:36 +02002822 setup_timer(&queue_timer, queue_flush_timeout, 0);
2823 atomic_set(&queue_timer_on, 0);
2824
Joerg Roedel32302322015-07-28 16:58:50 +02002825 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002826 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002827
Joerg Roedel52717822015-07-28 16:58:51 +02002828 /*
2829 * In case we don't initialize SWIOTLB (actually the common case
2830 * when AMD IOMMU is enabled), make sure there are global
2831 * dma_ops set as a fall-back for devices not handled by this
2832 * driver (for example non-PCI devices).
2833 */
2834 if (!swiotlb)
2835 dma_ops = &nommu_dma_ops;
2836
Joerg Roedel62410ee2012-06-12 16:42:43 +02002837 if (amd_iommu_unmap_flush)
2838 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2839 else
2840 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2841
Joerg Roedel6631ee92008-06-26 21:28:05 +02002842 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002843
Joerg Roedel6631ee92008-06-26 21:28:05 +02002844}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002845
2846/*****************************************************************************
2847 *
2848 * The following functions belong to the exported interface of AMD IOMMU
2849 *
2850 * This interface allows access to lower level functions of the IOMMU
2851 * like protection domain handling and assignement of devices to domains
2852 * which is not possible with the dma_ops interface.
2853 *
2854 *****************************************************************************/
2855
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002856static void cleanup_domain(struct protection_domain *domain)
2857{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002858 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002859 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002860
2861 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2862
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002863 while (!list_empty(&domain->dev_list)) {
2864 entry = list_first_entry(&domain->dev_list,
2865 struct iommu_dev_data, list);
2866 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002867 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002868
2869 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2870}
2871
Joerg Roedel26508152009-08-26 16:52:40 +02002872static void protection_domain_free(struct protection_domain *domain)
2873{
2874 if (!domain)
2875 return;
2876
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002877 del_domain_from_list(domain);
2878
Joerg Roedel26508152009-08-26 16:52:40 +02002879 if (domain->id)
2880 domain_id_free(domain->id);
2881
2882 kfree(domain);
2883}
2884
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002885static int protection_domain_init(struct protection_domain *domain)
2886{
2887 spin_lock_init(&domain->lock);
2888 mutex_init(&domain->api_lock);
2889 domain->id = domain_id_alloc();
2890 if (!domain->id)
2891 return -ENOMEM;
2892 INIT_LIST_HEAD(&domain->dev_list);
2893
2894 return 0;
2895}
2896
Joerg Roedel26508152009-08-26 16:52:40 +02002897static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002898{
2899 struct protection_domain *domain;
2900
2901 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2902 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002903 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002904
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002905 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002906 goto out_err;
2907
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002908 add_domain_to_list(domain);
2909
Joerg Roedel26508152009-08-26 16:52:40 +02002910 return domain;
2911
2912out_err:
2913 kfree(domain);
2914
2915 return NULL;
2916}
2917
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002918static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2919{
2920 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002921 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002922
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002923 switch (type) {
2924 case IOMMU_DOMAIN_UNMANAGED:
2925 pdomain = protection_domain_alloc();
2926 if (!pdomain)
2927 return NULL;
2928
2929 pdomain->mode = PAGE_MODE_3_LEVEL;
2930 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2931 if (!pdomain->pt_root) {
2932 protection_domain_free(pdomain);
2933 return NULL;
2934 }
2935
2936 pdomain->domain.geometry.aperture_start = 0;
2937 pdomain->domain.geometry.aperture_end = ~0ULL;
2938 pdomain->domain.geometry.force_aperture = true;
2939
2940 break;
2941 case IOMMU_DOMAIN_DMA:
2942 dma_domain = dma_ops_domain_alloc();
2943 if (!dma_domain) {
2944 pr_err("AMD-Vi: Failed to allocate\n");
2945 return NULL;
2946 }
2947 pdomain = &dma_domain->domain;
2948 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002949 case IOMMU_DOMAIN_IDENTITY:
2950 pdomain = protection_domain_alloc();
2951 if (!pdomain)
2952 return NULL;
2953
2954 pdomain->mode = PAGE_MODE_NONE;
2955 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002956 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002957 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002958 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002959
2960 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002961}
2962
2963static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002964{
2965 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002966 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002967
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002968 domain = to_pdomain(dom);
2969
Joerg Roedel98383fc2008-12-02 18:34:12 +01002970 if (domain->dev_cnt > 0)
2971 cleanup_domain(domain);
2972
2973 BUG_ON(domain->dev_cnt != 0);
2974
Joerg Roedelcda70052016-07-07 15:57:04 +02002975 if (!dom)
2976 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002977
Joerg Roedelcda70052016-07-07 15:57:04 +02002978 switch (dom->type) {
2979 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002980 /*
2981 * First make sure the domain is no longer referenced from the
2982 * flush queue
2983 */
2984 queue_flush_all();
2985
2986 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002987 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002988 dma_ops_domain_free(dma_dom);
2989 break;
2990 default:
2991 if (domain->mode != PAGE_MODE_NONE)
2992 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002993
Joerg Roedelcda70052016-07-07 15:57:04 +02002994 if (domain->flags & PD_IOMMUV2_MASK)
2995 free_gcr3_table(domain);
2996
2997 protection_domain_free(domain);
2998 break;
2999 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003000}
3001
Joerg Roedel684f2882008-12-08 12:07:44 +01003002static void amd_iommu_detach_device(struct iommu_domain *dom,
3003 struct device *dev)
3004{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003005 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003006 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003007 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003008
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003009 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003010 return;
3011
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003012 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003013 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003014 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003015
Joerg Roedel657cbb62009-11-23 15:26:46 +01003016 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003017 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003018
3019 iommu = amd_iommu_rlookup_table[devid];
3020 if (!iommu)
3021 return;
3022
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003023#ifdef CONFIG_IRQ_REMAP
3024 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3025 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3026 dev_data->use_vapic = 0;
3027#endif
3028
Joerg Roedel684f2882008-12-08 12:07:44 +01003029 iommu_completion_wait(iommu);
3030}
3031
Joerg Roedel01106062008-12-02 19:34:11 +01003032static int amd_iommu_attach_device(struct iommu_domain *dom,
3033 struct device *dev)
3034{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003035 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003036 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003037 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003038 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003039
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003040 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003041 return -EINVAL;
3042
Joerg Roedel657cbb62009-11-23 15:26:46 +01003043 dev_data = dev->archdata.iommu;
3044
Joerg Roedelf62dda62011-06-09 12:55:35 +02003045 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003046 if (!iommu)
3047 return -EINVAL;
3048
Joerg Roedel657cbb62009-11-23 15:26:46 +01003049 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003050 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003051
Joerg Roedel15898bb2009-11-24 15:39:42 +01003052 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003053
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003054#ifdef CONFIG_IRQ_REMAP
3055 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3056 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3057 dev_data->use_vapic = 1;
3058 else
3059 dev_data->use_vapic = 0;
3060 }
3061#endif
3062
Joerg Roedel01106062008-12-02 19:34:11 +01003063 iommu_completion_wait(iommu);
3064
Joerg Roedel15898bb2009-11-24 15:39:42 +01003065 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003066}
3067
Joerg Roedel468e2362010-01-21 16:37:36 +01003068static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003069 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003070{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003071 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003072 int prot = 0;
3073 int ret;
3074
Joerg Roedel132bd682011-11-17 14:18:46 +01003075 if (domain->mode == PAGE_MODE_NONE)
3076 return -EINVAL;
3077
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003078 if (iommu_prot & IOMMU_READ)
3079 prot |= IOMMU_PROT_IR;
3080 if (iommu_prot & IOMMU_WRITE)
3081 prot |= IOMMU_PROT_IW;
3082
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003083 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003084 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003085 mutex_unlock(&domain->api_lock);
3086
Joerg Roedel795e74f72010-05-11 17:40:57 +02003087 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003088}
3089
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003090static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3091 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003092{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003093 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003094 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003095
Joerg Roedel132bd682011-11-17 14:18:46 +01003096 if (domain->mode == PAGE_MODE_NONE)
3097 return -EINVAL;
3098
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003099 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003100 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003101 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003102
Joerg Roedel17b124b2011-04-06 18:01:35 +02003103 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003104
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003105 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003106}
3107
Joerg Roedel645c4c82008-12-02 20:05:50 +01003108static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303109 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003110{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003111 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003112 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003113 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003114
Joerg Roedel132bd682011-11-17 14:18:46 +01003115 if (domain->mode == PAGE_MODE_NONE)
3116 return iova;
3117
Joerg Roedel3039ca12015-04-01 14:58:48 +02003118 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003119
Joerg Roedela6d41a42009-09-02 17:08:55 +02003120 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003121 return 0;
3122
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003123 offset_mask = pte_pgsize - 1;
3124 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003125
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003126 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003127}
3128
Joerg Roedelab636482014-09-05 10:48:21 +02003129static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003130{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003131 switch (cap) {
3132 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003133 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003134 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003135 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003136 case IOMMU_CAP_NOEXEC:
3137 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003138 }
3139
Joerg Roedelab636482014-09-05 10:48:21 +02003140 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003141}
3142
Joerg Roedel35cf2482015-05-28 18:41:37 +02003143static void amd_iommu_get_dm_regions(struct device *dev,
3144 struct list_head *head)
3145{
3146 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003147 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003148
3149 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003150 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003151 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003152
3153 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3154 struct iommu_dm_region *region;
3155
3156 if (devid < entry->devid_start || devid > entry->devid_end)
3157 continue;
3158
3159 region = kzalloc(sizeof(*region), GFP_KERNEL);
3160 if (!region) {
3161 pr_err("Out of memory allocating dm-regions for %s\n",
3162 dev_name(dev));
3163 return;
3164 }
3165
3166 region->start = entry->address_start;
3167 region->length = entry->address_end - entry->address_start;
3168 if (entry->prot & IOMMU_PROT_IR)
3169 region->prot |= IOMMU_READ;
3170 if (entry->prot & IOMMU_PROT_IW)
3171 region->prot |= IOMMU_WRITE;
3172
3173 list_add_tail(&region->list, head);
3174 }
3175}
3176
3177static void amd_iommu_put_dm_regions(struct device *dev,
3178 struct list_head *head)
3179{
3180 struct iommu_dm_region *entry, *next;
3181
3182 list_for_each_entry_safe(entry, next, head, list)
3183 kfree(entry);
3184}
3185
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003186static void amd_iommu_apply_dm_region(struct device *dev,
3187 struct iommu_domain *domain,
3188 struct iommu_dm_region *region)
3189{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003190 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003191 unsigned long start, end;
3192
3193 start = IOVA_PFN(region->start);
3194 end = IOVA_PFN(region->start + region->length);
3195
3196 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3197}
3198
Thierry Redingb22f6432014-06-27 09:03:12 +02003199static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003200 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003201 .domain_alloc = amd_iommu_domain_alloc,
3202 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003203 .attach_dev = amd_iommu_attach_device,
3204 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003205 .map = amd_iommu_map,
3206 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003207 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003208 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003209 .add_device = amd_iommu_add_device,
3210 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003211 .device_group = amd_iommu_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003212 .get_dm_regions = amd_iommu_get_dm_regions,
3213 .put_dm_regions = amd_iommu_put_dm_regions,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003214 .apply_dm_region = amd_iommu_apply_dm_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003215 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003216};
3217
Joerg Roedel0feae532009-08-26 15:26:30 +02003218/*****************************************************************************
3219 *
3220 * The next functions do a basic initialization of IOMMU for pass through
3221 * mode
3222 *
3223 * In passthrough mode the IOMMU is initialized and enabled but not used for
3224 * DMA-API translation.
3225 *
3226 *****************************************************************************/
3227
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003228/* IOMMUv2 specific functions */
3229int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3230{
3231 return atomic_notifier_chain_register(&ppr_notifier, nb);
3232}
3233EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3234
3235int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3236{
3237 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3238}
3239EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003240
3241void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3242{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003243 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003244 unsigned long flags;
3245
3246 spin_lock_irqsave(&domain->lock, flags);
3247
3248 /* Update data structure */
3249 domain->mode = PAGE_MODE_NONE;
3250 domain->updated = true;
3251
3252 /* Make changes visible to IOMMUs */
3253 update_domain(domain);
3254
3255 /* Page-table is not visible to IOMMU anymore, so free it */
3256 free_pagetable(domain);
3257
3258 spin_unlock_irqrestore(&domain->lock, flags);
3259}
3260EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003261
3262int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3263{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003264 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003265 unsigned long flags;
3266 int levels, ret;
3267
3268 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3269 return -EINVAL;
3270
3271 /* Number of GCR3 table levels required */
3272 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3273 levels += 1;
3274
3275 if (levels > amd_iommu_max_glx_val)
3276 return -EINVAL;
3277
3278 spin_lock_irqsave(&domain->lock, flags);
3279
3280 /*
3281 * Save us all sanity checks whether devices already in the
3282 * domain support IOMMUv2. Just force that the domain has no
3283 * devices attached when it is switched into IOMMUv2 mode.
3284 */
3285 ret = -EBUSY;
3286 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3287 goto out;
3288
3289 ret = -ENOMEM;
3290 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3291 if (domain->gcr3_tbl == NULL)
3292 goto out;
3293
3294 domain->glx = levels;
3295 domain->flags |= PD_IOMMUV2_MASK;
3296 domain->updated = true;
3297
3298 update_domain(domain);
3299
3300 ret = 0;
3301
3302out:
3303 spin_unlock_irqrestore(&domain->lock, flags);
3304
3305 return ret;
3306}
3307EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003308
3309static int __flush_pasid(struct protection_domain *domain, int pasid,
3310 u64 address, bool size)
3311{
3312 struct iommu_dev_data *dev_data;
3313 struct iommu_cmd cmd;
3314 int i, ret;
3315
3316 if (!(domain->flags & PD_IOMMUV2_MASK))
3317 return -EINVAL;
3318
3319 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3320
3321 /*
3322 * IOMMU TLB needs to be flushed before Device TLB to
3323 * prevent device TLB refill from IOMMU TLB
3324 */
3325 for (i = 0; i < amd_iommus_present; ++i) {
3326 if (domain->dev_iommu[i] == 0)
3327 continue;
3328
3329 ret = iommu_queue_command(amd_iommus[i], &cmd);
3330 if (ret != 0)
3331 goto out;
3332 }
3333
3334 /* Wait until IOMMU TLB flushes are complete */
3335 domain_flush_complete(domain);
3336
3337 /* Now flush device TLBs */
3338 list_for_each_entry(dev_data, &domain->dev_list, list) {
3339 struct amd_iommu *iommu;
3340 int qdep;
3341
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003342 /*
3343 There might be non-IOMMUv2 capable devices in an IOMMUv2
3344 * domain.
3345 */
3346 if (!dev_data->ats.enabled)
3347 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003348
3349 qdep = dev_data->ats.qdep;
3350 iommu = amd_iommu_rlookup_table[dev_data->devid];
3351
3352 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3353 qdep, address, size);
3354
3355 ret = iommu_queue_command(iommu, &cmd);
3356 if (ret != 0)
3357 goto out;
3358 }
3359
3360 /* Wait until all device TLBs are flushed */
3361 domain_flush_complete(domain);
3362
3363 ret = 0;
3364
3365out:
3366
3367 return ret;
3368}
3369
3370static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3371 u64 address)
3372{
3373 return __flush_pasid(domain, pasid, address, false);
3374}
3375
3376int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3377 u64 address)
3378{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003379 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003380 unsigned long flags;
3381 int ret;
3382
3383 spin_lock_irqsave(&domain->lock, flags);
3384 ret = __amd_iommu_flush_page(domain, pasid, address);
3385 spin_unlock_irqrestore(&domain->lock, flags);
3386
3387 return ret;
3388}
3389EXPORT_SYMBOL(amd_iommu_flush_page);
3390
3391static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3392{
3393 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3394 true);
3395}
3396
3397int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3398{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003399 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003400 unsigned long flags;
3401 int ret;
3402
3403 spin_lock_irqsave(&domain->lock, flags);
3404 ret = __amd_iommu_flush_tlb(domain, pasid);
3405 spin_unlock_irqrestore(&domain->lock, flags);
3406
3407 return ret;
3408}
3409EXPORT_SYMBOL(amd_iommu_flush_tlb);
3410
Joerg Roedelb16137b2011-11-21 16:50:23 +01003411static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3412{
3413 int index;
3414 u64 *pte;
3415
3416 while (true) {
3417
3418 index = (pasid >> (9 * level)) & 0x1ff;
3419 pte = &root[index];
3420
3421 if (level == 0)
3422 break;
3423
3424 if (!(*pte & GCR3_VALID)) {
3425 if (!alloc)
3426 return NULL;
3427
3428 root = (void *)get_zeroed_page(GFP_ATOMIC);
3429 if (root == NULL)
3430 return NULL;
3431
3432 *pte = __pa(root) | GCR3_VALID;
3433 }
3434
3435 root = __va(*pte & PAGE_MASK);
3436
3437 level -= 1;
3438 }
3439
3440 return pte;
3441}
3442
3443static int __set_gcr3(struct protection_domain *domain, int pasid,
3444 unsigned long cr3)
3445{
3446 u64 *pte;
3447
3448 if (domain->mode != PAGE_MODE_NONE)
3449 return -EINVAL;
3450
3451 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3452 if (pte == NULL)
3453 return -ENOMEM;
3454
3455 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3456
3457 return __amd_iommu_flush_tlb(domain, pasid);
3458}
3459
3460static int __clear_gcr3(struct protection_domain *domain, int pasid)
3461{
3462 u64 *pte;
3463
3464 if (domain->mode != PAGE_MODE_NONE)
3465 return -EINVAL;
3466
3467 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3468 if (pte == NULL)
3469 return 0;
3470
3471 *pte = 0;
3472
3473 return __amd_iommu_flush_tlb(domain, pasid);
3474}
3475
3476int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3477 unsigned long cr3)
3478{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003479 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003480 unsigned long flags;
3481 int ret;
3482
3483 spin_lock_irqsave(&domain->lock, flags);
3484 ret = __set_gcr3(domain, pasid, cr3);
3485 spin_unlock_irqrestore(&domain->lock, flags);
3486
3487 return ret;
3488}
3489EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3490
3491int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3492{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003493 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003494 unsigned long flags;
3495 int ret;
3496
3497 spin_lock_irqsave(&domain->lock, flags);
3498 ret = __clear_gcr3(domain, pasid);
3499 spin_unlock_irqrestore(&domain->lock, flags);
3500
3501 return ret;
3502}
3503EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003504
3505int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3506 int status, int tag)
3507{
3508 struct iommu_dev_data *dev_data;
3509 struct amd_iommu *iommu;
3510 struct iommu_cmd cmd;
3511
3512 dev_data = get_dev_data(&pdev->dev);
3513 iommu = amd_iommu_rlookup_table[dev_data->devid];
3514
3515 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3516 tag, dev_data->pri_tlp);
3517
3518 return iommu_queue_command(iommu, &cmd);
3519}
3520EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003521
3522struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3523{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003524 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003525
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003526 pdomain = get_domain(&pdev->dev);
3527 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003528 return NULL;
3529
3530 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003531 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003532 return NULL;
3533
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003534 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003535}
3536EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003537
3538void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3539{
3540 struct iommu_dev_data *dev_data;
3541
3542 if (!amd_iommu_v2_supported())
3543 return;
3544
3545 dev_data = get_dev_data(&pdev->dev);
3546 dev_data->errata |= (1 << erratum);
3547}
3548EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003549
3550int amd_iommu_device_info(struct pci_dev *pdev,
3551 struct amd_iommu_device_info *info)
3552{
3553 int max_pasids;
3554 int pos;
3555
3556 if (pdev == NULL || info == NULL)
3557 return -EINVAL;
3558
3559 if (!amd_iommu_v2_supported())
3560 return -EINVAL;
3561
3562 memset(info, 0, sizeof(*info));
3563
3564 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3565 if (pos)
3566 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3567
3568 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3569 if (pos)
3570 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3571
3572 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3573 if (pos) {
3574 int features;
3575
3576 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3577 max_pasids = min(max_pasids, (1 << 20));
3578
3579 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3580 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3581
3582 features = pci_pasid_features(pdev);
3583 if (features & PCI_PASID_CAP_EXEC)
3584 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3585 if (features & PCI_PASID_CAP_PRIV)
3586 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3587 }
3588
3589 return 0;
3590}
3591EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003592
3593#ifdef CONFIG_IRQ_REMAP
3594
3595/*****************************************************************************
3596 *
3597 * Interrupt Remapping Implementation
3598 *
3599 *****************************************************************************/
3600
Jiang Liu7c71d302015-04-13 14:11:33 +08003601static struct irq_chip amd_ir_chip;
3602
Joerg Roedel2b324502012-06-21 16:29:10 +02003603#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3604#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3605#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3606#define DTE_IRQ_REMAP_ENABLE 1ULL
3607
3608static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3609{
3610 u64 dte;
3611
3612 dte = amd_iommu_dev_table[devid].data[2];
3613 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3614 dte |= virt_to_phys(table->table);
3615 dte |= DTE_IRQ_REMAP_INTCTL;
3616 dte |= DTE_IRQ_TABLE_LEN;
3617 dte |= DTE_IRQ_REMAP_ENABLE;
3618
3619 amd_iommu_dev_table[devid].data[2] = dte;
3620}
3621
Joerg Roedel2b324502012-06-21 16:29:10 +02003622static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3623{
3624 struct irq_remap_table *table = NULL;
3625 struct amd_iommu *iommu;
3626 unsigned long flags;
3627 u16 alias;
3628
3629 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3630
3631 iommu = amd_iommu_rlookup_table[devid];
3632 if (!iommu)
3633 goto out_unlock;
3634
3635 table = irq_lookup_table[devid];
3636 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003637 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003638
3639 alias = amd_iommu_alias_table[devid];
3640 table = irq_lookup_table[alias];
3641 if (table) {
3642 irq_lookup_table[devid] = table;
3643 set_dte_irq_entry(devid, table);
3644 iommu_flush_dte(iommu, devid);
3645 goto out;
3646 }
3647
3648 /* Nothing there yet, allocate new irq remapping table */
3649 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3650 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003651 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003652
Joerg Roedel197887f2013-04-09 21:14:08 +02003653 /* Initialize table spin-lock */
3654 spin_lock_init(&table->lock);
3655
Joerg Roedel2b324502012-06-21 16:29:10 +02003656 if (ioapic)
3657 /* Keep the first 32 indexes free for IOAPIC interrupts */
3658 table->min_index = 32;
3659
3660 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3661 if (!table->table) {
3662 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003663 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003664 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003665 }
3666
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003667 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3668 memset(table->table, 0,
3669 MAX_IRQS_PER_TABLE * sizeof(u32));
3670 else
3671 memset(table->table, 0,
3672 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003673
3674 if (ioapic) {
3675 int i;
3676
3677 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003678 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003679 }
3680
3681 irq_lookup_table[devid] = table;
3682 set_dte_irq_entry(devid, table);
3683 iommu_flush_dte(iommu, devid);
3684 if (devid != alias) {
3685 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003686 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003687 iommu_flush_dte(iommu, alias);
3688 }
3689
3690out:
3691 iommu_completion_wait(iommu);
3692
3693out_unlock:
3694 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3695
3696 return table;
3697}
3698
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003699static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003700{
3701 struct irq_remap_table *table;
3702 unsigned long flags;
3703 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003704 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3705
3706 if (!iommu)
3707 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003708
3709 table = get_irq_table(devid, false);
3710 if (!table)
3711 return -ENODEV;
3712
3713 spin_lock_irqsave(&table->lock, flags);
3714
3715 /* Scan table for free entries */
3716 for (c = 0, index = table->min_index;
3717 index < MAX_IRQS_PER_TABLE;
3718 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003719 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003720 c += 1;
3721 else
3722 c = 0;
3723
3724 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003725 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003726 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003727
3728 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003729 goto out;
3730 }
3731 }
3732
3733 index = -ENOSPC;
3734
3735out:
3736 spin_unlock_irqrestore(&table->lock, flags);
3737
3738 return index;
3739}
3740
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003741static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3742 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003743{
3744 struct irq_remap_table *table;
3745 struct amd_iommu *iommu;
3746 unsigned long flags;
3747 struct irte_ga *entry;
3748
3749 iommu = amd_iommu_rlookup_table[devid];
3750 if (iommu == NULL)
3751 return -EINVAL;
3752
3753 table = get_irq_table(devid, false);
3754 if (!table)
3755 return -ENOMEM;
3756
3757 spin_lock_irqsave(&table->lock, flags);
3758
3759 entry = (struct irte_ga *)table->table;
3760 entry = &entry[index];
3761 entry->lo.fields_remap.valid = 0;
3762 entry->hi.val = irte->hi.val;
3763 entry->lo.val = irte->lo.val;
3764 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003765 if (data)
3766 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003767
3768 spin_unlock_irqrestore(&table->lock, flags);
3769
3770 iommu_flush_irt(iommu, devid);
3771 iommu_completion_wait(iommu);
3772
3773 return 0;
3774}
3775
3776static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003777{
3778 struct irq_remap_table *table;
3779 struct amd_iommu *iommu;
3780 unsigned long flags;
3781
3782 iommu = amd_iommu_rlookup_table[devid];
3783 if (iommu == NULL)
3784 return -EINVAL;
3785
3786 table = get_irq_table(devid, false);
3787 if (!table)
3788 return -ENOMEM;
3789
3790 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003791 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003792 spin_unlock_irqrestore(&table->lock, flags);
3793
3794 iommu_flush_irt(iommu, devid);
3795 iommu_completion_wait(iommu);
3796
3797 return 0;
3798}
3799
3800static void free_irte(u16 devid, int index)
3801{
3802 struct irq_remap_table *table;
3803 struct amd_iommu *iommu;
3804 unsigned long flags;
3805
3806 iommu = amd_iommu_rlookup_table[devid];
3807 if (iommu == NULL)
3808 return;
3809
3810 table = get_irq_table(devid, false);
3811 if (!table)
3812 return;
3813
3814 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003815 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003816 spin_unlock_irqrestore(&table->lock, flags);
3817
3818 iommu_flush_irt(iommu, devid);
3819 iommu_completion_wait(iommu);
3820}
3821
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003822static void irte_prepare(void *entry,
3823 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003824 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003825{
3826 union irte *irte = (union irte *) entry;
3827
3828 irte->val = 0;
3829 irte->fields.vector = vector;
3830 irte->fields.int_type = delivery_mode;
3831 irte->fields.destination = dest_apicid;
3832 irte->fields.dm = dest_mode;
3833 irte->fields.valid = 1;
3834}
3835
3836static void irte_ga_prepare(void *entry,
3837 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003838 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003839{
3840 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003841 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003842
3843 irte->lo.val = 0;
3844 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003845 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003846 irte->lo.fields_remap.int_type = delivery_mode;
3847 irte->lo.fields_remap.dm = dest_mode;
3848 irte->hi.fields.vector = vector;
3849 irte->lo.fields_remap.destination = dest_apicid;
3850 irte->lo.fields_remap.valid = 1;
3851}
3852
3853static void irte_activate(void *entry, u16 devid, u16 index)
3854{
3855 union irte *irte = (union irte *) entry;
3856
3857 irte->fields.valid = 1;
3858 modify_irte(devid, index, irte);
3859}
3860
3861static void irte_ga_activate(void *entry, u16 devid, u16 index)
3862{
3863 struct irte_ga *irte = (struct irte_ga *) entry;
3864
3865 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003866 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003867}
3868
3869static void irte_deactivate(void *entry, u16 devid, u16 index)
3870{
3871 union irte *irte = (union irte *) entry;
3872
3873 irte->fields.valid = 0;
3874 modify_irte(devid, index, irte);
3875}
3876
3877static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3878{
3879 struct irte_ga *irte = (struct irte_ga *) entry;
3880
3881 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003882 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003883}
3884
3885static void irte_set_affinity(void *entry, u16 devid, u16 index,
3886 u8 vector, u32 dest_apicid)
3887{
3888 union irte *irte = (union irte *) entry;
3889
3890 irte->fields.vector = vector;
3891 irte->fields.destination = dest_apicid;
3892 modify_irte(devid, index, irte);
3893}
3894
3895static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3896 u8 vector, u32 dest_apicid)
3897{
3898 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003899 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003900
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003901 if (!dev_data || !dev_data->use_vapic) {
3902 irte->hi.fields.vector = vector;
3903 irte->lo.fields_remap.destination = dest_apicid;
3904 irte->lo.fields_remap.guest_mode = 0;
3905 modify_irte_ga(devid, index, irte, NULL);
3906 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003907}
3908
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003909#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003910static void irte_set_allocated(struct irq_remap_table *table, int index)
3911{
3912 table->table[index] = IRTE_ALLOCATED;
3913}
3914
3915static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3916{
3917 struct irte_ga *ptr = (struct irte_ga *)table->table;
3918 struct irte_ga *irte = &ptr[index];
3919
3920 memset(&irte->lo.val, 0, sizeof(u64));
3921 memset(&irte->hi.val, 0, sizeof(u64));
3922 irte->hi.fields.vector = 0xff;
3923}
3924
3925static bool irte_is_allocated(struct irq_remap_table *table, int index)
3926{
3927 union irte *ptr = (union irte *)table->table;
3928 union irte *irte = &ptr[index];
3929
3930 return irte->val != 0;
3931}
3932
3933static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3934{
3935 struct irte_ga *ptr = (struct irte_ga *)table->table;
3936 struct irte_ga *irte = &ptr[index];
3937
3938 return irte->hi.fields.vector != 0;
3939}
3940
3941static void irte_clear_allocated(struct irq_remap_table *table, int index)
3942{
3943 table->table[index] = 0;
3944}
3945
3946static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3947{
3948 struct irte_ga *ptr = (struct irte_ga *)table->table;
3949 struct irte_ga *irte = &ptr[index];
3950
3951 memset(&irte->lo.val, 0, sizeof(u64));
3952 memset(&irte->hi.val, 0, sizeof(u64));
3953}
3954
Jiang Liu7c71d302015-04-13 14:11:33 +08003955static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003956{
Jiang Liu7c71d302015-04-13 14:11:33 +08003957 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003958
Jiang Liu7c71d302015-04-13 14:11:33 +08003959 switch (info->type) {
3960 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3961 devid = get_ioapic_devid(info->ioapic_id);
3962 break;
3963 case X86_IRQ_ALLOC_TYPE_HPET:
3964 devid = get_hpet_devid(info->hpet_id);
3965 break;
3966 case X86_IRQ_ALLOC_TYPE_MSI:
3967 case X86_IRQ_ALLOC_TYPE_MSIX:
3968 devid = get_device_id(&info->msi_dev->dev);
3969 break;
3970 default:
3971 BUG_ON(1);
3972 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003973 }
3974
Jiang Liu7c71d302015-04-13 14:11:33 +08003975 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003976}
3977
Jiang Liu7c71d302015-04-13 14:11:33 +08003978static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003979{
Jiang Liu7c71d302015-04-13 14:11:33 +08003980 struct amd_iommu *iommu;
3981 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003982
Jiang Liu7c71d302015-04-13 14:11:33 +08003983 if (!info)
3984 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003985
Jiang Liu7c71d302015-04-13 14:11:33 +08003986 devid = get_devid(info);
3987 if (devid >= 0) {
3988 iommu = amd_iommu_rlookup_table[devid];
3989 if (iommu)
3990 return iommu->ir_domain;
3991 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003992
Jiang Liu7c71d302015-04-13 14:11:33 +08003993 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003994}
3995
Jiang Liu7c71d302015-04-13 14:11:33 +08003996static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003997{
Jiang Liu7c71d302015-04-13 14:11:33 +08003998 struct amd_iommu *iommu;
3999 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004000
Jiang Liu7c71d302015-04-13 14:11:33 +08004001 if (!info)
4002 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004003
Jiang Liu7c71d302015-04-13 14:11:33 +08004004 switch (info->type) {
4005 case X86_IRQ_ALLOC_TYPE_MSI:
4006 case X86_IRQ_ALLOC_TYPE_MSIX:
4007 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004008 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004009 return NULL;
4010
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004011 iommu = amd_iommu_rlookup_table[devid];
4012 if (iommu)
4013 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004014 break;
4015 default:
4016 break;
4017 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004018
Jiang Liu7c71d302015-04-13 14:11:33 +08004019 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004020}
4021
Joerg Roedel6b474b82012-06-26 16:46:04 +02004022struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004023 .prepare = amd_iommu_prepare,
4024 .enable = amd_iommu_enable,
4025 .disable = amd_iommu_disable,
4026 .reenable = amd_iommu_reenable,
4027 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004028 .get_ir_irq_domain = get_ir_irq_domain,
4029 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004030};
Jiang Liu7c71d302015-04-13 14:11:33 +08004031
4032static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4033 struct irq_cfg *irq_cfg,
4034 struct irq_alloc_info *info,
4035 int devid, int index, int sub_handle)
4036{
4037 struct irq_2_irte *irte_info = &data->irq_2_irte;
4038 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004039 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004040 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4041
4042 if (!iommu)
4043 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004044
Jiang Liu7c71d302015-04-13 14:11:33 +08004045 data->irq_2_irte.devid = devid;
4046 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004047 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4048 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004049 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004050
4051 switch (info->type) {
4052 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4053 /* Setup IOAPIC entry */
4054 entry = info->ioapic_entry;
4055 info->ioapic_entry = NULL;
4056 memset(entry, 0, sizeof(*entry));
4057 entry->vector = index;
4058 entry->mask = 0;
4059 entry->trigger = info->ioapic_trigger;
4060 entry->polarity = info->ioapic_polarity;
4061 /* Mask level triggered irqs. */
4062 if (info->ioapic_trigger)
4063 entry->mask = 1;
4064 break;
4065
4066 case X86_IRQ_ALLOC_TYPE_HPET:
4067 case X86_IRQ_ALLOC_TYPE_MSI:
4068 case X86_IRQ_ALLOC_TYPE_MSIX:
4069 msg->address_hi = MSI_ADDR_BASE_HI;
4070 msg->address_lo = MSI_ADDR_BASE_LO;
4071 msg->data = irte_info->index;
4072 break;
4073
4074 default:
4075 BUG_ON(1);
4076 break;
4077 }
4078}
4079
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004080struct amd_irte_ops irte_32_ops = {
4081 .prepare = irte_prepare,
4082 .activate = irte_activate,
4083 .deactivate = irte_deactivate,
4084 .set_affinity = irte_set_affinity,
4085 .set_allocated = irte_set_allocated,
4086 .is_allocated = irte_is_allocated,
4087 .clear_allocated = irte_clear_allocated,
4088};
4089
4090struct amd_irte_ops irte_128_ops = {
4091 .prepare = irte_ga_prepare,
4092 .activate = irte_ga_activate,
4093 .deactivate = irte_ga_deactivate,
4094 .set_affinity = irte_ga_set_affinity,
4095 .set_allocated = irte_ga_set_allocated,
4096 .is_allocated = irte_ga_is_allocated,
4097 .clear_allocated = irte_ga_clear_allocated,
4098};
4099
Jiang Liu7c71d302015-04-13 14:11:33 +08004100static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4101 unsigned int nr_irqs, void *arg)
4102{
4103 struct irq_alloc_info *info = arg;
4104 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004105 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004106 struct irq_cfg *cfg;
4107 int i, ret, devid;
4108 int index = -1;
4109
4110 if (!info)
4111 return -EINVAL;
4112 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4113 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4114 return -EINVAL;
4115
4116 /*
4117 * With IRQ remapping enabled, don't need contiguous CPU vectors
4118 * to support multiple MSI interrupts.
4119 */
4120 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4121 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4122
4123 devid = get_devid(info);
4124 if (devid < 0)
4125 return -EINVAL;
4126
4127 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4128 if (ret < 0)
4129 return ret;
4130
Jiang Liu7c71d302015-04-13 14:11:33 +08004131 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4132 if (get_irq_table(devid, true))
4133 index = info->ioapic_pin;
4134 else
4135 ret = -ENOMEM;
4136 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004137 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004138 }
4139 if (index < 0) {
4140 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004141 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004142 goto out_free_parent;
4143 }
4144
4145 for (i = 0; i < nr_irqs; i++) {
4146 irq_data = irq_domain_get_irq_data(domain, virq + i);
4147 cfg = irqd_cfg(irq_data);
4148 if (!irq_data || !cfg) {
4149 ret = -EINVAL;
4150 goto out_free_data;
4151 }
4152
Joerg Roedela130e692015-08-13 11:07:25 +02004153 ret = -ENOMEM;
4154 data = kzalloc(sizeof(*data), GFP_KERNEL);
4155 if (!data)
4156 goto out_free_data;
4157
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004158 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4159 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4160 else
4161 data->entry = kzalloc(sizeof(struct irte_ga),
4162 GFP_KERNEL);
4163 if (!data->entry) {
4164 kfree(data);
4165 goto out_free_data;
4166 }
4167
Jiang Liu7c71d302015-04-13 14:11:33 +08004168 irq_data->hwirq = (devid << 16) + i;
4169 irq_data->chip_data = data;
4170 irq_data->chip = &amd_ir_chip;
4171 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4172 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4173 }
Joerg Roedela130e692015-08-13 11:07:25 +02004174
Jiang Liu7c71d302015-04-13 14:11:33 +08004175 return 0;
4176
4177out_free_data:
4178 for (i--; i >= 0; i--) {
4179 irq_data = irq_domain_get_irq_data(domain, virq + i);
4180 if (irq_data)
4181 kfree(irq_data->chip_data);
4182 }
4183 for (i = 0; i < nr_irqs; i++)
4184 free_irte(devid, index + i);
4185out_free_parent:
4186 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4187 return ret;
4188}
4189
4190static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4191 unsigned int nr_irqs)
4192{
4193 struct irq_2_irte *irte_info;
4194 struct irq_data *irq_data;
4195 struct amd_ir_data *data;
4196 int i;
4197
4198 for (i = 0; i < nr_irqs; i++) {
4199 irq_data = irq_domain_get_irq_data(domain, virq + i);
4200 if (irq_data && irq_data->chip_data) {
4201 data = irq_data->chip_data;
4202 irte_info = &data->irq_2_irte;
4203 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004204 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004205 kfree(data);
4206 }
4207 }
4208 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4209}
4210
4211static void irq_remapping_activate(struct irq_domain *domain,
4212 struct irq_data *irq_data)
4213{
4214 struct amd_ir_data *data = irq_data->chip_data;
4215 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004216 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004217
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004218 if (iommu)
4219 iommu->irte_ops->activate(data->entry, irte_info->devid,
4220 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004221}
4222
4223static void irq_remapping_deactivate(struct irq_domain *domain,
4224 struct irq_data *irq_data)
4225{
4226 struct amd_ir_data *data = irq_data->chip_data;
4227 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004228 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004229
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004230 if (iommu)
4231 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4232 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004233}
4234
4235static struct irq_domain_ops amd_ir_domain_ops = {
4236 .alloc = irq_remapping_alloc,
4237 .free = irq_remapping_free,
4238 .activate = irq_remapping_activate,
4239 .deactivate = irq_remapping_deactivate,
4240};
4241
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004242static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4243{
4244 struct amd_iommu *iommu;
4245 struct amd_iommu_pi_data *pi_data = vcpu_info;
4246 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4247 struct amd_ir_data *ir_data = data->chip_data;
4248 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4249 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004250 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4251
4252 /* Note:
4253 * This device has never been set up for guest mode.
4254 * we should not modify the IRTE
4255 */
4256 if (!dev_data || !dev_data->use_vapic)
4257 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004258
4259 pi_data->ir_data = ir_data;
4260
4261 /* Note:
4262 * SVM tries to set up for VAPIC mode, but we are in
4263 * legacy mode. So, we force legacy mode instead.
4264 */
4265 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4266 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4267 __func__);
4268 pi_data->is_guest_mode = false;
4269 }
4270
4271 iommu = amd_iommu_rlookup_table[irte_info->devid];
4272 if (iommu == NULL)
4273 return -EINVAL;
4274
4275 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4276 if (pi_data->is_guest_mode) {
4277 /* Setting */
4278 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4279 irte->hi.fields.vector = vcpu_pi_info->vector;
4280 irte->lo.fields_vapic.guest_mode = 1;
4281 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4282
4283 ir_data->cached_ga_tag = pi_data->ga_tag;
4284 } else {
4285 /* Un-Setting */
4286 struct irq_cfg *cfg = irqd_cfg(data);
4287
4288 irte->hi.val = 0;
4289 irte->lo.val = 0;
4290 irte->hi.fields.vector = cfg->vector;
4291 irte->lo.fields_remap.guest_mode = 0;
4292 irte->lo.fields_remap.destination = cfg->dest_apicid;
4293 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4294 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4295
4296 /*
4297 * This communicates the ga_tag back to the caller
4298 * so that it can do all the necessary clean up.
4299 */
4300 ir_data->cached_ga_tag = 0;
4301 }
4302
4303 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4304}
4305
Jiang Liu7c71d302015-04-13 14:11:33 +08004306static int amd_ir_set_affinity(struct irq_data *data,
4307 const struct cpumask *mask, bool force)
4308{
4309 struct amd_ir_data *ir_data = data->chip_data;
4310 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4311 struct irq_cfg *cfg = irqd_cfg(data);
4312 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004313 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004314 int ret;
4315
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004316 if (!iommu)
4317 return -ENODEV;
4318
Jiang Liu7c71d302015-04-13 14:11:33 +08004319 ret = parent->chip->irq_set_affinity(parent, mask, force);
4320 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4321 return ret;
4322
4323 /*
4324 * Atomically updates the IRTE with the new destination, vector
4325 * and flushes the interrupt entry cache.
4326 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004327 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4328 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004329
4330 /*
4331 * After this point, all the interrupts will start arriving
4332 * at the new destination. So, time to cleanup the previous
4333 * vector allocation.
4334 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004335 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004336
4337 return IRQ_SET_MASK_OK_DONE;
4338}
4339
4340static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4341{
4342 struct amd_ir_data *ir_data = irq_data->chip_data;
4343
4344 *msg = ir_data->msi_entry;
4345}
4346
4347static struct irq_chip amd_ir_chip = {
4348 .irq_ack = ir_ack_apic_edge,
4349 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004350 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004351 .irq_compose_msi_msg = ir_compose_msi_msg,
4352};
4353
4354int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4355{
4356 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4357 if (!iommu->ir_domain)
4358 return -ENOMEM;
4359
4360 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4361 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4362
4363 return 0;
4364}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004365
4366int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4367{
4368 unsigned long flags;
4369 struct amd_iommu *iommu;
4370 struct irq_remap_table *irt;
4371 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4372 int devid = ir_data->irq_2_irte.devid;
4373 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4374 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4375
4376 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4377 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4378 return 0;
4379
4380 iommu = amd_iommu_rlookup_table[devid];
4381 if (!iommu)
4382 return -ENODEV;
4383
4384 irt = get_irq_table(devid, false);
4385 if (!irt)
4386 return -ENODEV;
4387
4388 spin_lock_irqsave(&irt->lock, flags);
4389
4390 if (ref->lo.fields_vapic.guest_mode) {
4391 if (cpu >= 0)
4392 ref->lo.fields_vapic.destination = cpu;
4393 ref->lo.fields_vapic.is_run = is_run;
4394 barrier();
4395 }
4396
4397 spin_unlock_irqrestore(&irt->lock, flags);
4398
4399 iommu_flush_irt(iommu, devid);
4400 iommu_completion_wait(iommu);
4401 return 0;
4402}
4403EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004404#endif