blob: 2a50fbe31c7b1fba318338071af53de94e3705d9 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
36#include <asm/irq_remapping.h>
37#include <asm/io_apic.h>
38#include <asm/apic.h>
39#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020040#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020041#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090042#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010043#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020044#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020045
46#include "amd_iommu_proto.h"
47#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020048#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020049
50#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
51
Joerg Roedel815b33f2011-04-06 17:26:49 +020052#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020053
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020054/*
55 * This bitmap is used to advertise the page sizes our hardware support
56 * to the IOMMU core, which will then use this information to split
57 * physically contiguous memory regions it is mapping into page sizes
58 * that we support.
59 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010060 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020061 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010062#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020063
Joerg Roedelb6c02712008-06-26 21:27:53 +020064static DEFINE_RWLOCK(amd_iommu_devtable_lock);
65
Joerg Roedelbd60b732008-09-11 10:24:48 +020066/* A list of preallocated protection domains */
67static LIST_HEAD(iommu_pd_list);
68static DEFINE_SPINLOCK(iommu_pd_list_lock);
69
Joerg Roedel8fa5f802011-06-09 12:24:45 +020070/* List of all available dev_data structures */
71static LIST_HEAD(dev_data_list);
72static DEFINE_SPINLOCK(dev_data_list_lock);
73
Joerg Roedel6efed632012-06-14 15:52:58 +020074LIST_HEAD(ioapic_map);
75LIST_HEAD(hpet_map);
76
Joerg Roedel0feae532009-08-26 15:26:30 +020077/*
78 * Domain for untranslated devices - only allocated
79 * if iommu=pt passed on kernel cmd line.
80 */
81static struct protection_domain *pt_domain;
82
Joerg Roedel26961ef2008-12-03 17:00:17 +010083static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010084
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010085static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010086int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010087
Joerg Roedelac1534a2012-06-21 14:52:40 +020088static struct dma_map_ops amd_iommu_dma_ops;
89
Joerg Roedel431b2a22008-07-11 17:14:22 +020090/*
91 * general struct to manage commands send to an IOMMU
92 */
Joerg Roedeld6449532008-07-11 17:14:28 +020093struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020094 u32 data[4];
95};
96
Joerg Roedel05152a02012-06-15 16:53:51 +020097struct kmem_cache *amd_iommu_irq_cache;
98
Joerg Roedel04bfdd82009-09-02 16:00:23 +020099static void update_domain(struct protection_domain *domain);
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100100static int __init alloc_passthrough_domain(void);
Chris Wrightc1eee672009-05-21 00:56:58 -0700101
Joerg Roedel15898bb2009-11-24 15:39:42 +0100102/****************************************************************************
103 *
104 * Helper functions
105 *
106 ****************************************************************************/
107
Joerg Roedelf62dda62011-06-09 12:55:35 +0200108static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200109{
110 struct iommu_dev_data *dev_data;
111 unsigned long flags;
112
113 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
114 if (!dev_data)
115 return NULL;
116
Joerg Roedelf62dda62011-06-09 12:55:35 +0200117 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200118 atomic_set(&dev_data->bind, 0);
119
120 spin_lock_irqsave(&dev_data_list_lock, flags);
121 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
122 spin_unlock_irqrestore(&dev_data_list_lock, flags);
123
124 return dev_data;
125}
126
127static void free_dev_data(struct iommu_dev_data *dev_data)
128{
129 unsigned long flags;
130
131 spin_lock_irqsave(&dev_data_list_lock, flags);
132 list_del(&dev_data->dev_data_list);
133 spin_unlock_irqrestore(&dev_data_list_lock, flags);
134
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600135 if (dev_data->group)
136 iommu_group_put(dev_data->group);
137
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200138 kfree(dev_data);
139}
140
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200141static struct iommu_dev_data *search_dev_data(u16 devid)
142{
143 struct iommu_dev_data *dev_data;
144 unsigned long flags;
145
146 spin_lock_irqsave(&dev_data_list_lock, flags);
147 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
148 if (dev_data->devid == devid)
149 goto out_unlock;
150 }
151
152 dev_data = NULL;
153
154out_unlock:
155 spin_unlock_irqrestore(&dev_data_list_lock, flags);
156
157 return dev_data;
158}
159
160static struct iommu_dev_data *find_dev_data(u16 devid)
161{
162 struct iommu_dev_data *dev_data;
163
164 dev_data = search_dev_data(devid);
165
166 if (dev_data == NULL)
167 dev_data = alloc_dev_data(devid);
168
169 return dev_data;
170}
171
Joerg Roedel15898bb2009-11-24 15:39:42 +0100172static inline u16 get_device_id(struct device *dev)
173{
174 struct pci_dev *pdev = to_pci_dev(dev);
175
176 return calc_devid(pdev->bus->number, pdev->devfn);
177}
178
Joerg Roedel657cbb62009-11-23 15:26:46 +0100179static struct iommu_dev_data *get_dev_data(struct device *dev)
180{
181 return dev->archdata.iommu;
182}
183
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100184static bool pci_iommuv2_capable(struct pci_dev *pdev)
185{
186 static const int caps[] = {
187 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100188 PCI_EXT_CAP_ID_PRI,
189 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100190 };
191 int i, pos;
192
193 for (i = 0; i < 3; ++i) {
194 pos = pci_find_ext_capability(pdev, caps[i]);
195 if (pos == 0)
196 return false;
197 }
198
199 return true;
200}
201
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100202static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
203{
204 struct iommu_dev_data *dev_data;
205
206 dev_data = get_dev_data(&pdev->dev);
207
208 return dev_data->errata & (1 << erratum) ? true : false;
209}
210
Joerg Roedel71c70982009-11-24 16:43:06 +0100211/*
212 * In this function the list of preallocated protection domains is traversed to
213 * find the domain for a specific device
214 */
215static struct dma_ops_domain *find_protection_domain(u16 devid)
216{
217 struct dma_ops_domain *entry, *ret = NULL;
218 unsigned long flags;
219 u16 alias = amd_iommu_alias_table[devid];
220
221 if (list_empty(&iommu_pd_list))
222 return NULL;
223
224 spin_lock_irqsave(&iommu_pd_list_lock, flags);
225
226 list_for_each_entry(entry, &iommu_pd_list, list) {
227 if (entry->target_dev == devid ||
228 entry->target_dev == alias) {
229 ret = entry;
230 break;
231 }
232 }
233
234 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
235
236 return ret;
237}
238
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100239/*
240 * This function checks if the driver got a valid device from the caller to
241 * avoid dereferencing invalid pointers.
242 */
243static bool check_device(struct device *dev)
244{
245 u16 devid;
246
247 if (!dev || !dev->dma_mask)
248 return false;
249
250 /* No device or no PCI device */
Julia Lawall339d3262010-02-06 09:42:39 +0100251 if (dev->bus != &pci_bus_type)
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100252 return false;
253
254 devid = get_device_id(dev);
255
256 /* Out of our scope? */
257 if (devid > amd_iommu_last_bdf)
258 return false;
259
260 if (amd_iommu_rlookup_table[devid] == NULL)
261 return false;
262
263 return true;
264}
265
Alex Williamson664b6002012-05-30 14:19:31 -0600266static void swap_pci_ref(struct pci_dev **from, struct pci_dev *to)
267{
268 pci_dev_put(*from);
269 *from = to;
270}
271
Alex Williamson2bff6a52012-10-08 22:49:48 -0600272static struct pci_bus *find_hosted_bus(struct pci_bus *bus)
273{
274 while (!bus->self) {
275 if (!pci_is_root_bus(bus))
276 bus = bus->parent;
277 else
278 return ERR_PTR(-ENODEV);
279 }
280
281 return bus;
282}
283
Alex Williamson664b6002012-05-30 14:19:31 -0600284#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
285
Alex Williamson2851db22012-10-08 22:49:41 -0600286static struct pci_dev *get_isolation_root(struct pci_dev *pdev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100287{
Alex Williamson2851db22012-10-08 22:49:41 -0600288 struct pci_dev *dma_pdev = pdev;
Alex Williamson9dcd6132012-05-30 14:19:07 -0600289
Alex Williamson31fe9432012-08-04 12:09:03 -0600290 /* Account for quirked devices */
Alex Williamson664b6002012-05-30 14:19:31 -0600291 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
292
Alex Williamson31fe9432012-08-04 12:09:03 -0600293 /*
294 * If it's a multifunction device that does not support our
295 * required ACS flags, add to the same group as function 0.
296 */
Alex Williamson664b6002012-05-30 14:19:31 -0600297 if (dma_pdev->multifunction &&
298 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS))
299 swap_pci_ref(&dma_pdev,
300 pci_get_slot(dma_pdev->bus,
301 PCI_DEVFN(PCI_SLOT(dma_pdev->devfn),
302 0)));
303
Alex Williamson31fe9432012-08-04 12:09:03 -0600304 /*
305 * Devices on the root bus go through the iommu. If that's not us,
306 * find the next upstream device and test ACS up to the root bus.
307 * Finding the next device may require skipping virtual buses.
308 */
Alex Williamson664b6002012-05-30 14:19:31 -0600309 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamson2bff6a52012-10-08 22:49:48 -0600310 struct pci_bus *bus = find_hosted_bus(dma_pdev->bus);
311 if (IS_ERR(bus))
312 break;
Alex Williamson31fe9432012-08-04 12:09:03 -0600313
314 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson664b6002012-05-30 14:19:31 -0600315 break;
316
Alex Williamson31fe9432012-08-04 12:09:03 -0600317 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Joerg Roedel26018872011-06-06 16:50:14 +0200318 }
Joerg Roedel657cbb62009-11-23 15:26:46 +0100319
Alex Williamson2851db22012-10-08 22:49:41 -0600320 return dma_pdev;
321}
322
Alex Williamsonce7ac4a2012-10-08 22:49:54 -0600323static int use_pdev_iommu_group(struct pci_dev *pdev, struct device *dev)
324{
325 struct iommu_group *group = iommu_group_get(&pdev->dev);
326 int ret;
327
328 if (!group) {
329 group = iommu_group_alloc();
330 if (IS_ERR(group))
331 return PTR_ERR(group);
332
333 WARN_ON(&pdev->dev != dev);
334 }
335
336 ret = iommu_group_add_device(group, dev);
337 iommu_group_put(group);
338 return ret;
339}
340
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600341static int use_dev_data_iommu_group(struct iommu_dev_data *dev_data,
342 struct device *dev)
343{
344 if (!dev_data->group) {
345 struct iommu_group *group = iommu_group_alloc();
346 if (IS_ERR(group))
347 return PTR_ERR(group);
348
349 dev_data->group = group;
350 }
351
352 return iommu_group_add_device(dev_data->group, dev);
353}
354
Alex Williamson2851db22012-10-08 22:49:41 -0600355static int init_iommu_group(struct device *dev)
356{
357 struct iommu_dev_data *dev_data;
358 struct iommu_group *group;
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600359 struct pci_dev *dma_pdev;
Alex Williamson2851db22012-10-08 22:49:41 -0600360 int ret;
361
362 group = iommu_group_get(dev);
363 if (group) {
364 iommu_group_put(group);
365 return 0;
366 }
367
368 dev_data = find_dev_data(get_device_id(dev));
369 if (!dev_data)
370 return -ENOMEM;
371
372 if (dev_data->alias_data) {
373 u16 alias;
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600374 struct pci_bus *bus;
Alex Williamson2851db22012-10-08 22:49:41 -0600375
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600376 if (dev_data->alias_data->group)
377 goto use_group;
378
379 /*
380 * If the alias device exists, it's effectively just a first
381 * level quirk for finding the DMA source.
382 */
Alex Williamson2851db22012-10-08 22:49:41 -0600383 alias = amd_iommu_alias_table[dev_data->devid];
384 dma_pdev = pci_get_bus_and_slot(alias >> 8, alias & 0xff);
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600385 if (dma_pdev) {
386 dma_pdev = get_isolation_root(dma_pdev);
387 goto use_pdev;
388 }
389
390 /*
391 * If the alias is virtual, try to find a parent device
392 * and test whether the IOMMU group is actualy rooted above
393 * the alias. Be careful to also test the parent device if
394 * we think the alias is the root of the group.
395 */
396 bus = pci_find_bus(0, alias >> 8);
397 if (!bus)
398 goto use_group;
399
400 bus = find_hosted_bus(bus);
401 if (IS_ERR(bus) || !bus->self)
402 goto use_group;
403
404 dma_pdev = get_isolation_root(pci_dev_get(bus->self));
405 if (dma_pdev != bus->self || (dma_pdev->multifunction &&
406 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)))
407 goto use_pdev;
408
409 pci_dev_put(dma_pdev);
410 goto use_group;
Alex Williamson2851db22012-10-08 22:49:41 -0600411 }
412
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600413 dma_pdev = get_isolation_root(pci_dev_get(to_pci_dev(dev)));
414use_pdev:
Alex Williamsonce7ac4a2012-10-08 22:49:54 -0600415 ret = use_pdev_iommu_group(dma_pdev, dev);
Alex Williamson9dcd6132012-05-30 14:19:07 -0600416 pci_dev_put(dma_pdev);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600417 return ret;
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600418use_group:
419 return use_dev_data_iommu_group(dev_data->alias_data, dev);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600420}
421
422static int iommu_init_device(struct device *dev)
423{
424 struct pci_dev *pdev = to_pci_dev(dev);
425 struct iommu_dev_data *dev_data;
426 u16 alias;
427 int ret;
428
429 if (dev->archdata.iommu)
430 return 0;
431
432 dev_data = find_dev_data(get_device_id(dev));
433 if (!dev_data)
434 return -ENOMEM;
435
436 alias = amd_iommu_alias_table[dev_data->devid];
437 if (alias != dev_data->devid) {
438 struct iommu_dev_data *alias_data;
439
440 alias_data = find_dev_data(alias);
441 if (alias_data == NULL) {
442 pr_err("AMD-Vi: Warning: Unhandled device %s\n",
443 dev_name(dev));
444 free_dev_data(dev_data);
445 return -ENOTSUPP;
446 }
447 dev_data->alias_data = alias_data;
448 }
449
450 ret = init_iommu_group(dev);
Alex Williamson9dcd6132012-05-30 14:19:07 -0600451 if (ret)
452 return ret;
453
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100454 if (pci_iommuv2_capable(pdev)) {
455 struct amd_iommu *iommu;
456
457 iommu = amd_iommu_rlookup_table[dev_data->devid];
458 dev_data->iommu_v2 = iommu->is_iommu_v2;
459 }
460
Joerg Roedel657cbb62009-11-23 15:26:46 +0100461 dev->archdata.iommu = dev_data;
462
Joerg Roedel657cbb62009-11-23 15:26:46 +0100463 return 0;
464}
465
Joerg Roedel26018872011-06-06 16:50:14 +0200466static void iommu_ignore_device(struct device *dev)
467{
468 u16 devid, alias;
469
470 devid = get_device_id(dev);
471 alias = amd_iommu_alias_table[devid];
472
473 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
474 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
475
476 amd_iommu_rlookup_table[devid] = NULL;
477 amd_iommu_rlookup_table[alias] = NULL;
478}
479
Joerg Roedel657cbb62009-11-23 15:26:46 +0100480static void iommu_uninit_device(struct device *dev)
481{
Alex Williamson9dcd6132012-05-30 14:19:07 -0600482 iommu_group_remove_device(dev);
483
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200484 /*
485 * Nothing to do here - we keep dev_data around for unplugged devices
486 * and reuse it when the device is re-plugged - not doing so would
487 * introduce a ton of races.
488 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100489}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100490
491void __init amd_iommu_uninit_devices(void)
492{
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200493 struct iommu_dev_data *dev_data, *n;
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100494 struct pci_dev *pdev = NULL;
495
496 for_each_pci_dev(pdev) {
497
498 if (!check_device(&pdev->dev))
499 continue;
500
501 iommu_uninit_device(&pdev->dev);
502 }
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200503
504 /* Free all of our dev_data structures */
505 list_for_each_entry_safe(dev_data, n, &dev_data_list, dev_data_list)
506 free_dev_data(dev_data);
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100507}
508
509int __init amd_iommu_init_devices(void)
510{
511 struct pci_dev *pdev = NULL;
512 int ret = 0;
513
514 for_each_pci_dev(pdev) {
515
516 if (!check_device(&pdev->dev))
517 continue;
518
519 ret = iommu_init_device(&pdev->dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200520 if (ret == -ENOTSUPP)
521 iommu_ignore_device(&pdev->dev);
522 else if (ret)
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100523 goto out_free;
524 }
525
526 return 0;
527
528out_free:
529
530 amd_iommu_uninit_devices();
531
532 return ret;
533}
Joerg Roedel7f265082008-12-12 13:50:21 +0100534#ifdef CONFIG_AMD_IOMMU_STATS
535
536/*
537 * Initialization code for statistics collection
538 */
539
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100540DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100541DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100542DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100543DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100544DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100545DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100546DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100547DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100548DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100549DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100550DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100551DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100552DECLARE_STATS_COUNTER(complete_ppr);
553DECLARE_STATS_COUNTER(invalidate_iotlb);
554DECLARE_STATS_COUNTER(invalidate_iotlb_all);
555DECLARE_STATS_COUNTER(pri_requests);
556
Joerg Roedel7f265082008-12-12 13:50:21 +0100557static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100558static struct dentry *de_fflush;
559
560static void amd_iommu_stats_add(struct __iommu_counter *cnt)
561{
562 if (stats_dir == NULL)
563 return;
564
565 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
566 &cnt->value);
567}
568
569static void amd_iommu_stats_init(void)
570{
571 stats_dir = debugfs_create_dir("amd-iommu", NULL);
572 if (stats_dir == NULL)
573 return;
574
Joerg Roedel7f265082008-12-12 13:50:21 +0100575 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300576 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100577
578 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100579 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100580 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100581 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100582 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100583 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100584 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100585 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100586 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100587 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100588 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100589 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100590 amd_iommu_stats_add(&complete_ppr);
591 amd_iommu_stats_add(&invalidate_iotlb);
592 amd_iommu_stats_add(&invalidate_iotlb_all);
593 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100594}
595
596#endif
597
Joerg Roedel431b2a22008-07-11 17:14:22 +0200598/****************************************************************************
599 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200600 * Interrupt handling functions
601 *
602 ****************************************************************************/
603
Joerg Roedele3e59872009-09-03 14:02:10 +0200604static void dump_dte_entry(u16 devid)
605{
606 int i;
607
Joerg Roedelee6c2862011-11-09 12:06:03 +0100608 for (i = 0; i < 4; ++i)
609 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200610 amd_iommu_dev_table[devid].data[i]);
611}
612
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200613static void dump_command(unsigned long phys_addr)
614{
615 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
616 int i;
617
618 for (i = 0; i < 4; ++i)
619 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
620}
621
Joerg Roedela345b232009-09-03 15:01:43 +0200622static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200623{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200624 int type, devid, domid, flags;
625 volatile u32 *event = __evt;
626 int count = 0;
627 u64 address;
628
629retry:
630 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
631 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
632 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
633 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
634 address = (u64)(((u64)event[3]) << 32) | event[2];
635
636 if (type == 0) {
637 /* Did we hit the erratum? */
638 if (++count == LOOP_TIMEOUT) {
639 pr_err("AMD-Vi: No event written to event log\n");
640 return;
641 }
642 udelay(1);
643 goto retry;
644 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200645
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200646 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200647
648 switch (type) {
649 case EVENT_TYPE_ILL_DEV:
650 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
651 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700652 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200653 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200654 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200655 break;
656 case EVENT_TYPE_IO_FAULT:
657 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
658 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700659 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200660 domid, address, flags);
661 break;
662 case EVENT_TYPE_DEV_TAB_ERR:
663 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
664 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700665 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200666 address, flags);
667 break;
668 case EVENT_TYPE_PAGE_TAB_ERR:
669 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
670 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700671 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200672 domid, address, flags);
673 break;
674 case EVENT_TYPE_ILL_CMD:
675 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200676 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200677 break;
678 case EVENT_TYPE_CMD_HARD_ERR:
679 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
680 "flags=0x%04x]\n", address, flags);
681 break;
682 case EVENT_TYPE_IOTLB_INV_TO:
683 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
684 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700685 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200686 address);
687 break;
688 case EVENT_TYPE_INV_DEV_REQ:
689 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
690 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700691 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200692 address, flags);
693 break;
694 default:
695 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
696 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200697
698 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200699}
700
701static void iommu_poll_events(struct amd_iommu *iommu)
702{
703 u32 head, tail;
704 unsigned long flags;
705
706 spin_lock_irqsave(&iommu->lock, flags);
707
708 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
709 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
710
711 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200712 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200713 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
714 }
715
716 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
717
718 spin_unlock_irqrestore(&iommu->lock, flags);
719}
720
Joerg Roedeleee53532012-06-01 15:20:23 +0200721static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100722{
723 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100724
Joerg Roedel399be2f2011-12-01 16:53:47 +0100725 INC_STATS_COUNTER(pri_requests);
726
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100727 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
728 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
729 return;
730 }
731
732 fault.address = raw[1];
733 fault.pasid = PPR_PASID(raw[0]);
734 fault.device_id = PPR_DEVID(raw[0]);
735 fault.tag = PPR_TAG(raw[0]);
736 fault.flags = PPR_FLAGS(raw[0]);
737
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100738 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
739}
740
741static void iommu_poll_ppr_log(struct amd_iommu *iommu)
742{
743 unsigned long flags;
744 u32 head, tail;
745
746 if (iommu->ppr_log == NULL)
747 return;
748
Joerg Roedeleee53532012-06-01 15:20:23 +0200749 /* enable ppr interrupts again */
750 writel(MMIO_STATUS_PPR_INT_MASK, iommu->mmio_base + MMIO_STATUS_OFFSET);
751
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100752 spin_lock_irqsave(&iommu->lock, flags);
753
754 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
755 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
756
757 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200758 volatile u64 *raw;
759 u64 entry[2];
760 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100761
Joerg Roedeleee53532012-06-01 15:20:23 +0200762 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100763
Joerg Roedeleee53532012-06-01 15:20:23 +0200764 /*
765 * Hardware bug: Interrupt may arrive before the entry is
766 * written to memory. If this happens we need to wait for the
767 * entry to arrive.
768 */
769 for (i = 0; i < LOOP_TIMEOUT; ++i) {
770 if (PPR_REQ_TYPE(raw[0]) != 0)
771 break;
772 udelay(1);
773 }
774
775 /* Avoid memcpy function-call overhead */
776 entry[0] = raw[0];
777 entry[1] = raw[1];
778
779 /*
780 * To detect the hardware bug we need to clear the entry
781 * back to zero.
782 */
783 raw[0] = raw[1] = 0UL;
784
785 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100786 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
787 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200788
789 /*
790 * Release iommu->lock because ppr-handling might need to
Frank Arnolddf805ab2012-08-27 19:21:04 +0200791 * re-acquire it
Joerg Roedeleee53532012-06-01 15:20:23 +0200792 */
793 spin_unlock_irqrestore(&iommu->lock, flags);
794
795 /* Handle PPR entry */
796 iommu_handle_ppr_entry(iommu, entry);
797
798 spin_lock_irqsave(&iommu->lock, flags);
799
800 /* Refresh ring-buffer information */
801 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100802 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
803 }
804
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100805 spin_unlock_irqrestore(&iommu->lock, flags);
806}
807
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200808irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200809{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200810 struct amd_iommu *iommu;
811
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100812 for_each_iommu(iommu) {
Joerg Roedel90008ee2008-09-09 16:41:05 +0200813 iommu_poll_events(iommu);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100814 iommu_poll_ppr_log(iommu);
815 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200816
817 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200818}
819
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200820irqreturn_t amd_iommu_int_handler(int irq, void *data)
821{
822 return IRQ_WAKE_THREAD;
823}
824
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200825/****************************************************************************
826 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200827 * IOMMU command queuing functions
828 *
829 ****************************************************************************/
830
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200831static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200832{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200833 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200834
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200835 while (*sem == 0 && i < LOOP_TIMEOUT) {
836 udelay(1);
837 i += 1;
838 }
839
840 if (i == LOOP_TIMEOUT) {
841 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
842 return -EIO;
843 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200844
845 return 0;
846}
847
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200848static void copy_cmd_to_buffer(struct amd_iommu *iommu,
849 struct iommu_cmd *cmd,
850 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200851{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200852 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200853
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200854 target = iommu->cmd_buf + tail;
855 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200856
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200857 /* Copy command to buffer */
858 memcpy(target, cmd, sizeof(*cmd));
859
860 /* Tell the IOMMU about it */
861 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
862}
863
Joerg Roedel815b33f2011-04-06 17:26:49 +0200864static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200865{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200866 WARN_ON(address & 0x7ULL);
867
Joerg Roedelded46732011-04-06 10:53:48 +0200868 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200869 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
870 cmd->data[1] = upper_32_bits(__pa(address));
871 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200872 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
873}
874
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200875static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
876{
877 memset(cmd, 0, sizeof(*cmd));
878 cmd->data[0] = devid;
879 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
880}
881
Joerg Roedel11b64022011-04-06 11:49:28 +0200882static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
883 size_t size, u16 domid, int pde)
884{
885 u64 pages;
886 int s;
887
888 pages = iommu_num_pages(address, size, PAGE_SIZE);
889 s = 0;
890
891 if (pages > 1) {
892 /*
893 * If we have to flush more than one page, flush all
894 * TLB entries for this domain
895 */
896 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
897 s = 1;
898 }
899
900 address &= PAGE_MASK;
901
902 memset(cmd, 0, sizeof(*cmd));
903 cmd->data[1] |= domid;
904 cmd->data[2] = lower_32_bits(address);
905 cmd->data[3] = upper_32_bits(address);
906 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
907 if (s) /* size bit - we flush more than one 4kb page */
908 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200909 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200910 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
911}
912
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200913static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
914 u64 address, size_t size)
915{
916 u64 pages;
917 int s;
918
919 pages = iommu_num_pages(address, size, PAGE_SIZE);
920 s = 0;
921
922 if (pages > 1) {
923 /*
924 * If we have to flush more than one page, flush all
925 * TLB entries for this domain
926 */
927 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
928 s = 1;
929 }
930
931 address &= PAGE_MASK;
932
933 memset(cmd, 0, sizeof(*cmd));
934 cmd->data[0] = devid;
935 cmd->data[0] |= (qdep & 0xff) << 24;
936 cmd->data[1] = devid;
937 cmd->data[2] = lower_32_bits(address);
938 cmd->data[3] = upper_32_bits(address);
939 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
940 if (s)
941 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
942}
943
Joerg Roedel22e266c2011-11-21 15:59:08 +0100944static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
945 u64 address, bool size)
946{
947 memset(cmd, 0, sizeof(*cmd));
948
949 address &= ~(0xfffULL);
950
951 cmd->data[0] = pasid & PASID_MASK;
952 cmd->data[1] = domid;
953 cmd->data[2] = lower_32_bits(address);
954 cmd->data[3] = upper_32_bits(address);
955 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
956 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
957 if (size)
958 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
959 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
960}
961
962static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
963 int qdep, u64 address, bool size)
964{
965 memset(cmd, 0, sizeof(*cmd));
966
967 address &= ~(0xfffULL);
968
969 cmd->data[0] = devid;
970 cmd->data[0] |= (pasid & 0xff) << 16;
971 cmd->data[0] |= (qdep & 0xff) << 24;
972 cmd->data[1] = devid;
973 cmd->data[1] |= ((pasid >> 8) & 0xfff) << 16;
974 cmd->data[2] = lower_32_bits(address);
975 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
976 cmd->data[3] = upper_32_bits(address);
977 if (size)
978 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
979 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
980}
981
Joerg Roedelc99afa22011-11-21 18:19:25 +0100982static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
983 int status, int tag, bool gn)
984{
985 memset(cmd, 0, sizeof(*cmd));
986
987 cmd->data[0] = devid;
988 if (gn) {
989 cmd->data[1] = pasid & PASID_MASK;
990 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
991 }
992 cmd->data[3] = tag & 0x1ff;
993 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
994
995 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
996}
997
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200998static void build_inv_all(struct iommu_cmd *cmd)
999{
1000 memset(cmd, 0, sizeof(*cmd));
1001 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001002}
1003
Joerg Roedel7ef27982012-06-21 16:46:04 +02001004static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1005{
1006 memset(cmd, 0, sizeof(*cmd));
1007 cmd->data[0] = devid;
1008 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1009}
1010
Joerg Roedel431b2a22008-07-11 17:14:22 +02001011/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001012 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001013 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001014 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001015static int iommu_queue_command_sync(struct amd_iommu *iommu,
1016 struct iommu_cmd *cmd,
1017 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001018{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001019 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +02001020 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001021
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001022 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
Joerg Roedelda49f6d2008-12-12 14:59:58 +01001023
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001024again:
Joerg Roedel815b33f2011-04-06 17:26:49 +02001025 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001026
1027 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1028 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
1029 next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
1030 left = (head - next_tail) % iommu->cmd_buf_size;
1031
1032 if (left <= 2) {
1033 struct iommu_cmd sync_cmd;
1034 volatile u64 sem = 0;
1035 int ret;
1036
1037 build_completion_wait(&sync_cmd, (u64)&sem);
1038 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1039
1040 spin_unlock_irqrestore(&iommu->lock, flags);
1041
1042 if ((ret = wait_on_sem(&sem)) != 0)
1043 return ret;
1044
1045 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001046 }
1047
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001048 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001049
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001050 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001051 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001052
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001053 spin_unlock_irqrestore(&iommu->lock, flags);
1054
Joerg Roedel815b33f2011-04-06 17:26:49 +02001055 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001056}
1057
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001058static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1059{
1060 return iommu_queue_command_sync(iommu, cmd, true);
1061}
1062
Joerg Roedel8d201962008-12-02 20:34:41 +01001063/*
1064 * This function queues a completion wait command into the command
1065 * buffer of an IOMMU
1066 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001067static int iommu_completion_wait(struct amd_iommu *iommu)
1068{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001069 struct iommu_cmd cmd;
1070 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001071 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001072
1073 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001074 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001075
Joerg Roedel815b33f2011-04-06 17:26:49 +02001076 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +01001077
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001078 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001079 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001080 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001081
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001082 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001083}
1084
Joerg Roedeld8c13082011-04-06 18:51:26 +02001085static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001086{
1087 struct iommu_cmd cmd;
1088
Joerg Roedeld8c13082011-04-06 18:51:26 +02001089 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001090
Joerg Roedeld8c13082011-04-06 18:51:26 +02001091 return iommu_queue_command(iommu, &cmd);
1092}
1093
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001094static void iommu_flush_dte_all(struct amd_iommu *iommu)
1095{
1096 u32 devid;
1097
1098 for (devid = 0; devid <= 0xffff; ++devid)
1099 iommu_flush_dte(iommu, devid);
1100
1101 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001102}
1103
1104/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001105 * This function uses heavy locking and may disable irqs for some time. But
1106 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001107 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001108static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001109{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001110 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001111
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001112 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1113 struct iommu_cmd cmd;
1114 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1115 dom_id, 1);
1116 iommu_queue_command(iommu, &cmd);
1117 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001118
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001119 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001120}
1121
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001122static void iommu_flush_all(struct amd_iommu *iommu)
1123{
1124 struct iommu_cmd cmd;
1125
1126 build_inv_all(&cmd);
1127
1128 iommu_queue_command(iommu, &cmd);
1129 iommu_completion_wait(iommu);
1130}
1131
Joerg Roedel7ef27982012-06-21 16:46:04 +02001132static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1133{
1134 struct iommu_cmd cmd;
1135
1136 build_inv_irt(&cmd, devid);
1137
1138 iommu_queue_command(iommu, &cmd);
1139}
1140
1141static void iommu_flush_irt_all(struct amd_iommu *iommu)
1142{
1143 u32 devid;
1144
1145 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1146 iommu_flush_irt(iommu, devid);
1147
1148 iommu_completion_wait(iommu);
1149}
1150
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001151void iommu_flush_all_caches(struct amd_iommu *iommu)
1152{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001153 if (iommu_feature(iommu, FEATURE_IA)) {
1154 iommu_flush_all(iommu);
1155 } else {
1156 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001157 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001158 iommu_flush_tlb_all(iommu);
1159 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001160}
1161
Joerg Roedel431b2a22008-07-11 17:14:22 +02001162/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001163 * Command send function for flushing on-device TLB
1164 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001165static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1166 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001167{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001168 struct amd_iommu *iommu;
1169 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001170 int qdep;
1171
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001172 qdep = dev_data->ats.qdep;
1173 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001174
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001175 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001176
1177 return iommu_queue_command(iommu, &cmd);
1178}
1179
1180/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001181 * Command send function for invalidating a device table entry
1182 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001183static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001184{
1185 struct amd_iommu *iommu;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001186 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001187
Joerg Roedel6c542042011-06-09 17:07:31 +02001188 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001189
Joerg Roedelf62dda62011-06-09 12:55:35 +02001190 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001191 if (ret)
1192 return ret;
1193
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001194 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001195 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001196
1197 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001198}
1199
Joerg Roedel431b2a22008-07-11 17:14:22 +02001200/*
1201 * TLB invalidation function which is called from the mapping functions.
1202 * It invalidates a single PTE if the range to flush is within a single
1203 * page. Otherwise it flushes the whole TLB of the IOMMU.
1204 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001205static void __domain_flush_pages(struct protection_domain *domain,
1206 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001207{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001208 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001209 struct iommu_cmd cmd;
1210 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001211
Joerg Roedel11b64022011-04-06 11:49:28 +02001212 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001213
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001214 for (i = 0; i < amd_iommus_present; ++i) {
1215 if (!domain->dev_iommu[i])
1216 continue;
1217
1218 /*
1219 * Devices of this domain are behind this IOMMU
1220 * We need a TLB flush
1221 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001222 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001223 }
1224
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001225 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001226
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001227 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001228 continue;
1229
Joerg Roedel6c542042011-06-09 17:07:31 +02001230 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001231 }
1232
Joerg Roedel11b64022011-04-06 11:49:28 +02001233 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001234}
1235
Joerg Roedel17b124b2011-04-06 18:01:35 +02001236static void domain_flush_pages(struct protection_domain *domain,
1237 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001238{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001239 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001240}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001241
Joerg Roedel1c655772008-09-04 18:40:05 +02001242/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001243static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001244{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001245 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001246}
1247
Chris Wright42a49f92009-06-15 15:42:00 +02001248/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001249static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001250{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001251 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1252}
1253
1254static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001255{
1256 int i;
1257
1258 for (i = 0; i < amd_iommus_present; ++i) {
1259 if (!domain->dev_iommu[i])
1260 continue;
1261
1262 /*
1263 * Devices of this domain are behind this IOMMU
1264 * We need to wait for completion of all commands.
1265 */
1266 iommu_completion_wait(amd_iommus[i]);
1267 }
1268}
1269
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001270
Joerg Roedel43f49602008-12-02 21:01:12 +01001271/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001272 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001273 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001274static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001275{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001276 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001277
1278 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001279 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001280}
1281
Joerg Roedel431b2a22008-07-11 17:14:22 +02001282/****************************************************************************
1283 *
1284 * The functions below are used the create the page table mappings for
1285 * unity mapped regions.
1286 *
1287 ****************************************************************************/
1288
1289/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001290 * This function is used to add another level to an IO page table. Adding
1291 * another level increases the size of the address space by 9 bits to a size up
1292 * to 64 bits.
1293 */
1294static bool increase_address_space(struct protection_domain *domain,
1295 gfp_t gfp)
1296{
1297 u64 *pte;
1298
1299 if (domain->mode == PAGE_MODE_6_LEVEL)
1300 /* address space already 64 bit large */
1301 return false;
1302
1303 pte = (void *)get_zeroed_page(gfp);
1304 if (!pte)
1305 return false;
1306
1307 *pte = PM_LEVEL_PDE(domain->mode,
1308 virt_to_phys(domain->pt_root));
1309 domain->pt_root = pte;
1310 domain->mode += 1;
1311 domain->updated = true;
1312
1313 return true;
1314}
1315
1316static u64 *alloc_pte(struct protection_domain *domain,
1317 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001318 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001319 u64 **pte_page,
1320 gfp_t gfp)
1321{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001322 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001323 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001324
1325 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001326
1327 while (address > PM_LEVEL_SIZE(domain->mode))
1328 increase_address_space(domain, gfp);
1329
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001330 level = domain->mode - 1;
1331 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1332 address = PAGE_SIZE_ALIGN(address, page_size);
1333 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001334
1335 while (level > end_lvl) {
1336 if (!IOMMU_PTE_PRESENT(*pte)) {
1337 page = (u64 *)get_zeroed_page(gfp);
1338 if (!page)
1339 return NULL;
1340 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1341 }
1342
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001343 /* No level skipping support yet */
1344 if (PM_PTE_LEVEL(*pte) != level)
1345 return NULL;
1346
Joerg Roedel308973d2009-11-24 17:43:32 +01001347 level -= 1;
1348
1349 pte = IOMMU_PTE_PAGE(*pte);
1350
1351 if (pte_page && level == end_lvl)
1352 *pte_page = pte;
1353
1354 pte = &pte[PM_LEVEL_INDEX(level, address)];
1355 }
1356
1357 return pte;
1358}
1359
1360/*
1361 * This function checks if there is a PTE for a given dma address. If
1362 * there is one, it returns the pointer to it.
1363 */
Joerg Roedel24cd7722010-01-19 17:27:39 +01001364static u64 *fetch_pte(struct protection_domain *domain, unsigned long address)
Joerg Roedel308973d2009-11-24 17:43:32 +01001365{
1366 int level;
1367 u64 *pte;
1368
Joerg Roedel24cd7722010-01-19 17:27:39 +01001369 if (address > PM_LEVEL_SIZE(domain->mode))
1370 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001371
Joerg Roedel24cd7722010-01-19 17:27:39 +01001372 level = domain->mode - 1;
1373 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1374
1375 while (level > 0) {
1376
1377 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001378 if (!IOMMU_PTE_PRESENT(*pte))
1379 return NULL;
1380
Joerg Roedel24cd7722010-01-19 17:27:39 +01001381 /* Large PTE */
1382 if (PM_PTE_LEVEL(*pte) == 0x07) {
1383 unsigned long pte_mask, __pte;
1384
1385 /*
1386 * If we have a series of large PTEs, make
1387 * sure to return a pointer to the first one.
1388 */
1389 pte_mask = PTE_PAGE_SIZE(*pte);
1390 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1391 __pte = ((unsigned long)pte) & pte_mask;
1392
1393 return (u64 *)__pte;
1394 }
1395
1396 /* No level skipping support yet */
1397 if (PM_PTE_LEVEL(*pte) != level)
1398 return NULL;
1399
Joerg Roedel308973d2009-11-24 17:43:32 +01001400 level -= 1;
1401
Joerg Roedel24cd7722010-01-19 17:27:39 +01001402 /* Walk to the next level */
Joerg Roedel308973d2009-11-24 17:43:32 +01001403 pte = IOMMU_PTE_PAGE(*pte);
1404 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel308973d2009-11-24 17:43:32 +01001405 }
1406
1407 return pte;
1408}
1409
1410/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001411 * Generic mapping functions. It maps a physical address into a DMA
1412 * address space. It allocates the page table pages if necessary.
1413 * In the future it can be extended to a generic mapping function
1414 * supporting all features of AMD IOMMU page tables like level skipping
1415 * and full 64 bit address spaces.
1416 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001417static int iommu_map_page(struct protection_domain *dom,
1418 unsigned long bus_addr,
1419 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001420 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001421 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001422{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001423 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001424 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001425
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001426 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001427 return -EINVAL;
1428
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001429 bus_addr = PAGE_ALIGN(bus_addr);
1430 phys_addr = PAGE_ALIGN(phys_addr);
1431 count = PAGE_SIZE_PTE_COUNT(page_size);
1432 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001433
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001434 for (i = 0; i < count; ++i)
1435 if (IOMMU_PTE_PRESENT(pte[i]))
1436 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001437
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001438 if (page_size > PAGE_SIZE) {
1439 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1440 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1441 } else
1442 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1443
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001444 if (prot & IOMMU_PROT_IR)
1445 __pte |= IOMMU_PTE_IR;
1446 if (prot & IOMMU_PROT_IW)
1447 __pte |= IOMMU_PTE_IW;
1448
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001449 for (i = 0; i < count; ++i)
1450 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001451
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001452 update_domain(dom);
1453
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001454 return 0;
1455}
1456
Joerg Roedel24cd7722010-01-19 17:27:39 +01001457static unsigned long iommu_unmap_page(struct protection_domain *dom,
1458 unsigned long bus_addr,
1459 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001460{
Joerg Roedel24cd7722010-01-19 17:27:39 +01001461 unsigned long long unmap_size, unmapped;
1462 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001463
Joerg Roedel24cd7722010-01-19 17:27:39 +01001464 BUG_ON(!is_power_of_2(page_size));
1465
1466 unmapped = 0;
1467
1468 while (unmapped < page_size) {
1469
1470 pte = fetch_pte(dom, bus_addr);
1471
1472 if (!pte) {
1473 /*
1474 * No PTE for this address
1475 * move forward in 4kb steps
1476 */
1477 unmap_size = PAGE_SIZE;
1478 } else if (PM_PTE_LEVEL(*pte) == 0) {
1479 /* 4kb PTE found for this address */
1480 unmap_size = PAGE_SIZE;
1481 *pte = 0ULL;
1482 } else {
1483 int count, i;
1484
1485 /* Large PTE found which maps this address */
1486 unmap_size = PTE_PAGE_SIZE(*pte);
1487 count = PAGE_SIZE_PTE_COUNT(unmap_size);
1488 for (i = 0; i < count; i++)
1489 pte[i] = 0ULL;
1490 }
1491
1492 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1493 unmapped += unmap_size;
1494 }
1495
1496 BUG_ON(!is_power_of_2(unmapped));
1497
1498 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001499}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001500
Joerg Roedel431b2a22008-07-11 17:14:22 +02001501/*
1502 * This function checks if a specific unity mapping entry is needed for
1503 * this specific IOMMU.
1504 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001505static int iommu_for_unity_map(struct amd_iommu *iommu,
1506 struct unity_map_entry *entry)
1507{
1508 u16 bdf, i;
1509
1510 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
1511 bdf = amd_iommu_alias_table[i];
1512 if (amd_iommu_rlookup_table[bdf] == iommu)
1513 return 1;
1514 }
1515
1516 return 0;
1517}
1518
Joerg Roedel431b2a22008-07-11 17:14:22 +02001519/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001520 * This function actually applies the mapping to the page table of the
1521 * dma_ops domain.
1522 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001523static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
1524 struct unity_map_entry *e)
1525{
1526 u64 addr;
1527 int ret;
1528
1529 for (addr = e->address_start; addr < e->address_end;
1530 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001531 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001532 PAGE_SIZE);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001533 if (ret)
1534 return ret;
1535 /*
1536 * if unity mapping is in aperture range mark the page
1537 * as allocated in the aperture
1538 */
1539 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +02001540 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +02001541 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001542 }
1543
1544 return 0;
1545}
1546
Joerg Roedel431b2a22008-07-11 17:14:22 +02001547/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001548 * Init the unity mappings for a specific IOMMU in the system
1549 *
1550 * Basically iterates over all unity mapping entries and applies them to
1551 * the default domain DMA of that IOMMU if necessary.
1552 */
1553static int iommu_init_unity_mappings(struct amd_iommu *iommu)
1554{
1555 struct unity_map_entry *entry;
1556 int ret;
1557
1558 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
1559 if (!iommu_for_unity_map(iommu, entry))
1560 continue;
1561 ret = dma_ops_unity_map(iommu->default_dom, entry);
1562 if (ret)
1563 return ret;
1564 }
1565
1566 return 0;
1567}
1568
1569/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001570 * Inits the unity mappings required for a specific device
1571 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001572static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
1573 u16 devid)
1574{
1575 struct unity_map_entry *e;
1576 int ret;
1577
1578 list_for_each_entry(e, &amd_iommu_unity_map, list) {
1579 if (!(devid >= e->devid_start && devid <= e->devid_end))
1580 continue;
1581 ret = dma_ops_unity_map(dma_dom, e);
1582 if (ret)
1583 return ret;
1584 }
1585
1586 return 0;
1587}
1588
Joerg Roedel431b2a22008-07-11 17:14:22 +02001589/****************************************************************************
1590 *
1591 * The next functions belong to the address allocator for the dma_ops
1592 * interface functions. They work like the allocators in the other IOMMU
1593 * drivers. Its basically a bitmap which marks the allocated pages in
1594 * the aperture. Maybe it could be enhanced in the future to a more
1595 * efficient allocator.
1596 *
1597 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001598
Joerg Roedel431b2a22008-07-11 17:14:22 +02001599/*
Joerg Roedel384de722009-05-15 12:30:05 +02001600 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001601 *
1602 * called with domain->lock held
1603 */
Joerg Roedel384de722009-05-15 12:30:05 +02001604
Joerg Roedel9cabe892009-05-18 16:38:55 +02001605/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001606 * Used to reserve address ranges in the aperture (e.g. for exclusion
1607 * ranges.
1608 */
1609static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1610 unsigned long start_page,
1611 unsigned int pages)
1612{
1613 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1614
1615 if (start_page + pages > last_page)
1616 pages = last_page - start_page;
1617
1618 for (i = start_page; i < start_page + pages; ++i) {
1619 int index = i / APERTURE_RANGE_PAGES;
1620 int page = i % APERTURE_RANGE_PAGES;
1621 __set_bit(page, dom->aperture[index]->bitmap);
1622 }
1623}
1624
1625/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001626 * This function is used to add a new aperture range to an existing
1627 * aperture in case of dma_ops domain allocation or address allocation
1628 * failure.
1629 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001630static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001631 bool populate, gfp_t gfp)
1632{
1633 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +01001634 struct amd_iommu *iommu;
Joerg Roedel17f5b562011-07-06 17:14:44 +02001635 unsigned long i, old_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001636
Joerg Roedelf5e97052009-05-22 12:31:53 +02001637#ifdef CONFIG_IOMMU_STRESS
1638 populate = false;
1639#endif
1640
Joerg Roedel9cabe892009-05-18 16:38:55 +02001641 if (index >= APERTURE_MAX_RANGES)
1642 return -ENOMEM;
1643
1644 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1645 if (!dma_dom->aperture[index])
1646 return -ENOMEM;
1647
1648 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1649 if (!dma_dom->aperture[index]->bitmap)
1650 goto out_free;
1651
1652 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1653
1654 if (populate) {
1655 unsigned long address = dma_dom->aperture_size;
1656 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1657 u64 *pte, *pte_page;
1658
1659 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001660 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001661 &pte_page, gfp);
1662 if (!pte)
1663 goto out_free;
1664
1665 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1666
1667 address += APERTURE_RANGE_SIZE / 64;
1668 }
1669 }
1670
Joerg Roedel17f5b562011-07-06 17:14:44 +02001671 old_size = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001672 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1673
Joerg Roedel17f5b562011-07-06 17:14:44 +02001674 /* Reserve address range used for MSI messages */
1675 if (old_size < MSI_ADDR_BASE_LO &&
1676 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1677 unsigned long spage;
1678 int pages;
1679
1680 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1681 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1682
1683 dma_ops_reserve_addresses(dma_dom, spage, pages);
1684 }
1685
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001686 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001687 for_each_iommu(iommu) {
1688 if (iommu->exclusion_start &&
1689 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1690 && iommu->exclusion_start < dma_dom->aperture_size) {
1691 unsigned long startpage;
1692 int pages = iommu_num_pages(iommu->exclusion_start,
1693 iommu->exclusion_length,
1694 PAGE_SIZE);
1695 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1696 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1697 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001698 }
1699
1700 /*
1701 * Check for areas already mapped as present in the new aperture
1702 * range and mark those pages as reserved in the allocator. Such
1703 * mappings may already exist as a result of requested unity
1704 * mappings for devices.
1705 */
1706 for (i = dma_dom->aperture[index]->offset;
1707 i < dma_dom->aperture_size;
1708 i += PAGE_SIZE) {
Joerg Roedel24cd7722010-01-19 17:27:39 +01001709 u64 *pte = fetch_pte(&dma_dom->domain, i);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001710 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1711 continue;
1712
Joerg Roedelfcd08612011-10-11 17:41:32 +02001713 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT, 1);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001714 }
1715
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001716 update_domain(&dma_dom->domain);
1717
Joerg Roedel9cabe892009-05-18 16:38:55 +02001718 return 0;
1719
1720out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001721 update_domain(&dma_dom->domain);
1722
Joerg Roedel9cabe892009-05-18 16:38:55 +02001723 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1724
1725 kfree(dma_dom->aperture[index]);
1726 dma_dom->aperture[index] = NULL;
1727
1728 return -ENOMEM;
1729}
1730
Joerg Roedel384de722009-05-15 12:30:05 +02001731static unsigned long dma_ops_area_alloc(struct device *dev,
1732 struct dma_ops_domain *dom,
1733 unsigned int pages,
1734 unsigned long align_mask,
1735 u64 dma_mask,
1736 unsigned long start)
1737{
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001738 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +02001739 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1740 int i = start >> APERTURE_RANGE_SHIFT;
1741 unsigned long boundary_size;
1742 unsigned long address = -1;
1743 unsigned long limit;
1744
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001745 next_bit >>= PAGE_SHIFT;
1746
Joerg Roedel384de722009-05-15 12:30:05 +02001747 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
1748 PAGE_SIZE) >> PAGE_SHIFT;
1749
1750 for (;i < max_index; ++i) {
1751 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1752
1753 if (dom->aperture[i]->offset >= dma_mask)
1754 break;
1755
1756 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1757 dma_mask >> PAGE_SHIFT);
1758
1759 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1760 limit, next_bit, pages, 0,
1761 boundary_size, align_mask);
1762 if (address != -1) {
1763 address = dom->aperture[i]->offset +
1764 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001765 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001766 break;
1767 }
1768
1769 next_bit = 0;
1770 }
1771
1772 return address;
1773}
1774
Joerg Roedeld3086442008-06-26 21:27:57 +02001775static unsigned long dma_ops_alloc_addresses(struct device *dev,
1776 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001777 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001778 unsigned long align_mask,
1779 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001780{
Joerg Roedeld3086442008-06-26 21:27:57 +02001781 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +02001782
Joerg Roedelfe16f082009-05-22 12:27:53 +02001783#ifdef CONFIG_IOMMU_STRESS
1784 dom->next_address = 0;
1785 dom->need_flush = true;
1786#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001787
Joerg Roedel384de722009-05-15 12:30:05 +02001788 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001789 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +02001790
Joerg Roedel1c655772008-09-04 18:40:05 +02001791 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001792 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +02001793 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1794 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001795 dom->need_flush = true;
1796 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001797
Joerg Roedel384de722009-05-15 12:30:05 +02001798 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001799 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001800
1801 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1802
1803 return address;
1804}
1805
Joerg Roedel431b2a22008-07-11 17:14:22 +02001806/*
1807 * The address free function.
1808 *
1809 * called with domain->lock held
1810 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001811static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1812 unsigned long address,
1813 unsigned int pages)
1814{
Joerg Roedel384de722009-05-15 12:30:05 +02001815 unsigned i = address >> APERTURE_RANGE_SHIFT;
1816 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +01001817
Joerg Roedel384de722009-05-15 12:30:05 +02001818 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1819
Joerg Roedel47bccd62009-05-22 12:40:54 +02001820#ifdef CONFIG_IOMMU_STRESS
1821 if (i < 4)
1822 return;
1823#endif
1824
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001825 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +01001826 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +02001827
1828 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001829
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001830 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel384de722009-05-15 12:30:05 +02001831
Joerg Roedeld3086442008-06-26 21:27:57 +02001832}
1833
Joerg Roedel431b2a22008-07-11 17:14:22 +02001834/****************************************************************************
1835 *
1836 * The next functions belong to the domain allocation. A domain is
1837 * allocated for every IOMMU as the default domain. If device isolation
1838 * is enabled, every device get its own domain. The most important thing
1839 * about domains is the page table mapping the DMA address space they
1840 * contain.
1841 *
1842 ****************************************************************************/
1843
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001844/*
1845 * This function adds a protection domain to the global protection domain list
1846 */
1847static void add_domain_to_list(struct protection_domain *domain)
1848{
1849 unsigned long flags;
1850
1851 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1852 list_add(&domain->list, &amd_iommu_pd_list);
1853 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1854}
1855
1856/*
1857 * This function removes a protection domain to the global
1858 * protection domain list
1859 */
1860static void del_domain_from_list(struct protection_domain *domain)
1861{
1862 unsigned long flags;
1863
1864 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1865 list_del(&domain->list);
1866 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1867}
1868
Joerg Roedelec487d12008-06-26 21:27:58 +02001869static u16 domain_id_alloc(void)
1870{
1871 unsigned long flags;
1872 int id;
1873
1874 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1875 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1876 BUG_ON(id == 0);
1877 if (id > 0 && id < MAX_DOMAIN_ID)
1878 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1879 else
1880 id = 0;
1881 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1882
1883 return id;
1884}
1885
Joerg Roedela2acfb72008-12-02 18:28:53 +01001886static void domain_id_free(int id)
1887{
1888 unsigned long flags;
1889
1890 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1891 if (id > 0 && id < MAX_DOMAIN_ID)
1892 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1893 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1894}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001895
Joerg Roedel86db2e52008-12-02 18:20:21 +01001896static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001897{
1898 int i, j;
1899 u64 *p1, *p2, *p3;
1900
Joerg Roedel86db2e52008-12-02 18:20:21 +01001901 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001902
1903 if (!p1)
1904 return;
1905
1906 for (i = 0; i < 512; ++i) {
1907 if (!IOMMU_PTE_PRESENT(p1[i]))
1908 continue;
1909
1910 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001911 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001912 if (!IOMMU_PTE_PRESENT(p2[j]))
1913 continue;
1914 p3 = IOMMU_PTE_PAGE(p2[j]);
1915 free_page((unsigned long)p3);
1916 }
1917
1918 free_page((unsigned long)p2);
1919 }
1920
1921 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001922
1923 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001924}
1925
Joerg Roedelb16137b2011-11-21 16:50:23 +01001926static void free_gcr3_tbl_level1(u64 *tbl)
1927{
1928 u64 *ptr;
1929 int i;
1930
1931 for (i = 0; i < 512; ++i) {
1932 if (!(tbl[i] & GCR3_VALID))
1933 continue;
1934
1935 ptr = __va(tbl[i] & PAGE_MASK);
1936
1937 free_page((unsigned long)ptr);
1938 }
1939}
1940
1941static void free_gcr3_tbl_level2(u64 *tbl)
1942{
1943 u64 *ptr;
1944 int i;
1945
1946 for (i = 0; i < 512; ++i) {
1947 if (!(tbl[i] & GCR3_VALID))
1948 continue;
1949
1950 ptr = __va(tbl[i] & PAGE_MASK);
1951
1952 free_gcr3_tbl_level1(ptr);
1953 }
1954}
1955
Joerg Roedel52815b72011-11-17 17:24:28 +01001956static void free_gcr3_table(struct protection_domain *domain)
1957{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001958 if (domain->glx == 2)
1959 free_gcr3_tbl_level2(domain->gcr3_tbl);
1960 else if (domain->glx == 1)
1961 free_gcr3_tbl_level1(domain->gcr3_tbl);
1962 else if (domain->glx != 0)
1963 BUG();
1964
Joerg Roedel52815b72011-11-17 17:24:28 +01001965 free_page((unsigned long)domain->gcr3_tbl);
1966}
1967
Joerg Roedel431b2a22008-07-11 17:14:22 +02001968/*
1969 * Free a domain, only used if something went wrong in the
1970 * allocation path and we need to free an already allocated page table
1971 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001972static void dma_ops_domain_free(struct dma_ops_domain *dom)
1973{
Joerg Roedel384de722009-05-15 12:30:05 +02001974 int i;
1975
Joerg Roedelec487d12008-06-26 21:27:58 +02001976 if (!dom)
1977 return;
1978
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001979 del_domain_from_list(&dom->domain);
1980
Joerg Roedel86db2e52008-12-02 18:20:21 +01001981 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001982
Joerg Roedel384de722009-05-15 12:30:05 +02001983 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1984 if (!dom->aperture[i])
1985 continue;
1986 free_page((unsigned long)dom->aperture[i]->bitmap);
1987 kfree(dom->aperture[i]);
1988 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001989
1990 kfree(dom);
1991}
1992
Joerg Roedel431b2a22008-07-11 17:14:22 +02001993/*
1994 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001995 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001996 * structures required for the dma_ops interface
1997 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001998static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001999{
2000 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002001
2002 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
2003 if (!dma_dom)
2004 return NULL;
2005
2006 spin_lock_init(&dma_dom->domain.lock);
2007
2008 dma_dom->domain.id = domain_id_alloc();
2009 if (dma_dom->domain.id == 0)
2010 goto free_dma_dom;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01002011 INIT_LIST_HEAD(&dma_dom->domain.dev_list);
Joerg Roedel8f7a0172009-09-02 16:55:24 +02002012 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02002013 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01002014 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02002015 dma_dom->domain.priv = dma_dom;
2016 if (!dma_dom->domain.pt_root)
2017 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002018
Joerg Roedel1c655772008-09-04 18:40:05 +02002019 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02002020 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02002021
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002022 add_domain_to_list(&dma_dom->domain);
2023
Joerg Roedel576175c2009-11-23 19:08:46 +01002024 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02002025 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002026
Joerg Roedel431b2a22008-07-11 17:14:22 +02002027 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02002028 * mark the first page as allocated so we never return 0 as
2029 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02002030 */
Joerg Roedel384de722009-05-15 12:30:05 +02002031 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02002032 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02002033
Joerg Roedelec487d12008-06-26 21:27:58 +02002034
2035 return dma_dom;
2036
2037free_dma_dom:
2038 dma_ops_domain_free(dma_dom);
2039
2040 return NULL;
2041}
2042
Joerg Roedel431b2a22008-07-11 17:14:22 +02002043/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002044 * little helper function to check whether a given protection domain is a
2045 * dma_ops domain
2046 */
2047static bool dma_ops_domain(struct protection_domain *domain)
2048{
2049 return domain->flags & PD_DMA_OPS_MASK;
2050}
2051
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002052static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002053{
Joerg Roedel132bd682011-11-17 14:18:46 +01002054 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002055 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002056
Joerg Roedel132bd682011-11-17 14:18:46 +01002057 if (domain->mode != PAGE_MODE_NONE)
2058 pte_root = virt_to_phys(domain->pt_root);
2059
Joerg Roedel38ddf412008-09-11 10:38:32 +02002060 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2061 << DEV_ENTRY_MODE_SHIFT;
2062 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002063
Joerg Roedelee6c2862011-11-09 12:06:03 +01002064 flags = amd_iommu_dev_table[devid].data[1];
2065
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002066 if (ats)
2067 flags |= DTE_FLAG_IOTLB;
2068
Joerg Roedel52815b72011-11-17 17:24:28 +01002069 if (domain->flags & PD_IOMMUV2_MASK) {
2070 u64 gcr3 = __pa(domain->gcr3_tbl);
2071 u64 glx = domain->glx;
2072 u64 tmp;
2073
2074 pte_root |= DTE_FLAG_GV;
2075 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2076
2077 /* First mask out possible old values for GCR3 table */
2078 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2079 flags &= ~tmp;
2080
2081 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2082 flags &= ~tmp;
2083
2084 /* Encode GCR3 table into DTE */
2085 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2086 pte_root |= tmp;
2087
2088 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2089 flags |= tmp;
2090
2091 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2092 flags |= tmp;
2093 }
2094
Joerg Roedelee6c2862011-11-09 12:06:03 +01002095 flags &= ~(0xffffUL);
2096 flags |= domain->id;
2097
2098 amd_iommu_dev_table[devid].data[1] = flags;
2099 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002100}
2101
Joerg Roedel15898bb2009-11-24 15:39:42 +01002102static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002103{
Joerg Roedel355bf552008-12-08 12:02:41 +01002104 /* remove entry from the device table seen by the hardware */
2105 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2106 amd_iommu_dev_table[devid].data[1] = 0;
Joerg Roedel355bf552008-12-08 12:02:41 +01002107
Joerg Roedelc5cca142009-10-09 18:31:20 +02002108 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002109}
2110
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002111static void do_attach(struct iommu_dev_data *dev_data,
2112 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002113{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002114 struct amd_iommu *iommu;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002115 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002116
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002117 iommu = amd_iommu_rlookup_table[dev_data->devid];
2118 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002119
2120 /* Update data structures */
2121 dev_data->domain = domain;
2122 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002123 set_dte_entry(dev_data->devid, domain, ats);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002124
2125 /* Do reference counting */
2126 domain->dev_iommu[iommu->index] += 1;
2127 domain->dev_cnt += 1;
2128
2129 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002130 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002131}
2132
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002133static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002134{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002135 struct amd_iommu *iommu;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002136
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002137 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02002138
Joerg Roedelc4596112009-11-20 14:57:32 +01002139 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002140 dev_data->domain->dev_iommu[iommu->index] -= 1;
2141 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002142
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002143 /* Update data structures */
2144 dev_data->domain = NULL;
2145 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002146 clear_dte_entry(dev_data->devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002147
2148 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002149 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002150}
2151
2152/*
2153 * If a device is not yet associated with a domain, this function does
2154 * assigns it visible for the hardware
2155 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002156static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002157 struct protection_domain *domain)
2158{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002159 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002160
Joerg Roedel15898bb2009-11-24 15:39:42 +01002161 /* lock domain */
2162 spin_lock(&domain->lock);
2163
Joerg Roedel71f77582011-06-09 19:03:15 +02002164 if (dev_data->alias_data != NULL) {
2165 struct iommu_dev_data *alias_data = dev_data->alias_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002166
Joerg Roedel2b02b092011-06-09 17:48:39 +02002167 /* Some sanity checks */
2168 ret = -EBUSY;
2169 if (alias_data->domain != NULL &&
2170 alias_data->domain != domain)
2171 goto out_unlock;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002172
Joerg Roedel2b02b092011-06-09 17:48:39 +02002173 if (dev_data->domain != NULL &&
2174 dev_data->domain != domain)
2175 goto out_unlock;
2176
2177 /* Do real assignment */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002178 if (alias_data->domain == NULL)
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002179 do_attach(alias_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002180
2181 atomic_inc(&alias_data->bind);
Joerg Roedel657cbb62009-11-23 15:26:46 +01002182 }
Joerg Roedel15898bb2009-11-24 15:39:42 +01002183
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002184 if (dev_data->domain == NULL)
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002185 do_attach(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002186
Joerg Roedel24100052009-11-25 15:59:57 +01002187 atomic_inc(&dev_data->bind);
2188
Julia Lawall84fe6c12010-05-27 12:31:51 +02002189 ret = 0;
2190
2191out_unlock:
2192
Joerg Roedel355bf552008-12-08 12:02:41 +01002193 /* ready */
2194 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002195
Julia Lawall84fe6c12010-05-27 12:31:51 +02002196 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002197}
2198
Joerg Roedel52815b72011-11-17 17:24:28 +01002199
2200static void pdev_iommuv2_disable(struct pci_dev *pdev)
2201{
2202 pci_disable_ats(pdev);
2203 pci_disable_pri(pdev);
2204 pci_disable_pasid(pdev);
2205}
2206
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002207/* FIXME: Change generic reset-function to do the same */
2208static int pri_reset_while_enabled(struct pci_dev *pdev)
2209{
2210 u16 control;
2211 int pos;
2212
Joerg Roedel46277b72011-12-07 14:34:02 +01002213 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002214 if (!pos)
2215 return -EINVAL;
2216
Joerg Roedel46277b72011-12-07 14:34:02 +01002217 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2218 control |= PCI_PRI_CTRL_RESET;
2219 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002220
2221 return 0;
2222}
2223
Joerg Roedel52815b72011-11-17 17:24:28 +01002224static int pdev_iommuv2_enable(struct pci_dev *pdev)
2225{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002226 bool reset_enable;
2227 int reqs, ret;
2228
2229 /* FIXME: Hardcode number of outstanding requests for now */
2230 reqs = 32;
2231 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2232 reqs = 1;
2233 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002234
2235 /* Only allow access to user-accessible pages */
2236 ret = pci_enable_pasid(pdev, 0);
2237 if (ret)
2238 goto out_err;
2239
2240 /* First reset the PRI state of the device */
2241 ret = pci_reset_pri(pdev);
2242 if (ret)
2243 goto out_err;
2244
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002245 /* Enable PRI */
2246 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002247 if (ret)
2248 goto out_err;
2249
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002250 if (reset_enable) {
2251 ret = pri_reset_while_enabled(pdev);
2252 if (ret)
2253 goto out_err;
2254 }
2255
Joerg Roedel52815b72011-11-17 17:24:28 +01002256 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2257 if (ret)
2258 goto out_err;
2259
2260 return 0;
2261
2262out_err:
2263 pci_disable_pri(pdev);
2264 pci_disable_pasid(pdev);
2265
2266 return ret;
2267}
2268
Joerg Roedelc99afa22011-11-21 18:19:25 +01002269/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002270#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002271
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002272static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002273{
Joerg Roedela3b93122012-04-12 12:49:26 +02002274 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002275 int pos;
2276
Joerg Roedel46277b72011-12-07 14:34:02 +01002277 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002278 if (!pos)
2279 return false;
2280
Joerg Roedela3b93122012-04-12 12:49:26 +02002281 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002282
Joerg Roedela3b93122012-04-12 12:49:26 +02002283 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002284}
2285
Joerg Roedel15898bb2009-11-24 15:39:42 +01002286/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002287 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002288 * assigns it visible for the hardware
2289 */
2290static int attach_device(struct device *dev,
2291 struct protection_domain *domain)
2292{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002293 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002294 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002295 unsigned long flags;
2296 int ret;
2297
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002298 dev_data = get_dev_data(dev);
2299
Joerg Roedel52815b72011-11-17 17:24:28 +01002300 if (domain->flags & PD_IOMMUV2_MASK) {
2301 if (!dev_data->iommu_v2 || !dev_data->passthrough)
2302 return -EINVAL;
2303
2304 if (pdev_iommuv2_enable(pdev) != 0)
2305 return -EINVAL;
2306
2307 dev_data->ats.enabled = true;
2308 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002309 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002310 } else if (amd_iommu_iotlb_sup &&
2311 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002312 dev_data->ats.enabled = true;
2313 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2314 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002315
Joerg Roedel15898bb2009-11-24 15:39:42 +01002316 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002317 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002318 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2319
2320 /*
2321 * We might boot into a crash-kernel here. The crashed kernel
2322 * left the caches in the IOMMU dirty. So we have to flush
2323 * here to evict all dirty stuff.
2324 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002325 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002326
2327 return ret;
2328}
2329
2330/*
2331 * Removes a device from a protection domain (unlocked)
2332 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002333static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002334{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002335 struct protection_domain *domain;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01002336 unsigned long flags;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002337
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002338 BUG_ON(!dev_data->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002339
Joerg Roedel2ca76272010-01-22 16:45:31 +01002340 domain = dev_data->domain;
2341
2342 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel24100052009-11-25 15:59:57 +01002343
Joerg Roedel71f77582011-06-09 19:03:15 +02002344 if (dev_data->alias_data != NULL) {
2345 struct iommu_dev_data *alias_data = dev_data->alias_data;
2346
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002347 if (atomic_dec_and_test(&alias_data->bind))
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002348 do_detach(alias_data);
Joerg Roedel24100052009-11-25 15:59:57 +01002349 }
2350
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002351 if (atomic_dec_and_test(&dev_data->bind))
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002352 do_detach(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002353
Joerg Roedel2ca76272010-01-22 16:45:31 +01002354 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002355
Joerg Roedel21129f72009-09-01 11:59:42 +02002356 /*
2357 * If we run in passthrough mode the device must be assigned to the
Joerg Roedeld3ad9372010-01-22 17:55:27 +01002358 * passthrough domain if it is detached from any other domain.
2359 * Make sure we can deassign from the pt_domain itself.
Joerg Roedel21129f72009-09-01 11:59:42 +02002360 */
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002361 if (dev_data->passthrough &&
Joerg Roedeld3ad9372010-01-22 17:55:27 +01002362 (dev_data->domain == NULL && domain != pt_domain))
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002363 __attach_device(dev_data, pt_domain);
Joerg Roedel355bf552008-12-08 12:02:41 +01002364}
2365
2366/*
2367 * Removes a device from a protection domain (with devtable_lock held)
2368 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002369static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002370{
Joerg Roedel52815b72011-11-17 17:24:28 +01002371 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002372 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002373 unsigned long flags;
2374
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002375 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002376 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002377
Joerg Roedel355bf552008-12-08 12:02:41 +01002378 /* lock device table */
2379 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002380 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002381 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002382
Joerg Roedel52815b72011-11-17 17:24:28 +01002383 if (domain->flags & PD_IOMMUV2_MASK)
2384 pdev_iommuv2_disable(to_pci_dev(dev));
2385 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002386 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002387
2388 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002389}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002390
Joerg Roedel15898bb2009-11-24 15:39:42 +01002391/*
2392 * Find out the protection domain structure for a given PCI device. This
2393 * will give us the pointer to the page table root for example.
2394 */
2395static struct protection_domain *domain_for_device(struct device *dev)
2396{
Joerg Roedel71f77582011-06-09 19:03:15 +02002397 struct iommu_dev_data *dev_data;
Joerg Roedel2b02b092011-06-09 17:48:39 +02002398 struct protection_domain *dom = NULL;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002399 unsigned long flags;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002400
Joerg Roedel657cbb62009-11-23 15:26:46 +01002401 dev_data = get_dev_data(dev);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002402
Joerg Roedel2b02b092011-06-09 17:48:39 +02002403 if (dev_data->domain)
2404 return dev_data->domain;
2405
Joerg Roedel71f77582011-06-09 19:03:15 +02002406 if (dev_data->alias_data != NULL) {
2407 struct iommu_dev_data *alias_data = dev_data->alias_data;
Joerg Roedel2b02b092011-06-09 17:48:39 +02002408
2409 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
2410 if (alias_data->domain != NULL) {
2411 __attach_device(dev_data, alias_data->domain);
2412 dom = alias_data->domain;
2413 }
2414 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002415 }
2416
Joerg Roedel15898bb2009-11-24 15:39:42 +01002417 return dom;
2418}
2419
Joerg Roedele275a2a2008-12-10 18:27:25 +01002420static int device_change_notifier(struct notifier_block *nb,
2421 unsigned long action, void *data)
2422{
Joerg Roedele275a2a2008-12-10 18:27:25 +01002423 struct dma_ops_domain *dma_domain;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002424 struct protection_domain *domain;
2425 struct iommu_dev_data *dev_data;
2426 struct device *dev = data;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002427 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002428 unsigned long flags;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002429 u16 devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002430
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002431 if (!check_device(dev))
2432 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002433
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002434 devid = get_device_id(dev);
2435 iommu = amd_iommu_rlookup_table[devid];
2436 dev_data = get_dev_data(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002437
2438 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07002439 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedel657cbb62009-11-23 15:26:46 +01002440
2441 domain = domain_for_device(dev);
2442
Joerg Roedele275a2a2008-12-10 18:27:25 +01002443 if (!domain)
2444 goto out;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002445 if (dev_data->passthrough)
Joerg Roedela1ca3312009-09-01 12:22:22 +02002446 break;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002447 detach_device(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002448 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002449 case BUS_NOTIFY_ADD_DEVICE:
Joerg Roedel657cbb62009-11-23 15:26:46 +01002450
2451 iommu_init_device(dev);
2452
Joerg Roedel2c9195e2012-07-19 13:42:54 +02002453 /*
2454 * dev_data is still NULL and
2455 * got initialized in iommu_init_device
2456 */
2457 dev_data = get_dev_data(dev);
2458
2459 if (iommu_pass_through || dev_data->iommu_v2) {
2460 dev_data->passthrough = true;
2461 attach_device(dev, pt_domain);
2462 break;
2463 }
2464
Joerg Roedel657cbb62009-11-23 15:26:46 +01002465 domain = domain_for_device(dev);
2466
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002467 /* allocate a protection domain if a device is added */
2468 dma_domain = find_protection_domain(devid);
2469 if (dma_domain)
2470 goto out;
Joerg Roedel87a64d52009-11-24 17:26:43 +01002471 dma_domain = dma_ops_domain_alloc();
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002472 if (!dma_domain)
2473 goto out;
2474 dma_domain->target_dev = devid;
2475
2476 spin_lock_irqsave(&iommu_pd_list_lock, flags);
2477 list_add_tail(&dma_domain->list, &iommu_pd_list);
2478 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
2479
Joerg Roedelac1534a2012-06-21 14:52:40 +02002480 dev_data = get_dev_data(dev);
2481
Joerg Roedel2c9195e2012-07-19 13:42:54 +02002482 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +02002483
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002484 break;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002485 case BUS_NOTIFY_DEL_DEVICE:
2486
2487 iommu_uninit_device(dev);
2488
Joerg Roedele275a2a2008-12-10 18:27:25 +01002489 default:
2490 goto out;
2491 }
2492
Joerg Roedele275a2a2008-12-10 18:27:25 +01002493 iommu_completion_wait(iommu);
2494
2495out:
2496 return 0;
2497}
2498
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05302499static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01002500 .notifier_call = device_change_notifier,
2501};
Joerg Roedel355bf552008-12-08 12:02:41 +01002502
Joerg Roedel8638c492009-12-10 11:12:25 +01002503void amd_iommu_init_notifier(void)
2504{
2505 bus_register_notifier(&pci_bus_type, &device_nb);
2506}
2507
Joerg Roedel431b2a22008-07-11 17:14:22 +02002508/*****************************************************************************
2509 *
2510 * The next functions belong to the dma_ops mapping/unmapping code.
2511 *
2512 *****************************************************************************/
2513
2514/*
2515 * In the dma_ops path we only have the struct device. This function
2516 * finds the corresponding IOMMU, the protection domain and the
2517 * requestor id for a given device.
2518 * If the device is not yet associated with a domain this is also done
2519 * in this function.
2520 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002521static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002522{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002523 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002524 struct dma_ops_domain *dma_dom;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002525 u16 devid = get_device_id(dev);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002526
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002527 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002528 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002529
Joerg Roedel94f6d192009-11-24 16:40:02 +01002530 domain = domain_for_device(dev);
2531 if (domain != NULL && !dma_ops_domain(domain))
2532 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002533
Joerg Roedel94f6d192009-11-24 16:40:02 +01002534 if (domain != NULL)
2535 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002536
Frank Arnolddf805ab2012-08-27 19:21:04 +02002537 /* Device not bound yet - bind it */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002538 dma_dom = find_protection_domain(devid);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002539 if (!dma_dom)
Joerg Roedel94f6d192009-11-24 16:40:02 +01002540 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
2541 attach_device(dev, &dma_dom->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002542 DUMP_printk("Using protection domain %d for device %s\n",
Joerg Roedel94f6d192009-11-24 16:40:02 +01002543 dma_dom->domain.id, dev_name(dev));
Joerg Roedelf91ba192008-11-25 12:56:12 +01002544
Joerg Roedel94f6d192009-11-24 16:40:02 +01002545 return &dma_dom->domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002546}
2547
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002548static void update_device_table(struct protection_domain *domain)
2549{
Joerg Roedel492667d2009-11-27 13:25:47 +01002550 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002551
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002552 list_for_each_entry(dev_data, &domain->dev_list, list)
2553 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002554}
2555
2556static void update_domain(struct protection_domain *domain)
2557{
2558 if (!domain->updated)
2559 return;
2560
2561 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002562
2563 domain_flush_devices(domain);
2564 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002565
2566 domain->updated = false;
2567}
2568
Joerg Roedel431b2a22008-07-11 17:14:22 +02002569/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002570 * This function fetches the PTE for a given address in the aperture
2571 */
2572static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2573 unsigned long address)
2574{
Joerg Roedel384de722009-05-15 12:30:05 +02002575 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002576 u64 *pte, *pte_page;
2577
Joerg Roedel384de722009-05-15 12:30:05 +02002578 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2579 if (!aperture)
2580 return NULL;
2581
2582 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002583 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002584 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002585 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002586 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2587 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002588 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002589
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002590 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002591
2592 return pte;
2593}
2594
2595/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002596 * This is the generic map function. It maps one 4kb page at paddr to
2597 * the given address in the DMA address space for the domain.
2598 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002599static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002600 unsigned long address,
2601 phys_addr_t paddr,
2602 int direction)
2603{
2604 u64 *pte, __pte;
2605
2606 WARN_ON(address > dom->aperture_size);
2607
2608 paddr &= PAGE_MASK;
2609
Joerg Roedel8bda3092009-05-12 12:02:46 +02002610 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002611 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002612 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002613
2614 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2615
2616 if (direction == DMA_TO_DEVICE)
2617 __pte |= IOMMU_PTE_IR;
2618 else if (direction == DMA_FROM_DEVICE)
2619 __pte |= IOMMU_PTE_IW;
2620 else if (direction == DMA_BIDIRECTIONAL)
2621 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2622
2623 WARN_ON(*pte);
2624
2625 *pte = __pte;
2626
2627 return (dma_addr_t)address;
2628}
2629
Joerg Roedel431b2a22008-07-11 17:14:22 +02002630/*
2631 * The generic unmapping function for on page in the DMA address space.
2632 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002633static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002634 unsigned long address)
2635{
Joerg Roedel384de722009-05-15 12:30:05 +02002636 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002637 u64 *pte;
2638
2639 if (address >= dom->aperture_size)
2640 return;
2641
Joerg Roedel384de722009-05-15 12:30:05 +02002642 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2643 if (!aperture)
2644 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002645
Joerg Roedel384de722009-05-15 12:30:05 +02002646 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2647 if (!pte)
2648 return;
2649
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002650 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002651
2652 WARN_ON(!*pte);
2653
2654 *pte = 0ULL;
2655}
2656
Joerg Roedel431b2a22008-07-11 17:14:22 +02002657/*
2658 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002659 * contiguous memory region into DMA address space. It is used by all
2660 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002661 * Must be called with the domain lock held.
2662 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002663static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002664 struct dma_ops_domain *dma_dom,
2665 phys_addr_t paddr,
2666 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002667 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002668 bool align,
2669 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002670{
2671 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002672 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002673 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002674 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002675 int i;
2676
Joerg Roedele3c449f2008-10-15 22:02:11 -07002677 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002678 paddr &= PAGE_MASK;
2679
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002680 INC_STATS_COUNTER(total_map_requests);
2681
Joerg Roedelc1858972008-12-12 15:42:39 +01002682 if (pages > 1)
2683 INC_STATS_COUNTER(cross_page);
2684
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002685 if (align)
2686 align_mask = (1UL << get_order(size)) - 1;
2687
Joerg Roedel11b83882009-05-19 10:23:15 +02002688retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02002689 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2690 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002691 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02002692 /*
2693 * setting next_address here will let the address
2694 * allocator only scan the new allocated range in the
2695 * first run. This is a small optimization.
2696 */
2697 dma_dom->next_address = dma_dom->aperture_size;
2698
Joerg Roedel576175c2009-11-23 19:08:46 +01002699 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
Joerg Roedel11b83882009-05-19 10:23:15 +02002700 goto out;
2701
2702 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002703 * aperture was successfully enlarged by 128 MB, try
Joerg Roedel11b83882009-05-19 10:23:15 +02002704 * allocation again
2705 */
2706 goto retry;
2707 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002708
2709 start = address;
2710 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002711 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002712 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002713 goto out_unmap;
2714
Joerg Roedelcb76c322008-06-26 21:28:00 +02002715 paddr += PAGE_SIZE;
2716 start += PAGE_SIZE;
2717 }
2718 address += offset;
2719
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002720 ADD_STATS_COUNTER(alloced_io_mem, size);
2721
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002722 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002723 domain_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02002724 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01002725 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel17b124b2011-04-06 18:01:35 +02002726 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002727
Joerg Roedelcb76c322008-06-26 21:28:00 +02002728out:
2729 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002730
2731out_unmap:
2732
2733 for (--i; i >= 0; --i) {
2734 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002735 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002736 }
2737
2738 dma_ops_free_addresses(dma_dom, address, pages);
2739
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002740 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002741}
2742
Joerg Roedel431b2a22008-07-11 17:14:22 +02002743/*
2744 * Does the reverse of the __map_single function. Must be called with
2745 * the domain lock held too
2746 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002747static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002748 dma_addr_t dma_addr,
2749 size_t size,
2750 int dir)
2751{
Joerg Roedel04e04632010-09-23 16:12:48 +02002752 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002753 dma_addr_t i, start;
2754 unsigned int pages;
2755
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002756 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002757 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002758 return;
2759
Joerg Roedel04e04632010-09-23 16:12:48 +02002760 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002761 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002762 dma_addr &= PAGE_MASK;
2763 start = dma_addr;
2764
2765 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002766 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002767 start += PAGE_SIZE;
2768 }
2769
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002770 SUB_STATS_COUNTER(alloced_io_mem, size);
2771
Joerg Roedelcb76c322008-06-26 21:28:00 +02002772 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02002773
Joerg Roedel80be3082008-11-06 14:59:05 +01002774 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002775 domain_flush_pages(&dma_dom->domain, flush_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01002776 dma_dom->need_flush = false;
2777 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002778}
2779
Joerg Roedel431b2a22008-07-11 17:14:22 +02002780/*
2781 * The exported map_single function for dma_ops.
2782 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002783static dma_addr_t map_page(struct device *dev, struct page *page,
2784 unsigned long offset, size_t size,
2785 enum dma_data_direction dir,
2786 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002787{
2788 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002789 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002790 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002791 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09002792 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002793
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002794 INC_STATS_COUNTER(cnt_map_single);
2795
Joerg Roedel94f6d192009-11-24 16:40:02 +01002796 domain = get_domain(dev);
2797 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002798 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002799 else if (IS_ERR(domain))
2800 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002801
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002802 dma_mask = *dev->dma_mask;
2803
Joerg Roedel4da70b92008-06-26 21:28:01 +02002804 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002805
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002806 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002807 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002808 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002809 goto out;
2810
Joerg Roedel17b124b2011-04-06 18:01:35 +02002811 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002812
2813out:
2814 spin_unlock_irqrestore(&domain->lock, flags);
2815
2816 return addr;
2817}
2818
Joerg Roedel431b2a22008-07-11 17:14:22 +02002819/*
2820 * The exported unmap_single function for dma_ops.
2821 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002822static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2823 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002824{
2825 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002826 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002827
Joerg Roedel146a6912008-12-12 15:07:12 +01002828 INC_STATS_COUNTER(cnt_unmap_single);
2829
Joerg Roedel94f6d192009-11-24 16:40:02 +01002830 domain = get_domain(dev);
2831 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002832 return;
2833
Joerg Roedel4da70b92008-06-26 21:28:01 +02002834 spin_lock_irqsave(&domain->lock, flags);
2835
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002836 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002837
Joerg Roedel17b124b2011-04-06 18:01:35 +02002838 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002839
2840 spin_unlock_irqrestore(&domain->lock, flags);
2841}
2842
Joerg Roedel431b2a22008-07-11 17:14:22 +02002843/*
2844 * This is a special map_sg function which is used if we should map a
2845 * device which is not handled by an AMD IOMMU in the system.
2846 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002847static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
2848 int nelems, int dir)
2849{
2850 struct scatterlist *s;
2851 int i;
2852
2853 for_each_sg(sglist, s, nelems, i) {
2854 s->dma_address = (dma_addr_t)sg_phys(s);
2855 s->dma_length = s->length;
2856 }
2857
2858 return nelems;
2859}
2860
Joerg Roedel431b2a22008-07-11 17:14:22 +02002861/*
2862 * The exported map_sg function for dma_ops (handles scatter-gather
2863 * lists).
2864 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002865static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002866 int nelems, enum dma_data_direction dir,
2867 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002868{
2869 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002870 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002871 int i;
2872 struct scatterlist *s;
2873 phys_addr_t paddr;
2874 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002875 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002876
Joerg Roedeld03f067a2008-12-12 15:09:48 +01002877 INC_STATS_COUNTER(cnt_map_sg);
2878
Joerg Roedel94f6d192009-11-24 16:40:02 +01002879 domain = get_domain(dev);
2880 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002881 return map_sg_no_iommu(dev, sglist, nelems, dir);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002882 else if (IS_ERR(domain))
2883 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002884
Joerg Roedel832a90c2008-09-18 15:54:23 +02002885 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002886
Joerg Roedel65b050a2008-06-26 21:28:02 +02002887 spin_lock_irqsave(&domain->lock, flags);
2888
2889 for_each_sg(sglist, s, nelems, i) {
2890 paddr = sg_phys(s);
2891
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002892 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002893 paddr, s->length, dir, false,
2894 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002895
2896 if (s->dma_address) {
2897 s->dma_length = s->length;
2898 mapped_elems++;
2899 } else
2900 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002901 }
2902
Joerg Roedel17b124b2011-04-06 18:01:35 +02002903 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002904
2905out:
2906 spin_unlock_irqrestore(&domain->lock, flags);
2907
2908 return mapped_elems;
2909unmap:
2910 for_each_sg(sglist, s, mapped_elems, i) {
2911 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002912 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002913 s->dma_length, dir);
2914 s->dma_address = s->dma_length = 0;
2915 }
2916
2917 mapped_elems = 0;
2918
2919 goto out;
2920}
2921
Joerg Roedel431b2a22008-07-11 17:14:22 +02002922/*
2923 * The exported map_sg function for dma_ops (handles scatter-gather
2924 * lists).
2925 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002926static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002927 int nelems, enum dma_data_direction dir,
2928 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002929{
2930 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002931 struct protection_domain *domain;
2932 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002933 int i;
2934
Joerg Roedel55877a62008-12-12 15:12:14 +01002935 INC_STATS_COUNTER(cnt_unmap_sg);
2936
Joerg Roedel94f6d192009-11-24 16:40:02 +01002937 domain = get_domain(dev);
2938 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002939 return;
2940
Joerg Roedel65b050a2008-06-26 21:28:02 +02002941 spin_lock_irqsave(&domain->lock, flags);
2942
2943 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002944 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002945 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002946 s->dma_address = s->dma_length = 0;
2947 }
2948
Joerg Roedel17b124b2011-04-06 18:01:35 +02002949 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002950
2951 spin_unlock_irqrestore(&domain->lock, flags);
2952}
2953
Joerg Roedel431b2a22008-07-11 17:14:22 +02002954/*
2955 * The exported alloc_coherent function for dma_ops.
2956 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002957static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002958 dma_addr_t *dma_addr, gfp_t flag,
2959 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002960{
2961 unsigned long flags;
2962 void *virt_addr;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002963 struct protection_domain *domain;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002964 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002965 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002966
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002967 INC_STATS_COUNTER(cnt_alloc_coherent);
2968
Joerg Roedel94f6d192009-11-24 16:40:02 +01002969 domain = get_domain(dev);
2970 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002971 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2972 *dma_addr = __pa(virt_addr);
2973 return virt_addr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002974 } else if (IS_ERR(domain))
2975 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002976
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002977 dma_mask = dev->coherent_dma_mask;
2978 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2979 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002980
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002981 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2982 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05302983 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002984
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002985 paddr = virt_to_phys(virt_addr);
2986
Joerg Roedel832a90c2008-09-18 15:54:23 +02002987 if (!dma_mask)
2988 dma_mask = *dev->dma_mask;
2989
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002990 spin_lock_irqsave(&domain->lock, flags);
2991
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002992 *dma_addr = __map_single(dev, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002993 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002994
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002995 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002996 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002997 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002998 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002999
Joerg Roedel17b124b2011-04-06 18:01:35 +02003000 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003001
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003002 spin_unlock_irqrestore(&domain->lock, flags);
3003
3004 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01003005
3006out_free:
3007
3008 free_pages((unsigned long)virt_addr, get_order(size));
3009
3010 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003011}
3012
Joerg Roedel431b2a22008-07-11 17:14:22 +02003013/*
3014 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02003015 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003016static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003017 void *virt_addr, dma_addr_t dma_addr,
3018 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003019{
3020 unsigned long flags;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003021 struct protection_domain *domain;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003022
Joerg Roedel5d31ee72008-12-12 15:16:38 +01003023 INC_STATS_COUNTER(cnt_free_coherent);
3024
Joerg Roedel94f6d192009-11-24 16:40:02 +01003025 domain = get_domain(dev);
3026 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01003027 goto free_mem;
3028
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003029 spin_lock_irqsave(&domain->lock, flags);
3030
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01003031 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003032
Joerg Roedel17b124b2011-04-06 18:01:35 +02003033 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02003034
3035 spin_unlock_irqrestore(&domain->lock, flags);
3036
3037free_mem:
3038 free_pages((unsigned long)virt_addr, get_order(size));
3039}
3040
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003041/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003042 * This function is called by the DMA layer to find out if we can handle a
3043 * particular device. It is part of the dma_ops.
3044 */
3045static int amd_iommu_dma_supported(struct device *dev, u64 mask)
3046{
Joerg Roedel420aef82009-11-23 16:14:57 +01003047 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003048}
3049
3050/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02003051 * The function for pre-allocating protection domains.
3052 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003053 * If the driver core informs the DMA layer if a driver grabs a device
3054 * we don't need to preallocate the protection domains anymore.
3055 * For now we have to.
3056 */
Steffen Persvold943bc7e2012-03-15 12:16:28 +01003057static void __init prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003058{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003059 struct iommu_dev_data *dev_data;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003060 struct dma_ops_domain *dma_dom;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003061 struct pci_dev *dev = NULL;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003062 u16 devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003063
Chris Wrightd18c69d2010-04-02 18:27:55 -07003064 for_each_pci_dev(dev) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003065
3066 /* Do we handle this device? */
3067 if (!check_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003068 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003069
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003070 dev_data = get_dev_data(&dev->dev);
3071 if (!amd_iommu_force_isolation && dev_data->iommu_v2) {
3072 /* Make sure passthrough domain is allocated */
3073 alloc_passthrough_domain();
3074 dev_data->passthrough = true;
3075 attach_device(&dev->dev, pt_domain);
Frank Arnolddf805ab2012-08-27 19:21:04 +02003076 pr_info("AMD-Vi: Using passthrough domain for device %s\n",
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003077 dev_name(&dev->dev));
3078 }
3079
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003080 /* Is there already any domain for it? */
Joerg Roedel15898bb2009-11-24 15:39:42 +01003081 if (domain_for_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003082 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003083
3084 devid = get_device_id(&dev->dev);
3085
Joerg Roedel87a64d52009-11-24 17:26:43 +01003086 dma_dom = dma_ops_domain_alloc();
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003087 if (!dma_dom)
3088 continue;
3089 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02003090 dma_dom->target_dev = devid;
3091
Joerg Roedel15898bb2009-11-24 15:39:42 +01003092 attach_device(&dev->dev, &dma_dom->domain);
Joerg Roedelbe831292009-11-23 12:50:00 +01003093
Joerg Roedelbd60b732008-09-11 10:24:48 +02003094 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003095 }
3096}
3097
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003098static struct dma_map_ops amd_iommu_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003099 .alloc = alloc_coherent,
3100 .free = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09003101 .map_page = map_page,
3102 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02003103 .map_sg = map_sg,
3104 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003105 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02003106};
3107
Joerg Roedel27c21272011-05-30 15:56:24 +02003108static unsigned device_dma_ops_init(void)
3109{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003110 struct iommu_dev_data *dev_data;
Joerg Roedel27c21272011-05-30 15:56:24 +02003111 struct pci_dev *pdev = NULL;
3112 unsigned unhandled = 0;
3113
3114 for_each_pci_dev(pdev) {
3115 if (!check_device(&pdev->dev)) {
Joerg Roedelaf1be042012-01-18 14:03:11 +01003116
3117 iommu_ignore_device(&pdev->dev);
3118
Joerg Roedel27c21272011-05-30 15:56:24 +02003119 unhandled += 1;
3120 continue;
3121 }
3122
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003123 dev_data = get_dev_data(&pdev->dev);
3124
3125 if (!dev_data->passthrough)
3126 pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
3127 else
3128 pdev->dev.archdata.dma_ops = &nommu_dma_ops;
Joerg Roedel27c21272011-05-30 15:56:24 +02003129 }
3130
3131 return unhandled;
3132}
3133
Joerg Roedel431b2a22008-07-11 17:14:22 +02003134/*
3135 * The function which clues the AMD IOMMU driver into dma_ops.
3136 */
Joerg Roedelf5325092010-01-22 17:44:35 +01003137
3138void __init amd_iommu_init_api(void)
3139{
Joerg Roedel2cc21c42011-09-06 17:56:07 +02003140 bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01003141}
3142
Joerg Roedel6631ee92008-06-26 21:28:05 +02003143int __init amd_iommu_init_dma_ops(void)
3144{
3145 struct amd_iommu *iommu;
Joerg Roedel27c21272011-05-30 15:56:24 +02003146 int ret, unhandled;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003147
Joerg Roedel431b2a22008-07-11 17:14:22 +02003148 /*
3149 * first allocate a default protection domain for every IOMMU we
3150 * found in the system. Devices not assigned to any other
3151 * protection domain will be assigned to the default one.
3152 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02003153 for_each_iommu(iommu) {
Joerg Roedel87a64d52009-11-24 17:26:43 +01003154 iommu->default_dom = dma_ops_domain_alloc();
Joerg Roedel6631ee92008-06-26 21:28:05 +02003155 if (iommu->default_dom == NULL)
3156 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01003157 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003158 ret = iommu_init_unity_mappings(iommu);
3159 if (ret)
3160 goto free_domains;
3161 }
3162
Joerg Roedel431b2a22008-07-11 17:14:22 +02003163 /*
Joerg Roedel8793abe2009-11-27 11:40:33 +01003164 * Pre-allocate the protection domains for each device.
Joerg Roedel431b2a22008-07-11 17:14:22 +02003165 */
Joerg Roedel8793abe2009-11-27 11:40:33 +01003166 prealloc_protection_domains();
Joerg Roedel6631ee92008-06-26 21:28:05 +02003167
3168 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003169 swiotlb = 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003170
Joerg Roedel431b2a22008-07-11 17:14:22 +02003171 /* Make the driver finally visible to the drivers */
Joerg Roedel27c21272011-05-30 15:56:24 +02003172 unhandled = device_dma_ops_init();
3173 if (unhandled && max_pfn > MAX_DMA32_PFN) {
3174 /* There are unhandled devices - initialize swiotlb for them */
3175 swiotlb = 1;
3176 }
Joerg Roedel6631ee92008-06-26 21:28:05 +02003177
Joerg Roedel7f265082008-12-12 13:50:21 +01003178 amd_iommu_stats_init();
3179
Joerg Roedel62410ee2012-06-12 16:42:43 +02003180 if (amd_iommu_unmap_flush)
3181 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
3182 else
3183 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3184
Joerg Roedel6631ee92008-06-26 21:28:05 +02003185 return 0;
3186
3187free_domains:
3188
Joerg Roedel3bd22172009-05-04 15:06:20 +02003189 for_each_iommu(iommu) {
Cyril Roelandt91457df2013-02-12 05:01:50 +01003190 dma_ops_domain_free(iommu->default_dom);
Joerg Roedel6631ee92008-06-26 21:28:05 +02003191 }
3192
3193 return ret;
3194}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003195
3196/*****************************************************************************
3197 *
3198 * The following functions belong to the exported interface of AMD IOMMU
3199 *
3200 * This interface allows access to lower level functions of the IOMMU
3201 * like protection domain handling and assignement of devices to domains
3202 * which is not possible with the dma_ops interface.
3203 *
3204 *****************************************************************************/
3205
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003206static void cleanup_domain(struct protection_domain *domain)
3207{
Joerg Roedel492667d2009-11-27 13:25:47 +01003208 struct iommu_dev_data *dev_data, *next;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003209 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003210
3211 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3212
Joerg Roedel492667d2009-11-27 13:25:47 +01003213 list_for_each_entry_safe(dev_data, next, &domain->dev_list, list) {
Joerg Roedelec9e79e2011-06-09 17:25:50 +02003214 __detach_device(dev_data);
Joerg Roedel492667d2009-11-27 13:25:47 +01003215 atomic_set(&dev_data->bind, 0);
3216 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003217
3218 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3219}
3220
Joerg Roedel26508152009-08-26 16:52:40 +02003221static void protection_domain_free(struct protection_domain *domain)
3222{
3223 if (!domain)
3224 return;
3225
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003226 del_domain_from_list(domain);
3227
Joerg Roedel26508152009-08-26 16:52:40 +02003228 if (domain->id)
3229 domain_id_free(domain->id);
3230
3231 kfree(domain);
3232}
3233
3234static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003235{
3236 struct protection_domain *domain;
3237
3238 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3239 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003240 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003241
3242 spin_lock_init(&domain->lock);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003243 mutex_init(&domain->api_lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01003244 domain->id = domain_id_alloc();
3245 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02003246 goto out_err;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01003247 INIT_LIST_HEAD(&domain->dev_list);
Joerg Roedel26508152009-08-26 16:52:40 +02003248
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003249 add_domain_to_list(domain);
3250
Joerg Roedel26508152009-08-26 16:52:40 +02003251 return domain;
3252
3253out_err:
3254 kfree(domain);
3255
3256 return NULL;
3257}
3258
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003259static int __init alloc_passthrough_domain(void)
3260{
3261 if (pt_domain != NULL)
3262 return 0;
3263
3264 /* allocate passthrough domain */
3265 pt_domain = protection_domain_alloc();
3266 if (!pt_domain)
3267 return -ENOMEM;
3268
3269 pt_domain->mode = PAGE_MODE_NONE;
3270
3271 return 0;
3272}
Joerg Roedel26508152009-08-26 16:52:40 +02003273static int amd_iommu_domain_init(struct iommu_domain *dom)
3274{
3275 struct protection_domain *domain;
3276
3277 domain = protection_domain_alloc();
3278 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01003279 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02003280
3281 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003282 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3283 if (!domain->pt_root)
3284 goto out_free;
3285
Joerg Roedelf3572db2011-11-23 12:36:25 +01003286 domain->iommu_domain = dom;
3287
Joerg Roedelc156e342008-12-02 18:13:27 +01003288 dom->priv = domain;
3289
Joerg Roedel0ff64f82012-01-26 19:40:53 +01003290 dom->geometry.aperture_start = 0;
3291 dom->geometry.aperture_end = ~0ULL;
3292 dom->geometry.force_aperture = true;
3293
Joerg Roedelc156e342008-12-02 18:13:27 +01003294 return 0;
3295
3296out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02003297 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01003298
3299 return -ENOMEM;
3300}
3301
Joerg Roedel98383fc2008-12-02 18:34:12 +01003302static void amd_iommu_domain_destroy(struct iommu_domain *dom)
3303{
3304 struct protection_domain *domain = dom->priv;
3305
3306 if (!domain)
3307 return;
3308
3309 if (domain->dev_cnt > 0)
3310 cleanup_domain(domain);
3311
3312 BUG_ON(domain->dev_cnt != 0);
3313
Joerg Roedel132bd682011-11-17 14:18:46 +01003314 if (domain->mode != PAGE_MODE_NONE)
3315 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003316
Joerg Roedel52815b72011-11-17 17:24:28 +01003317 if (domain->flags & PD_IOMMUV2_MASK)
3318 free_gcr3_table(domain);
3319
Joerg Roedel8b408fe2010-03-08 14:20:07 +01003320 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003321
3322 dom->priv = NULL;
3323}
3324
Joerg Roedel684f2882008-12-08 12:07:44 +01003325static void amd_iommu_detach_device(struct iommu_domain *dom,
3326 struct device *dev)
3327{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003328 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003329 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003330 u16 devid;
3331
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003332 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003333 return;
3334
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003335 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003336
Joerg Roedel657cbb62009-11-23 15:26:46 +01003337 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003338 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003339
3340 iommu = amd_iommu_rlookup_table[devid];
3341 if (!iommu)
3342 return;
3343
Joerg Roedel684f2882008-12-08 12:07:44 +01003344 iommu_completion_wait(iommu);
3345}
3346
Joerg Roedel01106062008-12-02 19:34:11 +01003347static int amd_iommu_attach_device(struct iommu_domain *dom,
3348 struct device *dev)
3349{
3350 struct protection_domain *domain = dom->priv;
Joerg Roedel657cbb62009-11-23 15:26:46 +01003351 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003352 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003353 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003354
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003355 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003356 return -EINVAL;
3357
Joerg Roedel657cbb62009-11-23 15:26:46 +01003358 dev_data = dev->archdata.iommu;
3359
Joerg Roedelf62dda62011-06-09 12:55:35 +02003360 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003361 if (!iommu)
3362 return -EINVAL;
3363
Joerg Roedel657cbb62009-11-23 15:26:46 +01003364 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003365 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003366
Joerg Roedel15898bb2009-11-24 15:39:42 +01003367 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003368
3369 iommu_completion_wait(iommu);
3370
Joerg Roedel15898bb2009-11-24 15:39:42 +01003371 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003372}
3373
Joerg Roedel468e2362010-01-21 16:37:36 +01003374static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003375 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003376{
3377 struct protection_domain *domain = dom->priv;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003378 int prot = 0;
3379 int ret;
3380
Joerg Roedel132bd682011-11-17 14:18:46 +01003381 if (domain->mode == PAGE_MODE_NONE)
3382 return -EINVAL;
3383
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003384 if (iommu_prot & IOMMU_READ)
3385 prot |= IOMMU_PROT_IR;
3386 if (iommu_prot & IOMMU_WRITE)
3387 prot |= IOMMU_PROT_IW;
3388
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003389 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003390 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003391 mutex_unlock(&domain->api_lock);
3392
Joerg Roedel795e74f72010-05-11 17:40:57 +02003393 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003394}
3395
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003396static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3397 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003398{
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003399 struct protection_domain *domain = dom->priv;
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003400 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003401
Joerg Roedel132bd682011-11-17 14:18:46 +01003402 if (domain->mode == PAGE_MODE_NONE)
3403 return -EINVAL;
3404
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003405 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003406 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003407 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003408
Joerg Roedel17b124b2011-04-06 18:01:35 +02003409 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003410
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003411 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003412}
3413
Joerg Roedel645c4c82008-12-02 20:05:50 +01003414static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
3415 unsigned long iova)
3416{
3417 struct protection_domain *domain = dom->priv;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003418 unsigned long offset_mask;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003419 phys_addr_t paddr;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003420 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003421
Joerg Roedel132bd682011-11-17 14:18:46 +01003422 if (domain->mode == PAGE_MODE_NONE)
3423 return iova;
3424
Joerg Roedel24cd7722010-01-19 17:27:39 +01003425 pte = fetch_pte(domain, iova);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003426
Joerg Roedela6d41a42009-09-02 17:08:55 +02003427 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003428 return 0;
3429
Joerg Roedelf03152b2010-01-21 16:15:24 +01003430 if (PM_PTE_LEVEL(*pte) == 0)
3431 offset_mask = PAGE_SIZE - 1;
3432 else
3433 offset_mask = PTE_PAGE_SIZE(*pte) - 1;
3434
3435 __pte = *pte & PM_ADDR_MASK;
3436 paddr = (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003437
3438 return paddr;
3439}
3440
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003441static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
3442 unsigned long cap)
3443{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003444 switch (cap) {
3445 case IOMMU_CAP_CACHE_COHERENCY:
3446 return 1;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003447 case IOMMU_CAP_INTR_REMAP:
3448 return irq_remapping_enabled;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003449 }
3450
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003451 return 0;
3452}
3453
Joerg Roedel26961ef2008-12-03 17:00:17 +01003454static struct iommu_ops amd_iommu_ops = {
3455 .domain_init = amd_iommu_domain_init,
3456 .domain_destroy = amd_iommu_domain_destroy,
3457 .attach_dev = amd_iommu_attach_device,
3458 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003459 .map = amd_iommu_map,
3460 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003461 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003462 .domain_has_cap = amd_iommu_domain_has_cap,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003463 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003464};
3465
Joerg Roedel0feae532009-08-26 15:26:30 +02003466/*****************************************************************************
3467 *
3468 * The next functions do a basic initialization of IOMMU for pass through
3469 * mode
3470 *
3471 * In passthrough mode the IOMMU is initialized and enabled but not used for
3472 * DMA-API translation.
3473 *
3474 *****************************************************************************/
3475
3476int __init amd_iommu_init_passthrough(void)
3477{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003478 struct iommu_dev_data *dev_data;
Joerg Roedel0feae532009-08-26 15:26:30 +02003479 struct pci_dev *dev = NULL;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003480 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003481 u16 devid;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003482 int ret;
Joerg Roedel0feae532009-08-26 15:26:30 +02003483
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003484 ret = alloc_passthrough_domain();
3485 if (ret)
3486 return ret;
Joerg Roedel0feae532009-08-26 15:26:30 +02003487
Kulikov Vasiliy6c54aab2010-07-03 12:03:51 -04003488 for_each_pci_dev(dev) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003489 if (!check_device(&dev->dev))
Joerg Roedel0feae532009-08-26 15:26:30 +02003490 continue;
3491
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003492 dev_data = get_dev_data(&dev->dev);
3493 dev_data->passthrough = true;
3494
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003495 devid = get_device_id(&dev->dev);
3496
Joerg Roedel15898bb2009-11-24 15:39:42 +01003497 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel0feae532009-08-26 15:26:30 +02003498 if (!iommu)
3499 continue;
3500
Joerg Roedel15898bb2009-11-24 15:39:42 +01003501 attach_device(&dev->dev, pt_domain);
Joerg Roedel0feae532009-08-26 15:26:30 +02003502 }
3503
Joerg Roedel2655d7a2011-12-22 12:35:38 +01003504 amd_iommu_stats_init();
3505
Joerg Roedel0feae532009-08-26 15:26:30 +02003506 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
3507
3508 return 0;
3509}
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003510
3511/* IOMMUv2 specific functions */
3512int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3513{
3514 return atomic_notifier_chain_register(&ppr_notifier, nb);
3515}
3516EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3517
3518int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3519{
3520 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3521}
3522EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003523
3524void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3525{
3526 struct protection_domain *domain = dom->priv;
3527 unsigned long flags;
3528
3529 spin_lock_irqsave(&domain->lock, flags);
3530
3531 /* Update data structure */
3532 domain->mode = PAGE_MODE_NONE;
3533 domain->updated = true;
3534
3535 /* Make changes visible to IOMMUs */
3536 update_domain(domain);
3537
3538 /* Page-table is not visible to IOMMU anymore, so free it */
3539 free_pagetable(domain);
3540
3541 spin_unlock_irqrestore(&domain->lock, flags);
3542}
3543EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003544
3545int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3546{
3547 struct protection_domain *domain = dom->priv;
3548 unsigned long flags;
3549 int levels, ret;
3550
3551 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3552 return -EINVAL;
3553
3554 /* Number of GCR3 table levels required */
3555 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3556 levels += 1;
3557
3558 if (levels > amd_iommu_max_glx_val)
3559 return -EINVAL;
3560
3561 spin_lock_irqsave(&domain->lock, flags);
3562
3563 /*
3564 * Save us all sanity checks whether devices already in the
3565 * domain support IOMMUv2. Just force that the domain has no
3566 * devices attached when it is switched into IOMMUv2 mode.
3567 */
3568 ret = -EBUSY;
3569 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3570 goto out;
3571
3572 ret = -ENOMEM;
3573 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3574 if (domain->gcr3_tbl == NULL)
3575 goto out;
3576
3577 domain->glx = levels;
3578 domain->flags |= PD_IOMMUV2_MASK;
3579 domain->updated = true;
3580
3581 update_domain(domain);
3582
3583 ret = 0;
3584
3585out:
3586 spin_unlock_irqrestore(&domain->lock, flags);
3587
3588 return ret;
3589}
3590EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003591
3592static int __flush_pasid(struct protection_domain *domain, int pasid,
3593 u64 address, bool size)
3594{
3595 struct iommu_dev_data *dev_data;
3596 struct iommu_cmd cmd;
3597 int i, ret;
3598
3599 if (!(domain->flags & PD_IOMMUV2_MASK))
3600 return -EINVAL;
3601
3602 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3603
3604 /*
3605 * IOMMU TLB needs to be flushed before Device TLB to
3606 * prevent device TLB refill from IOMMU TLB
3607 */
3608 for (i = 0; i < amd_iommus_present; ++i) {
3609 if (domain->dev_iommu[i] == 0)
3610 continue;
3611
3612 ret = iommu_queue_command(amd_iommus[i], &cmd);
3613 if (ret != 0)
3614 goto out;
3615 }
3616
3617 /* Wait until IOMMU TLB flushes are complete */
3618 domain_flush_complete(domain);
3619
3620 /* Now flush device TLBs */
3621 list_for_each_entry(dev_data, &domain->dev_list, list) {
3622 struct amd_iommu *iommu;
3623 int qdep;
3624
3625 BUG_ON(!dev_data->ats.enabled);
3626
3627 qdep = dev_data->ats.qdep;
3628 iommu = amd_iommu_rlookup_table[dev_data->devid];
3629
3630 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3631 qdep, address, size);
3632
3633 ret = iommu_queue_command(iommu, &cmd);
3634 if (ret != 0)
3635 goto out;
3636 }
3637
3638 /* Wait until all device TLBs are flushed */
3639 domain_flush_complete(domain);
3640
3641 ret = 0;
3642
3643out:
3644
3645 return ret;
3646}
3647
3648static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3649 u64 address)
3650{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003651 INC_STATS_COUNTER(invalidate_iotlb);
3652
Joerg Roedel22e266c2011-11-21 15:59:08 +01003653 return __flush_pasid(domain, pasid, address, false);
3654}
3655
3656int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3657 u64 address)
3658{
3659 struct protection_domain *domain = dom->priv;
3660 unsigned long flags;
3661 int ret;
3662
3663 spin_lock_irqsave(&domain->lock, flags);
3664 ret = __amd_iommu_flush_page(domain, pasid, address);
3665 spin_unlock_irqrestore(&domain->lock, flags);
3666
3667 return ret;
3668}
3669EXPORT_SYMBOL(amd_iommu_flush_page);
3670
3671static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3672{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003673 INC_STATS_COUNTER(invalidate_iotlb_all);
3674
Joerg Roedel22e266c2011-11-21 15:59:08 +01003675 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3676 true);
3677}
3678
3679int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3680{
3681 struct protection_domain *domain = dom->priv;
3682 unsigned long flags;
3683 int ret;
3684
3685 spin_lock_irqsave(&domain->lock, flags);
3686 ret = __amd_iommu_flush_tlb(domain, pasid);
3687 spin_unlock_irqrestore(&domain->lock, flags);
3688
3689 return ret;
3690}
3691EXPORT_SYMBOL(amd_iommu_flush_tlb);
3692
Joerg Roedelb16137b2011-11-21 16:50:23 +01003693static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3694{
3695 int index;
3696 u64 *pte;
3697
3698 while (true) {
3699
3700 index = (pasid >> (9 * level)) & 0x1ff;
3701 pte = &root[index];
3702
3703 if (level == 0)
3704 break;
3705
3706 if (!(*pte & GCR3_VALID)) {
3707 if (!alloc)
3708 return NULL;
3709
3710 root = (void *)get_zeroed_page(GFP_ATOMIC);
3711 if (root == NULL)
3712 return NULL;
3713
3714 *pte = __pa(root) | GCR3_VALID;
3715 }
3716
3717 root = __va(*pte & PAGE_MASK);
3718
3719 level -= 1;
3720 }
3721
3722 return pte;
3723}
3724
3725static int __set_gcr3(struct protection_domain *domain, int pasid,
3726 unsigned long cr3)
3727{
3728 u64 *pte;
3729
3730 if (domain->mode != PAGE_MODE_NONE)
3731 return -EINVAL;
3732
3733 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3734 if (pte == NULL)
3735 return -ENOMEM;
3736
3737 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3738
3739 return __amd_iommu_flush_tlb(domain, pasid);
3740}
3741
3742static int __clear_gcr3(struct protection_domain *domain, int pasid)
3743{
3744 u64 *pte;
3745
3746 if (domain->mode != PAGE_MODE_NONE)
3747 return -EINVAL;
3748
3749 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3750 if (pte == NULL)
3751 return 0;
3752
3753 *pte = 0;
3754
3755 return __amd_iommu_flush_tlb(domain, pasid);
3756}
3757
3758int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3759 unsigned long cr3)
3760{
3761 struct protection_domain *domain = dom->priv;
3762 unsigned long flags;
3763 int ret;
3764
3765 spin_lock_irqsave(&domain->lock, flags);
3766 ret = __set_gcr3(domain, pasid, cr3);
3767 spin_unlock_irqrestore(&domain->lock, flags);
3768
3769 return ret;
3770}
3771EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3772
3773int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3774{
3775 struct protection_domain *domain = dom->priv;
3776 unsigned long flags;
3777 int ret;
3778
3779 spin_lock_irqsave(&domain->lock, flags);
3780 ret = __clear_gcr3(domain, pasid);
3781 spin_unlock_irqrestore(&domain->lock, flags);
3782
3783 return ret;
3784}
3785EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003786
3787int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3788 int status, int tag)
3789{
3790 struct iommu_dev_data *dev_data;
3791 struct amd_iommu *iommu;
3792 struct iommu_cmd cmd;
3793
Joerg Roedel399be2f2011-12-01 16:53:47 +01003794 INC_STATS_COUNTER(complete_ppr);
3795
Joerg Roedelc99afa22011-11-21 18:19:25 +01003796 dev_data = get_dev_data(&pdev->dev);
3797 iommu = amd_iommu_rlookup_table[dev_data->devid];
3798
3799 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3800 tag, dev_data->pri_tlp);
3801
3802 return iommu_queue_command(iommu, &cmd);
3803}
3804EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003805
3806struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3807{
3808 struct protection_domain *domain;
3809
3810 domain = get_domain(&pdev->dev);
3811 if (IS_ERR(domain))
3812 return NULL;
3813
3814 /* Only return IOMMUv2 domains */
3815 if (!(domain->flags & PD_IOMMUV2_MASK))
3816 return NULL;
3817
3818 return domain->iommu_domain;
3819}
3820EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003821
3822void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3823{
3824 struct iommu_dev_data *dev_data;
3825
3826 if (!amd_iommu_v2_supported())
3827 return;
3828
3829 dev_data = get_dev_data(&pdev->dev);
3830 dev_data->errata |= (1 << erratum);
3831}
3832EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003833
3834int amd_iommu_device_info(struct pci_dev *pdev,
3835 struct amd_iommu_device_info *info)
3836{
3837 int max_pasids;
3838 int pos;
3839
3840 if (pdev == NULL || info == NULL)
3841 return -EINVAL;
3842
3843 if (!amd_iommu_v2_supported())
3844 return -EINVAL;
3845
3846 memset(info, 0, sizeof(*info));
3847
3848 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3849 if (pos)
3850 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3851
3852 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3853 if (pos)
3854 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3855
3856 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3857 if (pos) {
3858 int features;
3859
3860 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3861 max_pasids = min(max_pasids, (1 << 20));
3862
3863 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3864 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3865
3866 features = pci_pasid_features(pdev);
3867 if (features & PCI_PASID_CAP_EXEC)
3868 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3869 if (features & PCI_PASID_CAP_PRIV)
3870 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3871 }
3872
3873 return 0;
3874}
3875EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003876
3877#ifdef CONFIG_IRQ_REMAP
3878
3879/*****************************************************************************
3880 *
3881 * Interrupt Remapping Implementation
3882 *
3883 *****************************************************************************/
3884
3885union irte {
3886 u32 val;
3887 struct {
3888 u32 valid : 1,
3889 no_fault : 1,
3890 int_type : 3,
3891 rq_eoi : 1,
3892 dm : 1,
3893 rsvd_1 : 1,
3894 destination : 8,
3895 vector : 8,
3896 rsvd_2 : 8;
3897 } fields;
3898};
3899
3900#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3901#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3902#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3903#define DTE_IRQ_REMAP_ENABLE 1ULL
3904
3905static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3906{
3907 u64 dte;
3908
3909 dte = amd_iommu_dev_table[devid].data[2];
3910 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3911 dte |= virt_to_phys(table->table);
3912 dte |= DTE_IRQ_REMAP_INTCTL;
3913 dte |= DTE_IRQ_TABLE_LEN;
3914 dte |= DTE_IRQ_REMAP_ENABLE;
3915
3916 amd_iommu_dev_table[devid].data[2] = dte;
3917}
3918
3919#define IRTE_ALLOCATED (~1U)
3920
3921static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3922{
3923 struct irq_remap_table *table = NULL;
3924 struct amd_iommu *iommu;
3925 unsigned long flags;
3926 u16 alias;
3927
3928 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3929
3930 iommu = amd_iommu_rlookup_table[devid];
3931 if (!iommu)
3932 goto out_unlock;
3933
3934 table = irq_lookup_table[devid];
3935 if (table)
3936 goto out;
3937
3938 alias = amd_iommu_alias_table[devid];
3939 table = irq_lookup_table[alias];
3940 if (table) {
3941 irq_lookup_table[devid] = table;
3942 set_dte_irq_entry(devid, table);
3943 iommu_flush_dte(iommu, devid);
3944 goto out;
3945 }
3946
3947 /* Nothing there yet, allocate new irq remapping table */
3948 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3949 if (!table)
3950 goto out;
3951
3952 if (ioapic)
3953 /* Keep the first 32 indexes free for IOAPIC interrupts */
3954 table->min_index = 32;
3955
3956 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3957 if (!table->table) {
3958 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003959 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003960 goto out;
3961 }
3962
3963 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3964
3965 if (ioapic) {
3966 int i;
3967
3968 for (i = 0; i < 32; ++i)
3969 table->table[i] = IRTE_ALLOCATED;
3970 }
3971
3972 irq_lookup_table[devid] = table;
3973 set_dte_irq_entry(devid, table);
3974 iommu_flush_dte(iommu, devid);
3975 if (devid != alias) {
3976 irq_lookup_table[alias] = table;
3977 set_dte_irq_entry(devid, table);
3978 iommu_flush_dte(iommu, alias);
3979 }
3980
3981out:
3982 iommu_completion_wait(iommu);
3983
3984out_unlock:
3985 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3986
3987 return table;
3988}
3989
3990static int alloc_irq_index(struct irq_cfg *cfg, u16 devid, int count)
3991{
3992 struct irq_remap_table *table;
3993 unsigned long flags;
3994 int index, c;
3995
3996 table = get_irq_table(devid, false);
3997 if (!table)
3998 return -ENODEV;
3999
4000 spin_lock_irqsave(&table->lock, flags);
4001
4002 /* Scan table for free entries */
4003 for (c = 0, index = table->min_index;
4004 index < MAX_IRQS_PER_TABLE;
4005 ++index) {
4006 if (table->table[index] == 0)
4007 c += 1;
4008 else
4009 c = 0;
4010
4011 if (c == count) {
4012 struct irq_2_iommu *irte_info;
4013
4014 for (; c != 0; --c)
4015 table->table[index - c + 1] = IRTE_ALLOCATED;
4016
4017 index -= count - 1;
4018
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004019 cfg->remapped = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02004020 irte_info = &cfg->irq_2_iommu;
4021 irte_info->sub_handle = devid;
4022 irte_info->irte_index = index;
Joerg Roedel2b324502012-06-21 16:29:10 +02004023
4024 goto out;
4025 }
4026 }
4027
4028 index = -ENOSPC;
4029
4030out:
4031 spin_unlock_irqrestore(&table->lock, flags);
4032
4033 return index;
4034}
4035
4036static int get_irte(u16 devid, int index, union irte *irte)
4037{
4038 struct irq_remap_table *table;
4039 unsigned long flags;
4040
4041 table = get_irq_table(devid, false);
4042 if (!table)
4043 return -ENOMEM;
4044
4045 spin_lock_irqsave(&table->lock, flags);
4046 irte->val = table->table[index];
4047 spin_unlock_irqrestore(&table->lock, flags);
4048
4049 return 0;
4050}
4051
4052static int modify_irte(u16 devid, int index, union irte irte)
4053{
4054 struct irq_remap_table *table;
4055 struct amd_iommu *iommu;
4056 unsigned long flags;
4057
4058 iommu = amd_iommu_rlookup_table[devid];
4059 if (iommu == NULL)
4060 return -EINVAL;
4061
4062 table = get_irq_table(devid, false);
4063 if (!table)
4064 return -ENOMEM;
4065
4066 spin_lock_irqsave(&table->lock, flags);
4067 table->table[index] = irte.val;
4068 spin_unlock_irqrestore(&table->lock, flags);
4069
4070 iommu_flush_irt(iommu, devid);
4071 iommu_completion_wait(iommu);
4072
4073 return 0;
4074}
4075
4076static void free_irte(u16 devid, int index)
4077{
4078 struct irq_remap_table *table;
4079 struct amd_iommu *iommu;
4080 unsigned long flags;
4081
4082 iommu = amd_iommu_rlookup_table[devid];
4083 if (iommu == NULL)
4084 return;
4085
4086 table = get_irq_table(devid, false);
4087 if (!table)
4088 return;
4089
4090 spin_lock_irqsave(&table->lock, flags);
4091 table->table[index] = 0;
4092 spin_unlock_irqrestore(&table->lock, flags);
4093
4094 iommu_flush_irt(iommu, devid);
4095 iommu_completion_wait(iommu);
4096}
4097
Joerg Roedel5527de72012-06-26 11:17:32 +02004098static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
4099 unsigned int destination, int vector,
4100 struct io_apic_irq_attr *attr)
4101{
4102 struct irq_remap_table *table;
4103 struct irq_2_iommu *irte_info;
4104 struct irq_cfg *cfg;
4105 union irte irte;
4106 int ioapic_id;
4107 int index;
4108 int devid;
4109 int ret;
4110
4111 cfg = irq_get_chip_data(irq);
4112 if (!cfg)
4113 return -EINVAL;
4114
4115 irte_info = &cfg->irq_2_iommu;
4116 ioapic_id = mpc_ioapic_id(attr->ioapic);
4117 devid = get_ioapic_devid(ioapic_id);
4118
4119 if (devid < 0)
4120 return devid;
4121
4122 table = get_irq_table(devid, true);
4123 if (table == NULL)
4124 return -ENOMEM;
4125
4126 index = attr->ioapic_pin;
4127
4128 /* Setup IRQ remapping info */
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004129 cfg->remapped = 1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004130 irte_info->sub_handle = devid;
4131 irte_info->irte_index = index;
Joerg Roedel5527de72012-06-26 11:17:32 +02004132
4133 /* Setup IRTE for IOMMU */
4134 irte.val = 0;
4135 irte.fields.vector = vector;
4136 irte.fields.int_type = apic->irq_delivery_mode;
4137 irte.fields.destination = destination;
4138 irte.fields.dm = apic->irq_dest_mode;
4139 irte.fields.valid = 1;
4140
4141 ret = modify_irte(devid, index, irte);
4142 if (ret)
4143 return ret;
4144
4145 /* Setup IOAPIC entry */
4146 memset(entry, 0, sizeof(*entry));
4147
4148 entry->vector = index;
4149 entry->mask = 0;
4150 entry->trigger = attr->trigger;
4151 entry->polarity = attr->polarity;
4152
4153 /*
4154 * Mask level triggered irqs.
Joerg Roedel5527de72012-06-26 11:17:32 +02004155 */
4156 if (attr->trigger)
4157 entry->mask = 1;
4158
4159 return 0;
4160}
4161
4162static int set_affinity(struct irq_data *data, const struct cpumask *mask,
4163 bool force)
4164{
4165 struct irq_2_iommu *irte_info;
4166 unsigned int dest, irq;
4167 struct irq_cfg *cfg;
4168 union irte irte;
4169 int err;
4170
4171 if (!config_enabled(CONFIG_SMP))
4172 return -1;
4173
4174 cfg = data->chip_data;
4175 irq = data->irq;
4176 irte_info = &cfg->irq_2_iommu;
4177
4178 if (!cpumask_intersects(mask, cpu_online_mask))
4179 return -EINVAL;
4180
4181 if (get_irte(irte_info->sub_handle, irte_info->irte_index, &irte))
4182 return -EBUSY;
4183
4184 if (assign_irq_vector(irq, cfg, mask))
4185 return -EBUSY;
4186
4187 err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
4188 if (err) {
4189 if (assign_irq_vector(irq, cfg, data->affinity))
4190 pr_err("AMD-Vi: Failed to recover vector for irq %d\n", irq);
4191 return err;
4192 }
4193
4194 irte.fields.vector = cfg->vector;
4195 irte.fields.destination = dest;
4196
4197 modify_irte(irte_info->sub_handle, irte_info->irte_index, irte);
4198
4199 if (cfg->move_in_progress)
4200 send_cleanup_vector(cfg);
4201
4202 cpumask_copy(data->affinity, mask);
4203
4204 return 0;
4205}
4206
4207static int free_irq(int irq)
4208{
4209 struct irq_2_iommu *irte_info;
4210 struct irq_cfg *cfg;
4211
4212 cfg = irq_get_chip_data(irq);
4213 if (!cfg)
4214 return -EINVAL;
4215
4216 irte_info = &cfg->irq_2_iommu;
4217
4218 free_irte(irte_info->sub_handle, irte_info->irte_index);
4219
4220 return 0;
4221}
4222
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004223static void compose_msi_msg(struct pci_dev *pdev,
4224 unsigned int irq, unsigned int dest,
4225 struct msi_msg *msg, u8 hpet_id)
4226{
4227 struct irq_2_iommu *irte_info;
4228 struct irq_cfg *cfg;
4229 union irte irte;
4230
4231 cfg = irq_get_chip_data(irq);
4232 if (!cfg)
4233 return;
4234
4235 irte_info = &cfg->irq_2_iommu;
4236
4237 irte.val = 0;
4238 irte.fields.vector = cfg->vector;
4239 irte.fields.int_type = apic->irq_delivery_mode;
4240 irte.fields.destination = dest;
4241 irte.fields.dm = apic->irq_dest_mode;
4242 irte.fields.valid = 1;
4243
4244 modify_irte(irte_info->sub_handle, irte_info->irte_index, irte);
4245
4246 msg->address_hi = MSI_ADDR_BASE_HI;
4247 msg->address_lo = MSI_ADDR_BASE_LO;
4248 msg->data = irte_info->irte_index;
4249}
4250
4251static int msi_alloc_irq(struct pci_dev *pdev, int irq, int nvec)
4252{
4253 struct irq_cfg *cfg;
4254 int index;
4255 u16 devid;
4256
4257 if (!pdev)
4258 return -EINVAL;
4259
4260 cfg = irq_get_chip_data(irq);
4261 if (!cfg)
4262 return -EINVAL;
4263
4264 devid = get_device_id(&pdev->dev);
4265 index = alloc_irq_index(cfg, devid, nvec);
4266
4267 return index < 0 ? MAX_IRQS_PER_TABLE : index;
4268}
4269
4270static int msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
4271 int index, int offset)
4272{
4273 struct irq_2_iommu *irte_info;
4274 struct irq_cfg *cfg;
4275 u16 devid;
4276
4277 if (!pdev)
4278 return -EINVAL;
4279
4280 cfg = irq_get_chip_data(irq);
4281 if (!cfg)
4282 return -EINVAL;
4283
4284 if (index >= MAX_IRQS_PER_TABLE)
4285 return 0;
4286
4287 devid = get_device_id(&pdev->dev);
4288 irte_info = &cfg->irq_2_iommu;
4289
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004290 cfg->remapped = 1;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004291 irte_info->sub_handle = devid;
4292 irte_info->irte_index = index + offset;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004293
4294 return 0;
4295}
4296
Joerg Roedeld9761952012-06-26 16:00:08 +02004297static int setup_hpet_msi(unsigned int irq, unsigned int id)
4298{
4299 struct irq_2_iommu *irte_info;
4300 struct irq_cfg *cfg;
4301 int index, devid;
4302
4303 cfg = irq_get_chip_data(irq);
4304 if (!cfg)
4305 return -EINVAL;
4306
4307 irte_info = &cfg->irq_2_iommu;
4308 devid = get_hpet_devid(id);
4309 if (devid < 0)
4310 return devid;
4311
4312 index = alloc_irq_index(cfg, devid, 1);
4313 if (index < 0)
4314 return index;
4315
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004316 cfg->remapped = 1;
Joerg Roedeld9761952012-06-26 16:00:08 +02004317 irte_info->sub_handle = devid;
4318 irte_info->irte_index = index;
Joerg Roedeld9761952012-06-26 16:00:08 +02004319
4320 return 0;
4321}
4322
Joerg Roedel6b474b82012-06-26 16:46:04 +02004323struct irq_remap_ops amd_iommu_irq_ops = {
4324 .supported = amd_iommu_supported,
4325 .prepare = amd_iommu_prepare,
4326 .enable = amd_iommu_enable,
4327 .disable = amd_iommu_disable,
4328 .reenable = amd_iommu_reenable,
4329 .enable_faulting = amd_iommu_enable_faulting,
4330 .setup_ioapic_entry = setup_ioapic_entry,
4331 .set_affinity = set_affinity,
4332 .free_irq = free_irq,
4333 .compose_msi_msg = compose_msi_msg,
4334 .msi_alloc_irq = msi_alloc_irq,
4335 .msi_setup_irq = msi_setup_irq,
4336 .setup_hpet_msi = setup_hpet_msi,
4337};
Joerg Roedel2b324502012-06-21 16:29:10 +02004338#endif