blob: 68b8ecf075ca6f02483f533552423dcc55671b0c [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020036#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080037#include <linux/irqdomain.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020038#include <asm/irq_remapping.h>
39#include <asm/io_apic.h>
40#include <asm/apic.h>
41#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020042#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020043#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010045#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020046#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020047
48#include "amd_iommu_proto.h"
49#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020050#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020051
52#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
53
Joerg Roedel815b33f2011-04-06 17:26:49 +020054#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020055
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020056/*
57 * This bitmap is used to advertise the page sizes our hardware support
58 * to the IOMMU core, which will then use this information to split
59 * physically contiguous memory regions it is mapping into page sizes
60 * that we support.
61 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010062 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020063 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010064#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020065
Joerg Roedelb6c02712008-06-26 21:27:53 +020066static DEFINE_RWLOCK(amd_iommu_devtable_lock);
67
Joerg Roedel8fa5f802011-06-09 12:24:45 +020068/* List of all available dev_data structures */
69static LIST_HEAD(dev_data_list);
70static DEFINE_SPINLOCK(dev_data_list_lock);
71
Joerg Roedel6efed632012-06-14 15:52:58 +020072LIST_HEAD(ioapic_map);
73LIST_HEAD(hpet_map);
74
Joerg Roedel0feae532009-08-26 15:26:30 +020075/*
76 * Domain for untranslated devices - only allocated
77 * if iommu=pt passed on kernel cmd line.
78 */
Thierry Redingb22f6432014-06-27 09:03:12 +020079static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010080
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010081static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010082int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010083
Joerg Roedelac1534a2012-06-21 14:52:40 +020084static struct dma_map_ops amd_iommu_dma_ops;
85
Joerg Roedel431b2a22008-07-11 17:14:22 +020086/*
Joerg Roedel50917e22014-08-05 16:38:38 +020087 * This struct contains device specific data for the IOMMU
88 */
89struct iommu_dev_data {
90 struct list_head list; /* For domain->dev_list */
91 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedelf251e182014-08-05 16:48:10 +020092 struct list_head alias_list; /* Link alias-groups together */
Joerg Roedel50917e22014-08-05 16:38:38 +020093 struct iommu_dev_data *alias_data;/* The alias dev_data */
94 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +020095 u16 devid; /* PCI Device ID */
96 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +020097 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +020098 struct {
99 bool enabled;
100 int qdep;
101 } ats; /* ATS state */
102 bool pri_tlp; /* PASID TLB required for
103 PPR completions */
104 u32 errata; /* Bitmap for errata to apply */
105};
106
107/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200108 * general struct to manage commands send to an IOMMU
109 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200110struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200111 u32 data[4];
112};
113
Joerg Roedel05152a02012-06-15 16:53:51 +0200114struct kmem_cache *amd_iommu_irq_cache;
115
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200116static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200117static int protection_domain_init(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -0700118
Joerg Roedel15898bb2009-11-24 15:39:42 +0100119/****************************************************************************
120 *
121 * Helper functions
122 *
123 ****************************************************************************/
124
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100125static struct protection_domain *to_pdomain(struct iommu_domain *dom)
126{
127 return container_of(dom, struct protection_domain, domain);
128}
129
Joerg Roedelf62dda62011-06-09 12:55:35 +0200130static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200131{
132 struct iommu_dev_data *dev_data;
133 unsigned long flags;
134
135 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
136 if (!dev_data)
137 return NULL;
138
Joerg Roedelf251e182014-08-05 16:48:10 +0200139 INIT_LIST_HEAD(&dev_data->alias_list);
140
Joerg Roedelf62dda62011-06-09 12:55:35 +0200141 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200142
143 spin_lock_irqsave(&dev_data_list_lock, flags);
144 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
145 spin_unlock_irqrestore(&dev_data_list_lock, flags);
146
147 return dev_data;
148}
149
150static void free_dev_data(struct iommu_dev_data *dev_data)
151{
152 unsigned long flags;
153
154 spin_lock_irqsave(&dev_data_list_lock, flags);
155 list_del(&dev_data->dev_data_list);
156 spin_unlock_irqrestore(&dev_data_list_lock, flags);
157
158 kfree(dev_data);
159}
160
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200161static struct iommu_dev_data *search_dev_data(u16 devid)
162{
163 struct iommu_dev_data *dev_data;
164 unsigned long flags;
165
166 spin_lock_irqsave(&dev_data_list_lock, flags);
167 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
168 if (dev_data->devid == devid)
169 goto out_unlock;
170 }
171
172 dev_data = NULL;
173
174out_unlock:
175 spin_unlock_irqrestore(&dev_data_list_lock, flags);
176
177 return dev_data;
178}
179
180static struct iommu_dev_data *find_dev_data(u16 devid)
181{
182 struct iommu_dev_data *dev_data;
183
184 dev_data = search_dev_data(devid);
185
186 if (dev_data == NULL)
187 dev_data = alloc_dev_data(devid);
188
189 return dev_data;
190}
191
Joerg Roedel15898bb2009-11-24 15:39:42 +0100192static inline u16 get_device_id(struct device *dev)
193{
194 struct pci_dev *pdev = to_pci_dev(dev);
195
Shuah Khan6f2729b2013-02-27 17:07:30 -0700196 return PCI_DEVID(pdev->bus->number, pdev->devfn);
Joerg Roedel15898bb2009-11-24 15:39:42 +0100197}
198
Joerg Roedel657cbb62009-11-23 15:26:46 +0100199static struct iommu_dev_data *get_dev_data(struct device *dev)
200{
201 return dev->archdata.iommu;
202}
203
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100204static bool pci_iommuv2_capable(struct pci_dev *pdev)
205{
206 static const int caps[] = {
207 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100208 PCI_EXT_CAP_ID_PRI,
209 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100210 };
211 int i, pos;
212
213 for (i = 0; i < 3; ++i) {
214 pos = pci_find_ext_capability(pdev, caps[i]);
215 if (pos == 0)
216 return false;
217 }
218
219 return true;
220}
221
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100222static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
223{
224 struct iommu_dev_data *dev_data;
225
226 dev_data = get_dev_data(&pdev->dev);
227
228 return dev_data->errata & (1 << erratum) ? true : false;
229}
230
Joerg Roedel71c70982009-11-24 16:43:06 +0100231/*
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200232 * This function actually applies the mapping to the page table of the
233 * dma_ops domain.
Joerg Roedel71c70982009-11-24 16:43:06 +0100234 */
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200235static void alloc_unity_mapping(struct dma_ops_domain *dma_dom,
236 struct unity_map_entry *e)
Joerg Roedel71c70982009-11-24 16:43:06 +0100237{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200238 u64 addr;
Joerg Roedel71c70982009-11-24 16:43:06 +0100239
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200240 for (addr = e->address_start; addr < e->address_end;
241 addr += PAGE_SIZE) {
242 if (addr < dma_dom->aperture_size)
243 __set_bit(addr >> PAGE_SHIFT,
244 dma_dom->aperture[0]->bitmap);
Joerg Roedel71c70982009-11-24 16:43:06 +0100245 }
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200246}
Joerg Roedel71c70982009-11-24 16:43:06 +0100247
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200248/*
249 * Inits the unity mappings required for a specific device
250 */
251static void init_unity_mappings_for_device(struct device *dev,
252 struct dma_ops_domain *dma_dom)
253{
254 struct unity_map_entry *e;
255 u16 devid;
Joerg Roedel71c70982009-11-24 16:43:06 +0100256
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200257 devid = get_device_id(dev);
258
259 list_for_each_entry(e, &amd_iommu_unity_map, list) {
260 if (!(devid >= e->devid_start && devid <= e->devid_end))
261 continue;
262 alloc_unity_mapping(dma_dom, e);
263 }
Joerg Roedel71c70982009-11-24 16:43:06 +0100264}
265
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100266/*
267 * This function checks if the driver got a valid device from the caller to
268 * avoid dereferencing invalid pointers.
269 */
270static bool check_device(struct device *dev)
271{
272 u16 devid;
273
274 if (!dev || !dev->dma_mask)
275 return false;
276
Yijing Wangb82a2272013-12-05 19:42:41 +0800277 /* No PCI device */
278 if (!dev_is_pci(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100279 return false;
280
281 devid = get_device_id(dev);
282
283 /* Out of our scope? */
284 if (devid > amd_iommu_last_bdf)
285 return false;
286
287 if (amd_iommu_rlookup_table[devid] == NULL)
288 return false;
289
290 return true;
291}
292
Alex Williamson25b11ce2014-09-19 10:03:13 -0600293static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600294{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200295 struct dma_ops_domain *dma_domain;
296 struct iommu_domain *domain;
Alex Williamson2851db22012-10-08 22:49:41 -0600297 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600298
Alex Williamson65d53522014-07-03 09:51:30 -0600299 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200300 if (IS_ERR(group))
301 return;
302
303 domain = iommu_group_default_domain(group);
304 if (!domain)
305 goto out;
306
307 dma_domain = to_pdomain(domain)->priv;
308
309 init_unity_mappings_for_device(dev, dma_domain);
310out:
311 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600312}
313
Alex Williamsonc1931092014-07-03 09:51:24 -0600314static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
315{
316 *(u16 *)data = alias;
317 return 0;
318}
319
320static u16 get_alias(struct device *dev)
321{
322 struct pci_dev *pdev = to_pci_dev(dev);
323 u16 devid, ivrs_alias, pci_alias;
324
325 devid = get_device_id(dev);
326 ivrs_alias = amd_iommu_alias_table[devid];
327 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
328
329 if (ivrs_alias == pci_alias)
330 return ivrs_alias;
331
332 /*
333 * DMA alias showdown
334 *
335 * The IVRS is fairly reliable in telling us about aliases, but it
336 * can't know about every screwy device. If we don't have an IVRS
337 * reported alias, use the PCI reported alias. In that case we may
338 * still need to initialize the rlookup and dev_table entries if the
339 * alias is to a non-existent device.
340 */
341 if (ivrs_alias == devid) {
342 if (!amd_iommu_rlookup_table[pci_alias]) {
343 amd_iommu_rlookup_table[pci_alias] =
344 amd_iommu_rlookup_table[devid];
345 memcpy(amd_iommu_dev_table[pci_alias].data,
346 amd_iommu_dev_table[devid].data,
347 sizeof(amd_iommu_dev_table[pci_alias].data));
348 }
349
350 return pci_alias;
351 }
352
353 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
354 "for device %s[%04x:%04x], kernel reported alias "
355 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
356 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
357 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
358 PCI_FUNC(pci_alias));
359
360 /*
361 * If we don't have a PCI DMA alias and the IVRS alias is on the same
362 * bus, then the IVRS table may know about a quirk that we don't.
363 */
364 if (pci_alias == devid &&
365 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
366 pdev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
367 pdev->dma_alias_devfn = ivrs_alias & 0xff;
368 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
369 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
370 dev_name(dev));
371 }
372
373 return ivrs_alias;
374}
375
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600376static int iommu_init_device(struct device *dev)
377{
378 struct pci_dev *pdev = to_pci_dev(dev);
379 struct iommu_dev_data *dev_data;
380 u16 alias;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600381
382 if (dev->archdata.iommu)
383 return 0;
384
385 dev_data = find_dev_data(get_device_id(dev));
386 if (!dev_data)
387 return -ENOMEM;
388
Alex Williamsonc1931092014-07-03 09:51:24 -0600389 alias = get_alias(dev);
390
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600391 if (alias != dev_data->devid) {
392 struct iommu_dev_data *alias_data;
393
394 alias_data = find_dev_data(alias);
395 if (alias_data == NULL) {
396 pr_err("AMD-Vi: Warning: Unhandled device %s\n",
397 dev_name(dev));
398 free_dev_data(dev_data);
399 return -ENOTSUPP;
400 }
401 dev_data->alias_data = alias_data;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600402
Joerg Roedelf251e182014-08-05 16:48:10 +0200403 /* Add device to the alias_list */
404 list_add(&dev_data->alias_list, &alias_data->alias_list);
Radmila Kompováe644a012013-05-02 17:24:25 +0200405 }
Alex Williamson9dcd6132012-05-30 14:19:07 -0600406
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100407 if (pci_iommuv2_capable(pdev)) {
408 struct amd_iommu *iommu;
409
410 iommu = amd_iommu_rlookup_table[dev_data->devid];
411 dev_data->iommu_v2 = iommu->is_iommu_v2;
412 }
413
Joerg Roedel657cbb62009-11-23 15:26:46 +0100414 dev->archdata.iommu = dev_data;
415
Alex Williamson066f2e92014-06-12 16:12:37 -0600416 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
417 dev);
418
Joerg Roedel657cbb62009-11-23 15:26:46 +0100419 return 0;
420}
421
Joerg Roedel26018872011-06-06 16:50:14 +0200422static void iommu_ignore_device(struct device *dev)
423{
424 u16 devid, alias;
425
426 devid = get_device_id(dev);
427 alias = amd_iommu_alias_table[devid];
428
429 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
430 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
431
432 amd_iommu_rlookup_table[devid] = NULL;
433 amd_iommu_rlookup_table[alias] = NULL;
434}
435
Joerg Roedel657cbb62009-11-23 15:26:46 +0100436static void iommu_uninit_device(struct device *dev)
437{
Alex Williamsonc1931092014-07-03 09:51:24 -0600438 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
439
440 if (!dev_data)
441 return;
442
Alex Williamson066f2e92014-06-12 16:12:37 -0600443 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
444 dev);
445
Alex Williamson9dcd6132012-05-30 14:19:07 -0600446 iommu_group_remove_device(dev);
447
Alex Williamsonc1931092014-07-03 09:51:24 -0600448 /* Unlink from alias, it may change if another device is re-plugged */
449 dev_data->alias_data = NULL;
450
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200451 /* Remove dma-ops */
452 dev->archdata.dma_ops = NULL;
453
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200454 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600455 * We keep dev_data around for unplugged devices and reuse it when the
456 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200457 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100458}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100459
Joerg Roedel7f265082008-12-12 13:50:21 +0100460#ifdef CONFIG_AMD_IOMMU_STATS
461
462/*
463 * Initialization code for statistics collection
464 */
465
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100466DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100467DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100468DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100469DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100470DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100471DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100472DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100473DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100474DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100475DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100476DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100477DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100478DECLARE_STATS_COUNTER(complete_ppr);
479DECLARE_STATS_COUNTER(invalidate_iotlb);
480DECLARE_STATS_COUNTER(invalidate_iotlb_all);
481DECLARE_STATS_COUNTER(pri_requests);
482
Joerg Roedel7f265082008-12-12 13:50:21 +0100483static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100484static struct dentry *de_fflush;
485
486static void amd_iommu_stats_add(struct __iommu_counter *cnt)
487{
488 if (stats_dir == NULL)
489 return;
490
491 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
492 &cnt->value);
493}
494
495static void amd_iommu_stats_init(void)
496{
497 stats_dir = debugfs_create_dir("amd-iommu", NULL);
498 if (stats_dir == NULL)
499 return;
500
Joerg Roedel7f265082008-12-12 13:50:21 +0100501 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300502 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100503
504 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100505 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100506 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100507 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100508 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100509 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100510 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100511 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100512 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100513 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100514 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100515 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100516 amd_iommu_stats_add(&complete_ppr);
517 amd_iommu_stats_add(&invalidate_iotlb);
518 amd_iommu_stats_add(&invalidate_iotlb_all);
519 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100520}
521
522#endif
523
Joerg Roedel431b2a22008-07-11 17:14:22 +0200524/****************************************************************************
525 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200526 * Interrupt handling functions
527 *
528 ****************************************************************************/
529
Joerg Roedele3e59872009-09-03 14:02:10 +0200530static void dump_dte_entry(u16 devid)
531{
532 int i;
533
Joerg Roedelee6c2862011-11-09 12:06:03 +0100534 for (i = 0; i < 4; ++i)
535 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200536 amd_iommu_dev_table[devid].data[i]);
537}
538
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200539static void dump_command(unsigned long phys_addr)
540{
541 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
542 int i;
543
544 for (i = 0; i < 4; ++i)
545 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
546}
547
Joerg Roedela345b232009-09-03 15:01:43 +0200548static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200549{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200550 int type, devid, domid, flags;
551 volatile u32 *event = __evt;
552 int count = 0;
553 u64 address;
554
555retry:
556 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
557 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
558 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
559 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
560 address = (u64)(((u64)event[3]) << 32) | event[2];
561
562 if (type == 0) {
563 /* Did we hit the erratum? */
564 if (++count == LOOP_TIMEOUT) {
565 pr_err("AMD-Vi: No event written to event log\n");
566 return;
567 }
568 udelay(1);
569 goto retry;
570 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200571
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200572 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200573
574 switch (type) {
575 case EVENT_TYPE_ILL_DEV:
576 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
577 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700578 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200579 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200580 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581 break;
582 case EVENT_TYPE_IO_FAULT:
583 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
584 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700585 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200586 domid, address, flags);
587 break;
588 case EVENT_TYPE_DEV_TAB_ERR:
589 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
590 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700591 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200592 address, flags);
593 break;
594 case EVENT_TYPE_PAGE_TAB_ERR:
595 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
596 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700597 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200598 domid, address, flags);
599 break;
600 case EVENT_TYPE_ILL_CMD:
601 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200602 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200603 break;
604 case EVENT_TYPE_CMD_HARD_ERR:
605 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
606 "flags=0x%04x]\n", address, flags);
607 break;
608 case EVENT_TYPE_IOTLB_INV_TO:
609 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
610 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700611 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200612 address);
613 break;
614 case EVENT_TYPE_INV_DEV_REQ:
615 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
616 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700617 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200618 address, flags);
619 break;
620 default:
621 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
622 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200623
624 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625}
626
627static void iommu_poll_events(struct amd_iommu *iommu)
628{
629 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200630
631 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
632 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
633
634 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200635 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200636 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
637 }
638
639 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640}
641
Joerg Roedeleee53532012-06-01 15:20:23 +0200642static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100643{
644 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100645
Joerg Roedel399be2f2011-12-01 16:53:47 +0100646 INC_STATS_COUNTER(pri_requests);
647
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100648 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
649 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
650 return;
651 }
652
653 fault.address = raw[1];
654 fault.pasid = PPR_PASID(raw[0]);
655 fault.device_id = PPR_DEVID(raw[0]);
656 fault.tag = PPR_TAG(raw[0]);
657 fault.flags = PPR_FLAGS(raw[0]);
658
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100659 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
660}
661
662static void iommu_poll_ppr_log(struct amd_iommu *iommu)
663{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100664 u32 head, tail;
665
666 if (iommu->ppr_log == NULL)
667 return;
668
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100669 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
670 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
671
672 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200673 volatile u64 *raw;
674 u64 entry[2];
675 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676
Joerg Roedeleee53532012-06-01 15:20:23 +0200677 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100678
Joerg Roedeleee53532012-06-01 15:20:23 +0200679 /*
680 * Hardware bug: Interrupt may arrive before the entry is
681 * written to memory. If this happens we need to wait for the
682 * entry to arrive.
683 */
684 for (i = 0; i < LOOP_TIMEOUT; ++i) {
685 if (PPR_REQ_TYPE(raw[0]) != 0)
686 break;
687 udelay(1);
688 }
689
690 /* Avoid memcpy function-call overhead */
691 entry[0] = raw[0];
692 entry[1] = raw[1];
693
694 /*
695 * To detect the hardware bug we need to clear the entry
696 * back to zero.
697 */
698 raw[0] = raw[1] = 0UL;
699
700 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100701 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
702 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200703
Joerg Roedeleee53532012-06-01 15:20:23 +0200704 /* Handle PPR entry */
705 iommu_handle_ppr_entry(iommu, entry);
706
Joerg Roedeleee53532012-06-01 15:20:23 +0200707 /* Refresh ring-buffer information */
708 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
710 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100711}
712
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200713irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200714{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500715 struct amd_iommu *iommu = (struct amd_iommu *) data;
716 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200717
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500718 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
719 /* Enable EVT and PPR interrupts again */
720 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
721 iommu->mmio_base + MMIO_STATUS_OFFSET);
722
723 if (status & MMIO_STATUS_EVT_INT_MASK) {
724 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
725 iommu_poll_events(iommu);
726 }
727
728 if (status & MMIO_STATUS_PPR_INT_MASK) {
729 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
730 iommu_poll_ppr_log(iommu);
731 }
732
733 /*
734 * Hardware bug: ERBT1312
735 * When re-enabling interrupt (by writing 1
736 * to clear the bit), the hardware might also try to set
737 * the interrupt bit in the event status register.
738 * In this scenario, the bit will be set, and disable
739 * subsequent interrupts.
740 *
741 * Workaround: The IOMMU driver should read back the
742 * status register and check if the interrupt bits are cleared.
743 * If not, driver will need to go through the interrupt handler
744 * again and re-clear the bits
745 */
746 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100747 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200748 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200749}
750
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200751irqreturn_t amd_iommu_int_handler(int irq, void *data)
752{
753 return IRQ_WAKE_THREAD;
754}
755
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200756/****************************************************************************
757 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200758 * IOMMU command queuing functions
759 *
760 ****************************************************************************/
761
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200762static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200763{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200764 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200765
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200766 while (*sem == 0 && i < LOOP_TIMEOUT) {
767 udelay(1);
768 i += 1;
769 }
770
771 if (i == LOOP_TIMEOUT) {
772 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
773 return -EIO;
774 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200775
776 return 0;
777}
778
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200779static void copy_cmd_to_buffer(struct amd_iommu *iommu,
780 struct iommu_cmd *cmd,
781 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200782{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200783 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200784
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200785 target = iommu->cmd_buf + tail;
786 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200787
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200788 /* Copy command to buffer */
789 memcpy(target, cmd, sizeof(*cmd));
790
791 /* Tell the IOMMU about it */
792 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
793}
794
Joerg Roedel815b33f2011-04-06 17:26:49 +0200795static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200796{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200797 WARN_ON(address & 0x7ULL);
798
Joerg Roedelded46732011-04-06 10:53:48 +0200799 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200800 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
801 cmd->data[1] = upper_32_bits(__pa(address));
802 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200803 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
804}
805
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200806static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
807{
808 memset(cmd, 0, sizeof(*cmd));
809 cmd->data[0] = devid;
810 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
811}
812
Joerg Roedel11b64022011-04-06 11:49:28 +0200813static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
814 size_t size, u16 domid, int pde)
815{
816 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100817 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200818
819 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100820 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200821
822 if (pages > 1) {
823 /*
824 * If we have to flush more than one page, flush all
825 * TLB entries for this domain
826 */
827 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100828 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200829 }
830
831 address &= PAGE_MASK;
832
833 memset(cmd, 0, sizeof(*cmd));
834 cmd->data[1] |= domid;
835 cmd->data[2] = lower_32_bits(address);
836 cmd->data[3] = upper_32_bits(address);
837 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
838 if (s) /* size bit - we flush more than one 4kb page */
839 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200840 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200841 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
842}
843
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200844static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
845 u64 address, size_t size)
846{
847 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100848 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200849
850 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100851 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200852
853 if (pages > 1) {
854 /*
855 * If we have to flush more than one page, flush all
856 * TLB entries for this domain
857 */
858 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100859 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200860 }
861
862 address &= PAGE_MASK;
863
864 memset(cmd, 0, sizeof(*cmd));
865 cmd->data[0] = devid;
866 cmd->data[0] |= (qdep & 0xff) << 24;
867 cmd->data[1] = devid;
868 cmd->data[2] = lower_32_bits(address);
869 cmd->data[3] = upper_32_bits(address);
870 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
871 if (s)
872 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
873}
874
Joerg Roedel22e266c2011-11-21 15:59:08 +0100875static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
876 u64 address, bool size)
877{
878 memset(cmd, 0, sizeof(*cmd));
879
880 address &= ~(0xfffULL);
881
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600882 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100883 cmd->data[1] = domid;
884 cmd->data[2] = lower_32_bits(address);
885 cmd->data[3] = upper_32_bits(address);
886 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
887 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
888 if (size)
889 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
890 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
891}
892
893static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
894 int qdep, u64 address, bool size)
895{
896 memset(cmd, 0, sizeof(*cmd));
897
898 address &= ~(0xfffULL);
899
900 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600901 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100902 cmd->data[0] |= (qdep & 0xff) << 24;
903 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600904 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100905 cmd->data[2] = lower_32_bits(address);
906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
907 cmd->data[3] = upper_32_bits(address);
908 if (size)
909 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
910 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
911}
912
Joerg Roedelc99afa22011-11-21 18:19:25 +0100913static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
914 int status, int tag, bool gn)
915{
916 memset(cmd, 0, sizeof(*cmd));
917
918 cmd->data[0] = devid;
919 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600920 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100921 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
922 }
923 cmd->data[3] = tag & 0x1ff;
924 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
925
926 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
927}
928
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200929static void build_inv_all(struct iommu_cmd *cmd)
930{
931 memset(cmd, 0, sizeof(*cmd));
932 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200933}
934
Joerg Roedel7ef27982012-06-21 16:46:04 +0200935static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
936{
937 memset(cmd, 0, sizeof(*cmd));
938 cmd->data[0] = devid;
939 CMD_SET_TYPE(cmd, CMD_INV_IRT);
940}
941
Joerg Roedel431b2a22008-07-11 17:14:22 +0200942/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200943 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200944 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200945 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200946static int iommu_queue_command_sync(struct amd_iommu *iommu,
947 struct iommu_cmd *cmd,
948 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200949{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200950 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +0200951 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200952
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200953 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100954
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200955again:
Joerg Roedel815b33f2011-04-06 17:26:49 +0200956 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200957
958 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
959 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
960 next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
961 left = (head - next_tail) % iommu->cmd_buf_size;
962
963 if (left <= 2) {
964 struct iommu_cmd sync_cmd;
965 volatile u64 sem = 0;
966 int ret;
967
968 build_completion_wait(&sync_cmd, (u64)&sem);
969 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
970
971 spin_unlock_irqrestore(&iommu->lock, flags);
972
973 if ((ret = wait_on_sem(&sem)) != 0)
974 return ret;
975
976 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200977 }
978
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200979 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +0200980
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200981 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200982 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200983
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200984 spin_unlock_irqrestore(&iommu->lock, flags);
985
Joerg Roedel815b33f2011-04-06 17:26:49 +0200986 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100987}
988
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200989static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
990{
991 return iommu_queue_command_sync(iommu, cmd, true);
992}
993
Joerg Roedel8d201962008-12-02 20:34:41 +0100994/*
995 * This function queues a completion wait command into the command
996 * buffer of an IOMMU
997 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100998static int iommu_completion_wait(struct amd_iommu *iommu)
999{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001000 struct iommu_cmd cmd;
1001 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001002 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001003
1004 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001005 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001006
Joerg Roedel815b33f2011-04-06 17:26:49 +02001007 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +01001008
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001009 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001010 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001011 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001012
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001013 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001014}
1015
Joerg Roedeld8c13082011-04-06 18:51:26 +02001016static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001017{
1018 struct iommu_cmd cmd;
1019
Joerg Roedeld8c13082011-04-06 18:51:26 +02001020 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001021
Joerg Roedeld8c13082011-04-06 18:51:26 +02001022 return iommu_queue_command(iommu, &cmd);
1023}
1024
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001025static void iommu_flush_dte_all(struct amd_iommu *iommu)
1026{
1027 u32 devid;
1028
1029 for (devid = 0; devid <= 0xffff; ++devid)
1030 iommu_flush_dte(iommu, devid);
1031
1032 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001033}
1034
1035/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001036 * This function uses heavy locking and may disable irqs for some time. But
1037 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001038 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001039static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001040{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001041 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001042
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001043 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1044 struct iommu_cmd cmd;
1045 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1046 dom_id, 1);
1047 iommu_queue_command(iommu, &cmd);
1048 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001049
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001050 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001051}
1052
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001053static void iommu_flush_all(struct amd_iommu *iommu)
1054{
1055 struct iommu_cmd cmd;
1056
1057 build_inv_all(&cmd);
1058
1059 iommu_queue_command(iommu, &cmd);
1060 iommu_completion_wait(iommu);
1061}
1062
Joerg Roedel7ef27982012-06-21 16:46:04 +02001063static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1064{
1065 struct iommu_cmd cmd;
1066
1067 build_inv_irt(&cmd, devid);
1068
1069 iommu_queue_command(iommu, &cmd);
1070}
1071
1072static void iommu_flush_irt_all(struct amd_iommu *iommu)
1073{
1074 u32 devid;
1075
1076 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1077 iommu_flush_irt(iommu, devid);
1078
1079 iommu_completion_wait(iommu);
1080}
1081
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001082void iommu_flush_all_caches(struct amd_iommu *iommu)
1083{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001084 if (iommu_feature(iommu, FEATURE_IA)) {
1085 iommu_flush_all(iommu);
1086 } else {
1087 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001088 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001089 iommu_flush_tlb_all(iommu);
1090 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001091}
1092
Joerg Roedel431b2a22008-07-11 17:14:22 +02001093/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001094 * Command send function for flushing on-device TLB
1095 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001096static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1097 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001098{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001099 struct amd_iommu *iommu;
1100 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001101 int qdep;
1102
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001103 qdep = dev_data->ats.qdep;
1104 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001105
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001106 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001107
1108 return iommu_queue_command(iommu, &cmd);
1109}
1110
1111/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001112 * Command send function for invalidating a device table entry
1113 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001114static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001115{
1116 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001117 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001118 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001119
Joerg Roedel6c542042011-06-09 17:07:31 +02001120 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001121 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001122
Joerg Roedelf62dda62011-06-09 12:55:35 +02001123 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001124 if (!ret && alias != dev_data->devid)
1125 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001126 if (ret)
1127 return ret;
1128
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001129 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001130 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001131
1132 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001133}
1134
Joerg Roedel431b2a22008-07-11 17:14:22 +02001135/*
1136 * TLB invalidation function which is called from the mapping functions.
1137 * It invalidates a single PTE if the range to flush is within a single
1138 * page. Otherwise it flushes the whole TLB of the IOMMU.
1139 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001140static void __domain_flush_pages(struct protection_domain *domain,
1141 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001142{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001143 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001144 struct iommu_cmd cmd;
1145 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001146
Joerg Roedel11b64022011-04-06 11:49:28 +02001147 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001148
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001149 for (i = 0; i < amd_iommus_present; ++i) {
1150 if (!domain->dev_iommu[i])
1151 continue;
1152
1153 /*
1154 * Devices of this domain are behind this IOMMU
1155 * We need a TLB flush
1156 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001157 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001158 }
1159
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001160 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001161
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001162 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001163 continue;
1164
Joerg Roedel6c542042011-06-09 17:07:31 +02001165 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001166 }
1167
Joerg Roedel11b64022011-04-06 11:49:28 +02001168 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001169}
1170
Joerg Roedel17b124b2011-04-06 18:01:35 +02001171static void domain_flush_pages(struct protection_domain *domain,
1172 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001173{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001174 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001175}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001176
Joerg Roedel1c655772008-09-04 18:40:05 +02001177/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001178static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001179{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001180 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001181}
1182
Chris Wright42a49f92009-06-15 15:42:00 +02001183/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001184static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001185{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001186 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1187}
1188
1189static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001190{
1191 int i;
1192
1193 for (i = 0; i < amd_iommus_present; ++i) {
1194 if (!domain->dev_iommu[i])
1195 continue;
1196
1197 /*
1198 * Devices of this domain are behind this IOMMU
1199 * We need to wait for completion of all commands.
1200 */
1201 iommu_completion_wait(amd_iommus[i]);
1202 }
1203}
1204
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001205
Joerg Roedel43f49602008-12-02 21:01:12 +01001206/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001207 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001208 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001209static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001210{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001211 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001212
1213 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001214 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001215}
1216
Joerg Roedel431b2a22008-07-11 17:14:22 +02001217/****************************************************************************
1218 *
1219 * The functions below are used the create the page table mappings for
1220 * unity mapped regions.
1221 *
1222 ****************************************************************************/
1223
1224/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001225 * This function is used to add another level to an IO page table. Adding
1226 * another level increases the size of the address space by 9 bits to a size up
1227 * to 64 bits.
1228 */
1229static bool increase_address_space(struct protection_domain *domain,
1230 gfp_t gfp)
1231{
1232 u64 *pte;
1233
1234 if (domain->mode == PAGE_MODE_6_LEVEL)
1235 /* address space already 64 bit large */
1236 return false;
1237
1238 pte = (void *)get_zeroed_page(gfp);
1239 if (!pte)
1240 return false;
1241
1242 *pte = PM_LEVEL_PDE(domain->mode,
1243 virt_to_phys(domain->pt_root));
1244 domain->pt_root = pte;
1245 domain->mode += 1;
1246 domain->updated = true;
1247
1248 return true;
1249}
1250
1251static u64 *alloc_pte(struct protection_domain *domain,
1252 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001253 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001254 u64 **pte_page,
1255 gfp_t gfp)
1256{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001257 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001258 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001259
1260 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001261
1262 while (address > PM_LEVEL_SIZE(domain->mode))
1263 increase_address_space(domain, gfp);
1264
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001265 level = domain->mode - 1;
1266 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1267 address = PAGE_SIZE_ALIGN(address, page_size);
1268 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001269
1270 while (level > end_lvl) {
1271 if (!IOMMU_PTE_PRESENT(*pte)) {
1272 page = (u64 *)get_zeroed_page(gfp);
1273 if (!page)
1274 return NULL;
1275 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1276 }
1277
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001278 /* No level skipping support yet */
1279 if (PM_PTE_LEVEL(*pte) != level)
1280 return NULL;
1281
Joerg Roedel308973d2009-11-24 17:43:32 +01001282 level -= 1;
1283
1284 pte = IOMMU_PTE_PAGE(*pte);
1285
1286 if (pte_page && level == end_lvl)
1287 *pte_page = pte;
1288
1289 pte = &pte[PM_LEVEL_INDEX(level, address)];
1290 }
1291
1292 return pte;
1293}
1294
1295/*
1296 * This function checks if there is a PTE for a given dma address. If
1297 * there is one, it returns the pointer to it.
1298 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001299static u64 *fetch_pte(struct protection_domain *domain,
1300 unsigned long address,
1301 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001302{
1303 int level;
1304 u64 *pte;
1305
Joerg Roedel24cd7722010-01-19 17:27:39 +01001306 if (address > PM_LEVEL_SIZE(domain->mode))
1307 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001308
Joerg Roedel3039ca12015-04-01 14:58:48 +02001309 level = domain->mode - 1;
1310 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1311 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001312
1313 while (level > 0) {
1314
1315 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001316 if (!IOMMU_PTE_PRESENT(*pte))
1317 return NULL;
1318
Joerg Roedel24cd7722010-01-19 17:27:39 +01001319 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001320 if (PM_PTE_LEVEL(*pte) == 7 ||
1321 PM_PTE_LEVEL(*pte) == 0)
1322 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001323
1324 /* No level skipping support yet */
1325 if (PM_PTE_LEVEL(*pte) != level)
1326 return NULL;
1327
Joerg Roedel308973d2009-11-24 17:43:32 +01001328 level -= 1;
1329
Joerg Roedel24cd7722010-01-19 17:27:39 +01001330 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001331 pte = IOMMU_PTE_PAGE(*pte);
1332 pte = &pte[PM_LEVEL_INDEX(level, address)];
1333 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1334 }
1335
1336 if (PM_PTE_LEVEL(*pte) == 0x07) {
1337 unsigned long pte_mask;
1338
1339 /*
1340 * If we have a series of large PTEs, make
1341 * sure to return a pointer to the first one.
1342 */
1343 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1344 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1345 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001346 }
1347
1348 return pte;
1349}
1350
1351/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001352 * Generic mapping functions. It maps a physical address into a DMA
1353 * address space. It allocates the page table pages if necessary.
1354 * In the future it can be extended to a generic mapping function
1355 * supporting all features of AMD IOMMU page tables like level skipping
1356 * and full 64 bit address spaces.
1357 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001358static int iommu_map_page(struct protection_domain *dom,
1359 unsigned long bus_addr,
1360 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001361 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001362 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001363{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001364 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001365 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001366
Joerg Roedeld4b03662015-04-01 14:58:52 +02001367 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1368 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1369
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001370 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001371 return -EINVAL;
1372
Joerg Roedeld4b03662015-04-01 14:58:52 +02001373 count = PAGE_SIZE_PTE_COUNT(page_size);
1374 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001375
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001376 if (!pte)
1377 return -ENOMEM;
1378
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001379 for (i = 0; i < count; ++i)
1380 if (IOMMU_PTE_PRESENT(pte[i]))
1381 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001382
Joerg Roedeld4b03662015-04-01 14:58:52 +02001383 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001384 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1385 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1386 } else
1387 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1388
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001389 if (prot & IOMMU_PROT_IR)
1390 __pte |= IOMMU_PTE_IR;
1391 if (prot & IOMMU_PROT_IW)
1392 __pte |= IOMMU_PTE_IW;
1393
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001394 for (i = 0; i < count; ++i)
1395 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001396
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001397 update_domain(dom);
1398
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001399 return 0;
1400}
1401
Joerg Roedel24cd7722010-01-19 17:27:39 +01001402static unsigned long iommu_unmap_page(struct protection_domain *dom,
1403 unsigned long bus_addr,
1404 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001405{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001406 unsigned long long unmapped;
1407 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001408 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001409
Joerg Roedel24cd7722010-01-19 17:27:39 +01001410 BUG_ON(!is_power_of_2(page_size));
1411
1412 unmapped = 0;
1413
1414 while (unmapped < page_size) {
1415
Joerg Roedel71b390e2015-04-01 14:58:49 +02001416 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001417
Joerg Roedel71b390e2015-04-01 14:58:49 +02001418 if (pte) {
1419 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001420
Joerg Roedel71b390e2015-04-01 14:58:49 +02001421 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001422 for (i = 0; i < count; i++)
1423 pte[i] = 0ULL;
1424 }
1425
1426 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1427 unmapped += unmap_size;
1428 }
1429
Alex Williamson60d0ca32013-06-21 14:33:19 -06001430 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001431
1432 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001433}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001434
Joerg Roedel431b2a22008-07-11 17:14:22 +02001435/****************************************************************************
1436 *
1437 * The next functions belong to the address allocator for the dma_ops
1438 * interface functions. They work like the allocators in the other IOMMU
1439 * drivers. Its basically a bitmap which marks the allocated pages in
1440 * the aperture. Maybe it could be enhanced in the future to a more
1441 * efficient allocator.
1442 *
1443 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001444
Joerg Roedel431b2a22008-07-11 17:14:22 +02001445/*
Joerg Roedel384de722009-05-15 12:30:05 +02001446 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001447 *
1448 * called with domain->lock held
1449 */
Joerg Roedel384de722009-05-15 12:30:05 +02001450
Joerg Roedel9cabe892009-05-18 16:38:55 +02001451/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001452 * Used to reserve address ranges in the aperture (e.g. for exclusion
1453 * ranges.
1454 */
1455static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1456 unsigned long start_page,
1457 unsigned int pages)
1458{
1459 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1460
1461 if (start_page + pages > last_page)
1462 pages = last_page - start_page;
1463
1464 for (i = start_page; i < start_page + pages; ++i) {
1465 int index = i / APERTURE_RANGE_PAGES;
1466 int page = i % APERTURE_RANGE_PAGES;
1467 __set_bit(page, dom->aperture[index]->bitmap);
1468 }
1469}
1470
1471/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001472 * This function is used to add a new aperture range to an existing
1473 * aperture in case of dma_ops domain allocation or address allocation
1474 * failure.
1475 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001476static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001477 bool populate, gfp_t gfp)
1478{
1479 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +01001480 struct amd_iommu *iommu;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001481 unsigned long i, old_size, pte_pgsize;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001482
Joerg Roedelf5e97052009-05-22 12:31:53 +02001483#ifdef CONFIG_IOMMU_STRESS
1484 populate = false;
1485#endif
1486
Joerg Roedel9cabe892009-05-18 16:38:55 +02001487 if (index >= APERTURE_MAX_RANGES)
1488 return -ENOMEM;
1489
1490 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1491 if (!dma_dom->aperture[index])
1492 return -ENOMEM;
1493
1494 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1495 if (!dma_dom->aperture[index]->bitmap)
1496 goto out_free;
1497
1498 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1499
1500 if (populate) {
1501 unsigned long address = dma_dom->aperture_size;
1502 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1503 u64 *pte, *pte_page;
1504
1505 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001506 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001507 &pte_page, gfp);
1508 if (!pte)
1509 goto out_free;
1510
1511 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1512
1513 address += APERTURE_RANGE_SIZE / 64;
1514 }
1515 }
1516
Joerg Roedel17f5b562011-07-06 17:14:44 +02001517 old_size = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001518 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1519
Joerg Roedel17f5b562011-07-06 17:14:44 +02001520 /* Reserve address range used for MSI messages */
1521 if (old_size < MSI_ADDR_BASE_LO &&
1522 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1523 unsigned long spage;
1524 int pages;
1525
1526 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1527 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1528
1529 dma_ops_reserve_addresses(dma_dom, spage, pages);
1530 }
1531
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001532 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001533 for_each_iommu(iommu) {
1534 if (iommu->exclusion_start &&
1535 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1536 && iommu->exclusion_start < dma_dom->aperture_size) {
1537 unsigned long startpage;
1538 int pages = iommu_num_pages(iommu->exclusion_start,
1539 iommu->exclusion_length,
1540 PAGE_SIZE);
1541 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1542 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1543 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001544 }
1545
1546 /*
1547 * Check for areas already mapped as present in the new aperture
1548 * range and mark those pages as reserved in the allocator. Such
1549 * mappings may already exist as a result of requested unity
1550 * mappings for devices.
1551 */
1552 for (i = dma_dom->aperture[index]->offset;
1553 i < dma_dom->aperture_size;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001554 i += pte_pgsize) {
Joerg Roedel3039ca12015-04-01 14:58:48 +02001555 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001556 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1557 continue;
1558
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001559 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1560 pte_pgsize >> 12);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001561 }
1562
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001563 update_domain(&dma_dom->domain);
1564
Joerg Roedel9cabe892009-05-18 16:38:55 +02001565 return 0;
1566
1567out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001568 update_domain(&dma_dom->domain);
1569
Joerg Roedel9cabe892009-05-18 16:38:55 +02001570 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1571
1572 kfree(dma_dom->aperture[index]);
1573 dma_dom->aperture[index] = NULL;
1574
1575 return -ENOMEM;
1576}
1577
Joerg Roedel384de722009-05-15 12:30:05 +02001578static unsigned long dma_ops_area_alloc(struct device *dev,
1579 struct dma_ops_domain *dom,
1580 unsigned int pages,
1581 unsigned long align_mask,
1582 u64 dma_mask,
1583 unsigned long start)
1584{
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001585 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +02001586 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1587 int i = start >> APERTURE_RANGE_SHIFT;
Joerg Roedele6aabee2015-05-27 09:26:09 +02001588 unsigned long boundary_size, mask;
Joerg Roedel384de722009-05-15 12:30:05 +02001589 unsigned long address = -1;
1590 unsigned long limit;
1591
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001592 next_bit >>= PAGE_SHIFT;
1593
Joerg Roedele6aabee2015-05-27 09:26:09 +02001594 mask = dma_get_seg_boundary(dev);
1595
1596 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
1597 1UL << (BITS_PER_LONG - PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001598
1599 for (;i < max_index; ++i) {
1600 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1601
1602 if (dom->aperture[i]->offset >= dma_mask)
1603 break;
1604
1605 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1606 dma_mask >> PAGE_SHIFT);
1607
1608 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1609 limit, next_bit, pages, 0,
1610 boundary_size, align_mask);
1611 if (address != -1) {
1612 address = dom->aperture[i]->offset +
1613 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001614 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001615 break;
1616 }
1617
1618 next_bit = 0;
1619 }
1620
1621 return address;
1622}
1623
Joerg Roedeld3086442008-06-26 21:27:57 +02001624static unsigned long dma_ops_alloc_addresses(struct device *dev,
1625 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001626 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001627 unsigned long align_mask,
1628 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001629{
Joerg Roedeld3086442008-06-26 21:27:57 +02001630 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +02001631
Joerg Roedelfe16f082009-05-22 12:27:53 +02001632#ifdef CONFIG_IOMMU_STRESS
1633 dom->next_address = 0;
1634 dom->need_flush = true;
1635#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001636
Joerg Roedel384de722009-05-15 12:30:05 +02001637 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001638 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +02001639
Joerg Roedel1c655772008-09-04 18:40:05 +02001640 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001641 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +02001642 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1643 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001644 dom->need_flush = true;
1645 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001646
Joerg Roedel384de722009-05-15 12:30:05 +02001647 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001648 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001649
1650 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1651
1652 return address;
1653}
1654
Joerg Roedel431b2a22008-07-11 17:14:22 +02001655/*
1656 * The address free function.
1657 *
1658 * called with domain->lock held
1659 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001660static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1661 unsigned long address,
1662 unsigned int pages)
1663{
Joerg Roedel384de722009-05-15 12:30:05 +02001664 unsigned i = address >> APERTURE_RANGE_SHIFT;
1665 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +01001666
Joerg Roedel384de722009-05-15 12:30:05 +02001667 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1668
Joerg Roedel47bccd62009-05-22 12:40:54 +02001669#ifdef CONFIG_IOMMU_STRESS
1670 if (i < 4)
1671 return;
1672#endif
1673
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001674 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +01001675 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +02001676
1677 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001678
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001679 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel384de722009-05-15 12:30:05 +02001680
Joerg Roedeld3086442008-06-26 21:27:57 +02001681}
1682
Joerg Roedel431b2a22008-07-11 17:14:22 +02001683/****************************************************************************
1684 *
1685 * The next functions belong to the domain allocation. A domain is
1686 * allocated for every IOMMU as the default domain. If device isolation
1687 * is enabled, every device get its own domain. The most important thing
1688 * about domains is the page table mapping the DMA address space they
1689 * contain.
1690 *
1691 ****************************************************************************/
1692
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001693/*
1694 * This function adds a protection domain to the global protection domain list
1695 */
1696static void add_domain_to_list(struct protection_domain *domain)
1697{
1698 unsigned long flags;
1699
1700 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1701 list_add(&domain->list, &amd_iommu_pd_list);
1702 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1703}
1704
1705/*
1706 * This function removes a protection domain to the global
1707 * protection domain list
1708 */
1709static void del_domain_from_list(struct protection_domain *domain)
1710{
1711 unsigned long flags;
1712
1713 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1714 list_del(&domain->list);
1715 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1716}
1717
Joerg Roedelec487d12008-06-26 21:27:58 +02001718static u16 domain_id_alloc(void)
1719{
1720 unsigned long flags;
1721 int id;
1722
1723 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1724 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1725 BUG_ON(id == 0);
1726 if (id > 0 && id < MAX_DOMAIN_ID)
1727 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1728 else
1729 id = 0;
1730 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1731
1732 return id;
1733}
1734
Joerg Roedela2acfb72008-12-02 18:28:53 +01001735static void domain_id_free(int id)
1736{
1737 unsigned long flags;
1738
1739 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1740 if (id > 0 && id < MAX_DOMAIN_ID)
1741 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1742 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1743}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001744
Joerg Roedel5c34c402013-06-20 20:22:58 +02001745#define DEFINE_FREE_PT_FN(LVL, FN) \
1746static void free_pt_##LVL (unsigned long __pt) \
1747{ \
1748 unsigned long p; \
1749 u64 *pt; \
1750 int i; \
1751 \
1752 pt = (u64 *)__pt; \
1753 \
1754 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001755 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001756 if (!IOMMU_PTE_PRESENT(pt[i])) \
1757 continue; \
1758 \
Joerg Roedel0b3fff542015-06-18 10:48:34 +02001759 /* Large PTE? */ \
1760 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1761 PM_PTE_LEVEL(pt[i]) == 7) \
1762 continue; \
1763 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001764 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1765 FN(p); \
1766 } \
1767 free_page((unsigned long)pt); \
1768}
1769
1770DEFINE_FREE_PT_FN(l2, free_page)
1771DEFINE_FREE_PT_FN(l3, free_pt_l2)
1772DEFINE_FREE_PT_FN(l4, free_pt_l3)
1773DEFINE_FREE_PT_FN(l5, free_pt_l4)
1774DEFINE_FREE_PT_FN(l6, free_pt_l5)
1775
Joerg Roedel86db2e52008-12-02 18:20:21 +01001776static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001777{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001778 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001779
Joerg Roedel5c34c402013-06-20 20:22:58 +02001780 switch (domain->mode) {
1781 case PAGE_MODE_NONE:
1782 break;
1783 case PAGE_MODE_1_LEVEL:
1784 free_page(root);
1785 break;
1786 case PAGE_MODE_2_LEVEL:
1787 free_pt_l2(root);
1788 break;
1789 case PAGE_MODE_3_LEVEL:
1790 free_pt_l3(root);
1791 break;
1792 case PAGE_MODE_4_LEVEL:
1793 free_pt_l4(root);
1794 break;
1795 case PAGE_MODE_5_LEVEL:
1796 free_pt_l5(root);
1797 break;
1798 case PAGE_MODE_6_LEVEL:
1799 free_pt_l6(root);
1800 break;
1801 default:
1802 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001803 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001804}
1805
Joerg Roedelb16137b2011-11-21 16:50:23 +01001806static void free_gcr3_tbl_level1(u64 *tbl)
1807{
1808 u64 *ptr;
1809 int i;
1810
1811 for (i = 0; i < 512; ++i) {
1812 if (!(tbl[i] & GCR3_VALID))
1813 continue;
1814
1815 ptr = __va(tbl[i] & PAGE_MASK);
1816
1817 free_page((unsigned long)ptr);
1818 }
1819}
1820
1821static void free_gcr3_tbl_level2(u64 *tbl)
1822{
1823 u64 *ptr;
1824 int i;
1825
1826 for (i = 0; i < 512; ++i) {
1827 if (!(tbl[i] & GCR3_VALID))
1828 continue;
1829
1830 ptr = __va(tbl[i] & PAGE_MASK);
1831
1832 free_gcr3_tbl_level1(ptr);
1833 }
1834}
1835
Joerg Roedel52815b72011-11-17 17:24:28 +01001836static void free_gcr3_table(struct protection_domain *domain)
1837{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001838 if (domain->glx == 2)
1839 free_gcr3_tbl_level2(domain->gcr3_tbl);
1840 else if (domain->glx == 1)
1841 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001842 else
1843 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001844
Joerg Roedel52815b72011-11-17 17:24:28 +01001845 free_page((unsigned long)domain->gcr3_tbl);
1846}
1847
Joerg Roedel431b2a22008-07-11 17:14:22 +02001848/*
1849 * Free a domain, only used if something went wrong in the
1850 * allocation path and we need to free an already allocated page table
1851 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001852static void dma_ops_domain_free(struct dma_ops_domain *dom)
1853{
Joerg Roedel384de722009-05-15 12:30:05 +02001854 int i;
1855
Joerg Roedelec487d12008-06-26 21:27:58 +02001856 if (!dom)
1857 return;
1858
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001859 del_domain_from_list(&dom->domain);
1860
Joerg Roedel86db2e52008-12-02 18:20:21 +01001861 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001862
Joerg Roedel384de722009-05-15 12:30:05 +02001863 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1864 if (!dom->aperture[i])
1865 continue;
1866 free_page((unsigned long)dom->aperture[i]->bitmap);
1867 kfree(dom->aperture[i]);
1868 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001869
1870 kfree(dom);
1871}
1872
Joerg Roedel431b2a22008-07-11 17:14:22 +02001873/*
1874 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001875 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001876 * structures required for the dma_ops interface
1877 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001878static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001879{
1880 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001881
1882 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1883 if (!dma_dom)
1884 return NULL;
1885
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001886 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001887 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001888
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001889 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001890 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001891 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001892 dma_dom->domain.priv = dma_dom;
1893 if (!dma_dom->domain.pt_root)
1894 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001895
Joerg Roedel1c655772008-09-04 18:40:05 +02001896 dma_dom->need_flush = false;
1897
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001898 add_domain_to_list(&dma_dom->domain);
1899
Joerg Roedel576175c2009-11-23 19:08:46 +01001900 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001901 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001902
Joerg Roedel431b2a22008-07-11 17:14:22 +02001903 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001904 * mark the first page as allocated so we never return 0 as
1905 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001906 */
Joerg Roedel384de722009-05-15 12:30:05 +02001907 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001908 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001909
Joerg Roedelec487d12008-06-26 21:27:58 +02001910
1911 return dma_dom;
1912
1913free_dma_dom:
1914 dma_ops_domain_free(dma_dom);
1915
1916 return NULL;
1917}
1918
Joerg Roedel431b2a22008-07-11 17:14:22 +02001919/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001920 * little helper function to check whether a given protection domain is a
1921 * dma_ops domain
1922 */
1923static bool dma_ops_domain(struct protection_domain *domain)
1924{
1925 return domain->flags & PD_DMA_OPS_MASK;
1926}
1927
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001928static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001929{
Joerg Roedel132bd682011-11-17 14:18:46 +01001930 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001931 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001932
Joerg Roedel132bd682011-11-17 14:18:46 +01001933 if (domain->mode != PAGE_MODE_NONE)
1934 pte_root = virt_to_phys(domain->pt_root);
1935
Joerg Roedel38ddf412008-09-11 10:38:32 +02001936 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1937 << DEV_ENTRY_MODE_SHIFT;
1938 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001939
Joerg Roedelee6c2862011-11-09 12:06:03 +01001940 flags = amd_iommu_dev_table[devid].data[1];
1941
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001942 if (ats)
1943 flags |= DTE_FLAG_IOTLB;
1944
Joerg Roedel52815b72011-11-17 17:24:28 +01001945 if (domain->flags & PD_IOMMUV2_MASK) {
1946 u64 gcr3 = __pa(domain->gcr3_tbl);
1947 u64 glx = domain->glx;
1948 u64 tmp;
1949
1950 pte_root |= DTE_FLAG_GV;
1951 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1952
1953 /* First mask out possible old values for GCR3 table */
1954 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1955 flags &= ~tmp;
1956
1957 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1958 flags &= ~tmp;
1959
1960 /* Encode GCR3 table into DTE */
1961 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1962 pte_root |= tmp;
1963
1964 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1965 flags |= tmp;
1966
1967 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1968 flags |= tmp;
1969 }
1970
Joerg Roedelee6c2862011-11-09 12:06:03 +01001971 flags &= ~(0xffffUL);
1972 flags |= domain->id;
1973
1974 amd_iommu_dev_table[devid].data[1] = flags;
1975 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001976}
1977
Joerg Roedel15898bb2009-11-24 15:39:42 +01001978static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001979{
Joerg Roedel355bf552008-12-08 12:02:41 +01001980 /* remove entry from the device table seen by the hardware */
1981 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1982 amd_iommu_dev_table[devid].data[1] = 0;
Joerg Roedel355bf552008-12-08 12:02:41 +01001983
Joerg Roedelc5cca142009-10-09 18:31:20 +02001984 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001985}
1986
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001987static void do_attach(struct iommu_dev_data *dev_data,
1988 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001989{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001990 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001991 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001992 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001993
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001994 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001995 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001996 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001997
1998 /* Update data structures */
1999 dev_data->domain = domain;
2000 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002001
2002 /* Do reference counting */
2003 domain->dev_iommu[iommu->index] += 1;
2004 domain->dev_cnt += 1;
2005
Joerg Roedele25bfb52015-10-20 17:33:38 +02002006 /* Update device table */
2007 set_dte_entry(dev_data->devid, domain, ats);
2008 if (alias != dev_data->devid)
2009 set_dte_entry(dev_data->devid, domain, ats);
2010
Joerg Roedel6c542042011-06-09 17:07:31 +02002011 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002012}
2013
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002014static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002015{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002016 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002017 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002018
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002019 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02002020 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02002021
Joerg Roedelc4596112009-11-20 14:57:32 +01002022 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002023 dev_data->domain->dev_iommu[iommu->index] -= 1;
2024 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002025
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002026 /* Update data structures */
2027 dev_data->domain = NULL;
2028 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002029 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002030 if (alias != dev_data->devid)
2031 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002032
2033 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002034 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002035}
2036
2037/*
2038 * If a device is not yet associated with a domain, this function does
2039 * assigns it visible for the hardware
2040 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002041static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002042 struct protection_domain *domain)
2043{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002044 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002045
Joerg Roedel272e4f92015-10-20 17:33:37 +02002046 /*
2047 * Must be called with IRQs disabled. Warn here to detect early
2048 * when its not.
2049 */
2050 WARN_ON(!irqs_disabled());
2051
Joerg Roedel15898bb2009-11-24 15:39:42 +01002052 /* lock domain */
2053 spin_lock(&domain->lock);
2054
Joerg Roedel397111a2014-08-05 17:31:51 +02002055 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002056 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002057 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002058
Joerg Roedel397111a2014-08-05 17:31:51 +02002059 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002060 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002061
Julia Lawall84fe6c12010-05-27 12:31:51 +02002062 ret = 0;
2063
2064out_unlock:
2065
Joerg Roedel355bf552008-12-08 12:02:41 +01002066 /* ready */
2067 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002068
Julia Lawall84fe6c12010-05-27 12:31:51 +02002069 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002070}
2071
Joerg Roedel52815b72011-11-17 17:24:28 +01002072
2073static void pdev_iommuv2_disable(struct pci_dev *pdev)
2074{
2075 pci_disable_ats(pdev);
2076 pci_disable_pri(pdev);
2077 pci_disable_pasid(pdev);
2078}
2079
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002080/* FIXME: Change generic reset-function to do the same */
2081static int pri_reset_while_enabled(struct pci_dev *pdev)
2082{
2083 u16 control;
2084 int pos;
2085
Joerg Roedel46277b72011-12-07 14:34:02 +01002086 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002087 if (!pos)
2088 return -EINVAL;
2089
Joerg Roedel46277b72011-12-07 14:34:02 +01002090 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2091 control |= PCI_PRI_CTRL_RESET;
2092 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002093
2094 return 0;
2095}
2096
Joerg Roedel52815b72011-11-17 17:24:28 +01002097static int pdev_iommuv2_enable(struct pci_dev *pdev)
2098{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002099 bool reset_enable;
2100 int reqs, ret;
2101
2102 /* FIXME: Hardcode number of outstanding requests for now */
2103 reqs = 32;
2104 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2105 reqs = 1;
2106 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002107
2108 /* Only allow access to user-accessible pages */
2109 ret = pci_enable_pasid(pdev, 0);
2110 if (ret)
2111 goto out_err;
2112
2113 /* First reset the PRI state of the device */
2114 ret = pci_reset_pri(pdev);
2115 if (ret)
2116 goto out_err;
2117
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002118 /* Enable PRI */
2119 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002120 if (ret)
2121 goto out_err;
2122
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002123 if (reset_enable) {
2124 ret = pri_reset_while_enabled(pdev);
2125 if (ret)
2126 goto out_err;
2127 }
2128
Joerg Roedel52815b72011-11-17 17:24:28 +01002129 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2130 if (ret)
2131 goto out_err;
2132
2133 return 0;
2134
2135out_err:
2136 pci_disable_pri(pdev);
2137 pci_disable_pasid(pdev);
2138
2139 return ret;
2140}
2141
Joerg Roedelc99afa22011-11-21 18:19:25 +01002142/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002143#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002144
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002145static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002146{
Joerg Roedela3b93122012-04-12 12:49:26 +02002147 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002148 int pos;
2149
Joerg Roedel46277b72011-12-07 14:34:02 +01002150 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002151 if (!pos)
2152 return false;
2153
Joerg Roedela3b93122012-04-12 12:49:26 +02002154 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002155
Joerg Roedela3b93122012-04-12 12:49:26 +02002156 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002157}
2158
Joerg Roedel15898bb2009-11-24 15:39:42 +01002159/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002160 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002161 * assigns it visible for the hardware
2162 */
2163static int attach_device(struct device *dev,
2164 struct protection_domain *domain)
2165{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002166 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002167 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002168 unsigned long flags;
2169 int ret;
2170
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002171 dev_data = get_dev_data(dev);
2172
Joerg Roedel52815b72011-11-17 17:24:28 +01002173 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002174 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002175 return -EINVAL;
2176
Joerg Roedel02ca2022015-07-28 16:58:49 +02002177 if (dev_data->iommu_v2) {
2178 if (pdev_iommuv2_enable(pdev) != 0)
2179 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002180
Joerg Roedel02ca2022015-07-28 16:58:49 +02002181 dev_data->ats.enabled = true;
2182 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2183 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2184 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002185 } else if (amd_iommu_iotlb_sup &&
2186 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002187 dev_data->ats.enabled = true;
2188 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2189 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002190
Joerg Roedel15898bb2009-11-24 15:39:42 +01002191 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002192 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002193 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2194
2195 /*
2196 * We might boot into a crash-kernel here. The crashed kernel
2197 * left the caches in the IOMMU dirty. So we have to flush
2198 * here to evict all dirty stuff.
2199 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002200 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002201
2202 return ret;
2203}
2204
2205/*
2206 * Removes a device from a protection domain (unlocked)
2207 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002208static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002209{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002210 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002211
Joerg Roedel272e4f92015-10-20 17:33:37 +02002212 /*
2213 * Must be called with IRQs disabled. Warn here to detect early
2214 * when its not.
2215 */
2216 WARN_ON(!irqs_disabled());
2217
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002218 if (WARN_ON(!dev_data->domain))
2219 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002220
Joerg Roedel2ca76272010-01-22 16:45:31 +01002221 domain = dev_data->domain;
2222
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002223 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002224
Joerg Roedel150952f2015-10-20 17:33:35 +02002225 do_detach(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002226
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002227 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002228}
2229
2230/*
2231 * Removes a device from a protection domain (with devtable_lock held)
2232 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002233static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002234{
Joerg Roedel52815b72011-11-17 17:24:28 +01002235 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002236 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002237 unsigned long flags;
2238
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002239 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002240 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002241
Joerg Roedel355bf552008-12-08 12:02:41 +01002242 /* lock device table */
2243 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002244 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002245 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002246
Joerg Roedel02ca2022015-07-28 16:58:49 +02002247 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002248 pdev_iommuv2_disable(to_pci_dev(dev));
2249 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002250 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002251
2252 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002253}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002254
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002255static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002256{
Joerg Roedel71f77582011-06-09 19:03:15 +02002257 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002258 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002259 struct amd_iommu *iommu;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002260 u16 devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002261 int ret;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002262
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002263 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002264 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002265
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002266 devid = get_device_id(dev);
2267 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002268
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002269 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002270 if (ret) {
2271 if (ret != -ENOTSUPP)
2272 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2273 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002274
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002275 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002276 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002277 goto out;
2278 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002279 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002280
Joerg Roedel07ee8692015-05-28 18:41:42 +02002281 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002282
2283 BUG_ON(!dev_data);
2284
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002285 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002286 iommu_request_dm_for_dev(dev);
2287
2288 /* Domains are initialized for this device - have a look what we ended up with */
2289 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002290 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002291 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002292 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002293 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002294
2295out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002296 iommu_completion_wait(iommu);
2297
Joerg Roedele275a2a2008-12-10 18:27:25 +01002298 return 0;
2299}
2300
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002301static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002302{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002303 struct amd_iommu *iommu;
2304 u16 devid;
2305
2306 if (!check_device(dev))
2307 return;
2308
2309 devid = get_device_id(dev);
2310 iommu = amd_iommu_rlookup_table[devid];
2311
2312 iommu_uninit_device(dev);
2313 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002314}
2315
Joerg Roedel431b2a22008-07-11 17:14:22 +02002316/*****************************************************************************
2317 *
2318 * The next functions belong to the dma_ops mapping/unmapping code.
2319 *
2320 *****************************************************************************/
2321
2322/*
2323 * In the dma_ops path we only have the struct device. This function
2324 * finds the corresponding IOMMU, the protection domain and the
2325 * requestor id for a given device.
2326 * If the device is not yet associated with a domain this is also done
2327 * in this function.
2328 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002329static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002330{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002331 struct protection_domain *domain;
Joerg Roedel063071d2015-05-28 18:41:38 +02002332 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002333
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002334 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002335 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002336
Joerg Roedel063071d2015-05-28 18:41:38 +02002337 io_domain = iommu_get_domain_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002338 if (!io_domain)
2339 return NULL;
Joerg Roedel063071d2015-05-28 18:41:38 +02002340
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002341 domain = to_pdomain(io_domain);
2342 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002343 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002344
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002345 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002346}
2347
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002348static void update_device_table(struct protection_domain *domain)
2349{
Joerg Roedel492667d2009-11-27 13:25:47 +01002350 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002351
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002352 list_for_each_entry(dev_data, &domain->dev_list, list)
2353 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002354}
2355
2356static void update_domain(struct protection_domain *domain)
2357{
2358 if (!domain->updated)
2359 return;
2360
2361 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002362
2363 domain_flush_devices(domain);
2364 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002365
2366 domain->updated = false;
2367}
2368
Joerg Roedel431b2a22008-07-11 17:14:22 +02002369/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002370 * This function fetches the PTE for a given address in the aperture
2371 */
2372static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2373 unsigned long address)
2374{
Joerg Roedel384de722009-05-15 12:30:05 +02002375 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002376 u64 *pte, *pte_page;
2377
Joerg Roedel384de722009-05-15 12:30:05 +02002378 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2379 if (!aperture)
2380 return NULL;
2381
2382 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002383 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002384 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002385 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002386 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2387 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002388 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002389
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002390 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002391
2392 return pte;
2393}
2394
2395/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002396 * This is the generic map function. It maps one 4kb page at paddr to
2397 * the given address in the DMA address space for the domain.
2398 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002399static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002400 unsigned long address,
2401 phys_addr_t paddr,
2402 int direction)
2403{
2404 u64 *pte, __pte;
2405
2406 WARN_ON(address > dom->aperture_size);
2407
2408 paddr &= PAGE_MASK;
2409
Joerg Roedel8bda3092009-05-12 12:02:46 +02002410 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002411 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002412 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002413
2414 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2415
2416 if (direction == DMA_TO_DEVICE)
2417 __pte |= IOMMU_PTE_IR;
2418 else if (direction == DMA_FROM_DEVICE)
2419 __pte |= IOMMU_PTE_IW;
2420 else if (direction == DMA_BIDIRECTIONAL)
2421 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2422
2423 WARN_ON(*pte);
2424
2425 *pte = __pte;
2426
2427 return (dma_addr_t)address;
2428}
2429
Joerg Roedel431b2a22008-07-11 17:14:22 +02002430/*
2431 * The generic unmapping function for on page in the DMA address space.
2432 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002433static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002434 unsigned long address)
2435{
Joerg Roedel384de722009-05-15 12:30:05 +02002436 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002437 u64 *pte;
2438
2439 if (address >= dom->aperture_size)
2440 return;
2441
Joerg Roedel384de722009-05-15 12:30:05 +02002442 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2443 if (!aperture)
2444 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002445
Joerg Roedel384de722009-05-15 12:30:05 +02002446 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2447 if (!pte)
2448 return;
2449
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002450 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002451
2452 WARN_ON(!*pte);
2453
2454 *pte = 0ULL;
2455}
2456
Joerg Roedel431b2a22008-07-11 17:14:22 +02002457/*
2458 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002459 * contiguous memory region into DMA address space. It is used by all
2460 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002461 * Must be called with the domain lock held.
2462 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002463static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002464 struct dma_ops_domain *dma_dom,
2465 phys_addr_t paddr,
2466 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002467 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002468 bool align,
2469 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002470{
2471 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002472 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002473 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002474 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002475 int i;
2476
Joerg Roedele3c449f2008-10-15 22:02:11 -07002477 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002478 paddr &= PAGE_MASK;
2479
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002480 INC_STATS_COUNTER(total_map_requests);
2481
Joerg Roedelc1858972008-12-12 15:42:39 +01002482 if (pages > 1)
2483 INC_STATS_COUNTER(cross_page);
2484
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002485 if (align)
2486 align_mask = (1UL << get_order(size)) - 1;
2487
Joerg Roedel11b83882009-05-19 10:23:15 +02002488retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02002489 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2490 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002491 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02002492 /*
2493 * setting next_address here will let the address
2494 * allocator only scan the new allocated range in the
2495 * first run. This is a small optimization.
2496 */
2497 dma_dom->next_address = dma_dom->aperture_size;
2498
Joerg Roedel576175c2009-11-23 19:08:46 +01002499 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
Joerg Roedel11b83882009-05-19 10:23:15 +02002500 goto out;
2501
2502 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002503 * aperture was successfully enlarged by 128 MB, try
Joerg Roedel11b83882009-05-19 10:23:15 +02002504 * allocation again
2505 */
2506 goto retry;
2507 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002508
2509 start = address;
2510 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002511 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002512 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002513 goto out_unmap;
2514
Joerg Roedelcb76c322008-06-26 21:28:00 +02002515 paddr += PAGE_SIZE;
2516 start += PAGE_SIZE;
2517 }
2518 address += offset;
2519
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002520 ADD_STATS_COUNTER(alloced_io_mem, size);
2521
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002522 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002523 domain_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02002524 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01002525 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel17b124b2011-04-06 18:01:35 +02002526 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002527
Joerg Roedelcb76c322008-06-26 21:28:00 +02002528out:
2529 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002530
2531out_unmap:
2532
2533 for (--i; i >= 0; --i) {
2534 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002535 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002536 }
2537
2538 dma_ops_free_addresses(dma_dom, address, pages);
2539
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002540 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002541}
2542
Joerg Roedel431b2a22008-07-11 17:14:22 +02002543/*
2544 * Does the reverse of the __map_single function. Must be called with
2545 * the domain lock held too
2546 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002547static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002548 dma_addr_t dma_addr,
2549 size_t size,
2550 int dir)
2551{
Joerg Roedel04e04632010-09-23 16:12:48 +02002552 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002553 dma_addr_t i, start;
2554 unsigned int pages;
2555
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002556 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002557 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002558 return;
2559
Joerg Roedel04e04632010-09-23 16:12:48 +02002560 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002561 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002562 dma_addr &= PAGE_MASK;
2563 start = dma_addr;
2564
2565 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002566 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002567 start += PAGE_SIZE;
2568 }
2569
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002570 SUB_STATS_COUNTER(alloced_io_mem, size);
2571
Joerg Roedelcb76c322008-06-26 21:28:00 +02002572 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02002573
Joerg Roedel80be3082008-11-06 14:59:05 +01002574 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002575 domain_flush_pages(&dma_dom->domain, flush_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01002576 dma_dom->need_flush = false;
2577 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002578}
2579
Joerg Roedel431b2a22008-07-11 17:14:22 +02002580/*
2581 * The exported map_single function for dma_ops.
2582 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002583static dma_addr_t map_page(struct device *dev, struct page *page,
2584 unsigned long offset, size_t size,
2585 enum dma_data_direction dir,
2586 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002587{
2588 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002589 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002590 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002591 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09002592 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002593
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002594 INC_STATS_COUNTER(cnt_map_single);
2595
Joerg Roedel94f6d192009-11-24 16:40:02 +01002596 domain = get_domain(dev);
2597 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002598 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002599 else if (IS_ERR(domain))
2600 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002601
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002602 dma_mask = *dev->dma_mask;
2603
Joerg Roedel4da70b92008-06-26 21:28:01 +02002604 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002605
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002606 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002607 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002608 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002609 goto out;
2610
Joerg Roedel17b124b2011-04-06 18:01:35 +02002611 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002612
2613out:
2614 spin_unlock_irqrestore(&domain->lock, flags);
2615
2616 return addr;
2617}
2618
Joerg Roedel431b2a22008-07-11 17:14:22 +02002619/*
2620 * The exported unmap_single function for dma_ops.
2621 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002622static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2623 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002624{
2625 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002626 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002627
Joerg Roedel146a6912008-12-12 15:07:12 +01002628 INC_STATS_COUNTER(cnt_unmap_single);
2629
Joerg Roedel94f6d192009-11-24 16:40:02 +01002630 domain = get_domain(dev);
2631 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002632 return;
2633
Joerg Roedel4da70b92008-06-26 21:28:01 +02002634 spin_lock_irqsave(&domain->lock, flags);
2635
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002636 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002637
Joerg Roedel17b124b2011-04-06 18:01:35 +02002638 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002639
2640 spin_unlock_irqrestore(&domain->lock, flags);
2641}
2642
Joerg Roedel431b2a22008-07-11 17:14:22 +02002643/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002644 * The exported map_sg function for dma_ops (handles scatter-gather
2645 * lists).
2646 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002647static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002648 int nelems, enum dma_data_direction dir,
2649 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002650{
2651 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002652 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002653 int i;
2654 struct scatterlist *s;
2655 phys_addr_t paddr;
2656 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002657 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002658
Joerg Roedeld03f067a2008-12-12 15:09:48 +01002659 INC_STATS_COUNTER(cnt_map_sg);
2660
Joerg Roedel94f6d192009-11-24 16:40:02 +01002661 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002662 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002663 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002664
Joerg Roedel832a90c2008-09-18 15:54:23 +02002665 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002666
Joerg Roedel65b050a2008-06-26 21:28:02 +02002667 spin_lock_irqsave(&domain->lock, flags);
2668
2669 for_each_sg(sglist, s, nelems, i) {
2670 paddr = sg_phys(s);
2671
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002672 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002673 paddr, s->length, dir, false,
2674 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002675
2676 if (s->dma_address) {
2677 s->dma_length = s->length;
2678 mapped_elems++;
2679 } else
2680 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002681 }
2682
Joerg Roedel17b124b2011-04-06 18:01:35 +02002683 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002684
2685out:
2686 spin_unlock_irqrestore(&domain->lock, flags);
2687
2688 return mapped_elems;
2689unmap:
2690 for_each_sg(sglist, s, mapped_elems, i) {
2691 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002692 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002693 s->dma_length, dir);
2694 s->dma_address = s->dma_length = 0;
2695 }
2696
2697 mapped_elems = 0;
2698
2699 goto out;
2700}
2701
Joerg Roedel431b2a22008-07-11 17:14:22 +02002702/*
2703 * The exported map_sg function for dma_ops (handles scatter-gather
2704 * lists).
2705 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002706static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002707 int nelems, enum dma_data_direction dir,
2708 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002709{
2710 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002711 struct protection_domain *domain;
2712 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002713 int i;
2714
Joerg Roedel55877a62008-12-12 15:12:14 +01002715 INC_STATS_COUNTER(cnt_unmap_sg);
2716
Joerg Roedel94f6d192009-11-24 16:40:02 +01002717 domain = get_domain(dev);
2718 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002719 return;
2720
Joerg Roedel65b050a2008-06-26 21:28:02 +02002721 spin_lock_irqsave(&domain->lock, flags);
2722
2723 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002724 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002725 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002726 s->dma_address = s->dma_length = 0;
2727 }
2728
Joerg Roedel17b124b2011-04-06 18:01:35 +02002729 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002730
2731 spin_unlock_irqrestore(&domain->lock, flags);
2732}
2733
Joerg Roedel431b2a22008-07-11 17:14:22 +02002734/*
2735 * The exported alloc_coherent function for dma_ops.
2736 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002737static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002738 dma_addr_t *dma_addr, gfp_t flag,
2739 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002740{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002741 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002742 struct protection_domain *domain;
2743 unsigned long flags;
2744 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002745
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002746 INC_STATS_COUNTER(cnt_alloc_coherent);
2747
Joerg Roedel94f6d192009-11-24 16:40:02 +01002748 domain = get_domain(dev);
2749 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002750 page = alloc_pages(flag, get_order(size));
2751 *dma_addr = page_to_phys(page);
2752 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002753 } else if (IS_ERR(domain))
2754 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002755
Joerg Roedel3b839a52015-04-01 14:58:47 +02002756 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002757 dma_mask = dev->coherent_dma_mask;
2758 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002759 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002760
Joerg Roedel3b839a52015-04-01 14:58:47 +02002761 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2762 if (!page) {
2763 if (!(flag & __GFP_WAIT))
2764 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002765
Joerg Roedel3b839a52015-04-01 14:58:47 +02002766 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2767 get_order(size));
2768 if (!page)
2769 return NULL;
2770 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002771
Joerg Roedel832a90c2008-09-18 15:54:23 +02002772 if (!dma_mask)
2773 dma_mask = *dev->dma_mask;
2774
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002775 spin_lock_irqsave(&domain->lock, flags);
2776
Joerg Roedel3b839a52015-04-01 14:58:47 +02002777 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
Joerg Roedel832a90c2008-09-18 15:54:23 +02002778 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002779
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002780 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002781 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002782 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002783 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002784
Joerg Roedel17b124b2011-04-06 18:01:35 +02002785 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002786
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002787 spin_unlock_irqrestore(&domain->lock, flags);
2788
Joerg Roedel3b839a52015-04-01 14:58:47 +02002789 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002790
2791out_free:
2792
Joerg Roedel3b839a52015-04-01 14:58:47 +02002793 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2794 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002795
2796 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002797}
2798
Joerg Roedel431b2a22008-07-11 17:14:22 +02002799/*
2800 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002801 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002802static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002803 void *virt_addr, dma_addr_t dma_addr,
2804 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002805{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002806 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002807 unsigned long flags;
2808 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002809
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002810 INC_STATS_COUNTER(cnt_free_coherent);
2811
Joerg Roedel3b839a52015-04-01 14:58:47 +02002812 page = virt_to_page(virt_addr);
2813 size = PAGE_ALIGN(size);
2814
Joerg Roedel94f6d192009-11-24 16:40:02 +01002815 domain = get_domain(dev);
2816 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002817 goto free_mem;
2818
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002819 spin_lock_irqsave(&domain->lock, flags);
2820
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002821 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002822
Joerg Roedel17b124b2011-04-06 18:01:35 +02002823 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002824
2825 spin_unlock_irqrestore(&domain->lock, flags);
2826
2827free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002828 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2829 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002830}
2831
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002832/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002833 * This function is called by the DMA layer to find out if we can handle a
2834 * particular device. It is part of the dma_ops.
2835 */
2836static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2837{
Joerg Roedel420aef82009-11-23 16:14:57 +01002838 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002839}
2840
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002841static struct dma_map_ops amd_iommu_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002842 .alloc = alloc_coherent,
2843 .free = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002844 .map_page = map_page,
2845 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002846 .map_sg = map_sg,
2847 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002848 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002849};
2850
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002851int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002852{
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002853 return bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01002854}
2855
Joerg Roedel6631ee92008-06-26 21:28:05 +02002856int __init amd_iommu_init_dma_ops(void)
2857{
Joerg Roedel32302322015-07-28 16:58:50 +02002858 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002859 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002860
Joerg Roedel52717822015-07-28 16:58:51 +02002861 /*
2862 * In case we don't initialize SWIOTLB (actually the common case
2863 * when AMD IOMMU is enabled), make sure there are global
2864 * dma_ops set as a fall-back for devices not handled by this
2865 * driver (for example non-PCI devices).
2866 */
2867 if (!swiotlb)
2868 dma_ops = &nommu_dma_ops;
2869
Joerg Roedel7f265082008-12-12 13:50:21 +01002870 amd_iommu_stats_init();
2871
Joerg Roedel62410ee2012-06-12 16:42:43 +02002872 if (amd_iommu_unmap_flush)
2873 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2874 else
2875 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2876
Joerg Roedel6631ee92008-06-26 21:28:05 +02002877 return 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002878}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002879
2880/*****************************************************************************
2881 *
2882 * The following functions belong to the exported interface of AMD IOMMU
2883 *
2884 * This interface allows access to lower level functions of the IOMMU
2885 * like protection domain handling and assignement of devices to domains
2886 * which is not possible with the dma_ops interface.
2887 *
2888 *****************************************************************************/
2889
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002890static void cleanup_domain(struct protection_domain *domain)
2891{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002892 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002893 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002894
2895 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2896
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002897 while (!list_empty(&domain->dev_list)) {
2898 entry = list_first_entry(&domain->dev_list,
2899 struct iommu_dev_data, list);
2900 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002901 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002902
2903 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2904}
2905
Joerg Roedel26508152009-08-26 16:52:40 +02002906static void protection_domain_free(struct protection_domain *domain)
2907{
2908 if (!domain)
2909 return;
2910
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002911 del_domain_from_list(domain);
2912
Joerg Roedel26508152009-08-26 16:52:40 +02002913 if (domain->id)
2914 domain_id_free(domain->id);
2915
2916 kfree(domain);
2917}
2918
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002919static int protection_domain_init(struct protection_domain *domain)
2920{
2921 spin_lock_init(&domain->lock);
2922 mutex_init(&domain->api_lock);
2923 domain->id = domain_id_alloc();
2924 if (!domain->id)
2925 return -ENOMEM;
2926 INIT_LIST_HEAD(&domain->dev_list);
2927
2928 return 0;
2929}
2930
Joerg Roedel26508152009-08-26 16:52:40 +02002931static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002932{
2933 struct protection_domain *domain;
2934
2935 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2936 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002937 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002938
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002939 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002940 goto out_err;
2941
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002942 add_domain_to_list(domain);
2943
Joerg Roedel26508152009-08-26 16:52:40 +02002944 return domain;
2945
2946out_err:
2947 kfree(domain);
2948
2949 return NULL;
2950}
2951
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002952static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2953{
2954 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002955 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002956
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002957 switch (type) {
2958 case IOMMU_DOMAIN_UNMANAGED:
2959 pdomain = protection_domain_alloc();
2960 if (!pdomain)
2961 return NULL;
2962
2963 pdomain->mode = PAGE_MODE_3_LEVEL;
2964 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2965 if (!pdomain->pt_root) {
2966 protection_domain_free(pdomain);
2967 return NULL;
2968 }
2969
2970 pdomain->domain.geometry.aperture_start = 0;
2971 pdomain->domain.geometry.aperture_end = ~0ULL;
2972 pdomain->domain.geometry.force_aperture = true;
2973
2974 break;
2975 case IOMMU_DOMAIN_DMA:
2976 dma_domain = dma_ops_domain_alloc();
2977 if (!dma_domain) {
2978 pr_err("AMD-Vi: Failed to allocate\n");
2979 return NULL;
2980 }
2981 pdomain = &dma_domain->domain;
2982 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002983 case IOMMU_DOMAIN_IDENTITY:
2984 pdomain = protection_domain_alloc();
2985 if (!pdomain)
2986 return NULL;
2987
2988 pdomain->mode = PAGE_MODE_NONE;
2989 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002990 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002991 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002992 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002993
2994 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002995}
2996
2997static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002998{
2999 struct protection_domain *domain;
3000
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003001 if (!dom)
Joerg Roedel98383fc2008-12-02 18:34:12 +01003002 return;
3003
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003004 domain = to_pdomain(dom);
3005
Joerg Roedel98383fc2008-12-02 18:34:12 +01003006 if (domain->dev_cnt > 0)
3007 cleanup_domain(domain);
3008
3009 BUG_ON(domain->dev_cnt != 0);
3010
Joerg Roedel132bd682011-11-17 14:18:46 +01003011 if (domain->mode != PAGE_MODE_NONE)
3012 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003013
Joerg Roedel52815b72011-11-17 17:24:28 +01003014 if (domain->flags & PD_IOMMUV2_MASK)
3015 free_gcr3_table(domain);
3016
Joerg Roedel8b408fe2010-03-08 14:20:07 +01003017 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003018}
3019
Joerg Roedel684f2882008-12-08 12:07:44 +01003020static void amd_iommu_detach_device(struct iommu_domain *dom,
3021 struct device *dev)
3022{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003023 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003024 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003025 u16 devid;
3026
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003027 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003028 return;
3029
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003030 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003031
Joerg Roedel657cbb62009-11-23 15:26:46 +01003032 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003033 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003034
3035 iommu = amd_iommu_rlookup_table[devid];
3036 if (!iommu)
3037 return;
3038
Joerg Roedel684f2882008-12-08 12:07:44 +01003039 iommu_completion_wait(iommu);
3040}
3041
Joerg Roedel01106062008-12-02 19:34:11 +01003042static int amd_iommu_attach_device(struct iommu_domain *dom,
3043 struct device *dev)
3044{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003045 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003046 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003047 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003048 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003049
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003050 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003051 return -EINVAL;
3052
Joerg Roedel657cbb62009-11-23 15:26:46 +01003053 dev_data = dev->archdata.iommu;
3054
Joerg Roedelf62dda62011-06-09 12:55:35 +02003055 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003056 if (!iommu)
3057 return -EINVAL;
3058
Joerg Roedel657cbb62009-11-23 15:26:46 +01003059 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003060 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003061
Joerg Roedel15898bb2009-11-24 15:39:42 +01003062 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003063
3064 iommu_completion_wait(iommu);
3065
Joerg Roedel15898bb2009-11-24 15:39:42 +01003066 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003067}
3068
Joerg Roedel468e2362010-01-21 16:37:36 +01003069static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003070 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003071{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003072 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003073 int prot = 0;
3074 int ret;
3075
Joerg Roedel132bd682011-11-17 14:18:46 +01003076 if (domain->mode == PAGE_MODE_NONE)
3077 return -EINVAL;
3078
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003079 if (iommu_prot & IOMMU_READ)
3080 prot |= IOMMU_PROT_IR;
3081 if (iommu_prot & IOMMU_WRITE)
3082 prot |= IOMMU_PROT_IW;
3083
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003084 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003085 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003086 mutex_unlock(&domain->api_lock);
3087
Joerg Roedel795e74f72010-05-11 17:40:57 +02003088 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003089}
3090
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003091static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3092 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003093{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003094 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003095 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003096
Joerg Roedel132bd682011-11-17 14:18:46 +01003097 if (domain->mode == PAGE_MODE_NONE)
3098 return -EINVAL;
3099
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003100 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003101 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003102 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003103
Joerg Roedel17b124b2011-04-06 18:01:35 +02003104 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003105
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003106 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003107}
3108
Joerg Roedel645c4c82008-12-02 20:05:50 +01003109static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303110 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003111{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003112 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003113 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003114 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003115
Joerg Roedel132bd682011-11-17 14:18:46 +01003116 if (domain->mode == PAGE_MODE_NONE)
3117 return iova;
3118
Joerg Roedel3039ca12015-04-01 14:58:48 +02003119 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003120
Joerg Roedela6d41a42009-09-02 17:08:55 +02003121 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003122 return 0;
3123
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003124 offset_mask = pte_pgsize - 1;
3125 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003126
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003127 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003128}
3129
Joerg Roedelab636482014-09-05 10:48:21 +02003130static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003131{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003132 switch (cap) {
3133 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003134 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003135 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003136 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003137 case IOMMU_CAP_NOEXEC:
3138 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003139 }
3140
Joerg Roedelab636482014-09-05 10:48:21 +02003141 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003142}
3143
Joerg Roedel35cf2482015-05-28 18:41:37 +02003144static void amd_iommu_get_dm_regions(struct device *dev,
3145 struct list_head *head)
3146{
3147 struct unity_map_entry *entry;
3148 u16 devid;
3149
3150 devid = get_device_id(dev);
3151
3152 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3153 struct iommu_dm_region *region;
3154
3155 if (devid < entry->devid_start || devid > entry->devid_end)
3156 continue;
3157
3158 region = kzalloc(sizeof(*region), GFP_KERNEL);
3159 if (!region) {
3160 pr_err("Out of memory allocating dm-regions for %s\n",
3161 dev_name(dev));
3162 return;
3163 }
3164
3165 region->start = entry->address_start;
3166 region->length = entry->address_end - entry->address_start;
3167 if (entry->prot & IOMMU_PROT_IR)
3168 region->prot |= IOMMU_READ;
3169 if (entry->prot & IOMMU_PROT_IW)
3170 region->prot |= IOMMU_WRITE;
3171
3172 list_add_tail(&region->list, head);
3173 }
3174}
3175
3176static void amd_iommu_put_dm_regions(struct device *dev,
3177 struct list_head *head)
3178{
3179 struct iommu_dm_region *entry, *next;
3180
3181 list_for_each_entry_safe(entry, next, head, list)
3182 kfree(entry);
3183}
3184
Thierry Redingb22f6432014-06-27 09:03:12 +02003185static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003186 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003187 .domain_alloc = amd_iommu_domain_alloc,
3188 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003189 .attach_dev = amd_iommu_attach_device,
3190 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003191 .map = amd_iommu_map,
3192 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003193 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003194 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003195 .add_device = amd_iommu_add_device,
3196 .remove_device = amd_iommu_remove_device,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003197 .get_dm_regions = amd_iommu_get_dm_regions,
3198 .put_dm_regions = amd_iommu_put_dm_regions,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003199 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003200};
3201
Joerg Roedel0feae532009-08-26 15:26:30 +02003202/*****************************************************************************
3203 *
3204 * The next functions do a basic initialization of IOMMU for pass through
3205 * mode
3206 *
3207 * In passthrough mode the IOMMU is initialized and enabled but not used for
3208 * DMA-API translation.
3209 *
3210 *****************************************************************************/
3211
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003212/* IOMMUv2 specific functions */
3213int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3214{
3215 return atomic_notifier_chain_register(&ppr_notifier, nb);
3216}
3217EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3218
3219int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3220{
3221 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3222}
3223EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003224
3225void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3226{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003227 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003228 unsigned long flags;
3229
3230 spin_lock_irqsave(&domain->lock, flags);
3231
3232 /* Update data structure */
3233 domain->mode = PAGE_MODE_NONE;
3234 domain->updated = true;
3235
3236 /* Make changes visible to IOMMUs */
3237 update_domain(domain);
3238
3239 /* Page-table is not visible to IOMMU anymore, so free it */
3240 free_pagetable(domain);
3241
3242 spin_unlock_irqrestore(&domain->lock, flags);
3243}
3244EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003245
3246int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3247{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003248 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003249 unsigned long flags;
3250 int levels, ret;
3251
3252 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3253 return -EINVAL;
3254
3255 /* Number of GCR3 table levels required */
3256 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3257 levels += 1;
3258
3259 if (levels > amd_iommu_max_glx_val)
3260 return -EINVAL;
3261
3262 spin_lock_irqsave(&domain->lock, flags);
3263
3264 /*
3265 * Save us all sanity checks whether devices already in the
3266 * domain support IOMMUv2. Just force that the domain has no
3267 * devices attached when it is switched into IOMMUv2 mode.
3268 */
3269 ret = -EBUSY;
3270 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3271 goto out;
3272
3273 ret = -ENOMEM;
3274 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3275 if (domain->gcr3_tbl == NULL)
3276 goto out;
3277
3278 domain->glx = levels;
3279 domain->flags |= PD_IOMMUV2_MASK;
3280 domain->updated = true;
3281
3282 update_domain(domain);
3283
3284 ret = 0;
3285
3286out:
3287 spin_unlock_irqrestore(&domain->lock, flags);
3288
3289 return ret;
3290}
3291EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003292
3293static int __flush_pasid(struct protection_domain *domain, int pasid,
3294 u64 address, bool size)
3295{
3296 struct iommu_dev_data *dev_data;
3297 struct iommu_cmd cmd;
3298 int i, ret;
3299
3300 if (!(domain->flags & PD_IOMMUV2_MASK))
3301 return -EINVAL;
3302
3303 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3304
3305 /*
3306 * IOMMU TLB needs to be flushed before Device TLB to
3307 * prevent device TLB refill from IOMMU TLB
3308 */
3309 for (i = 0; i < amd_iommus_present; ++i) {
3310 if (domain->dev_iommu[i] == 0)
3311 continue;
3312
3313 ret = iommu_queue_command(amd_iommus[i], &cmd);
3314 if (ret != 0)
3315 goto out;
3316 }
3317
3318 /* Wait until IOMMU TLB flushes are complete */
3319 domain_flush_complete(domain);
3320
3321 /* Now flush device TLBs */
3322 list_for_each_entry(dev_data, &domain->dev_list, list) {
3323 struct amd_iommu *iommu;
3324 int qdep;
3325
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003326 /*
3327 There might be non-IOMMUv2 capable devices in an IOMMUv2
3328 * domain.
3329 */
3330 if (!dev_data->ats.enabled)
3331 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003332
3333 qdep = dev_data->ats.qdep;
3334 iommu = amd_iommu_rlookup_table[dev_data->devid];
3335
3336 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3337 qdep, address, size);
3338
3339 ret = iommu_queue_command(iommu, &cmd);
3340 if (ret != 0)
3341 goto out;
3342 }
3343
3344 /* Wait until all device TLBs are flushed */
3345 domain_flush_complete(domain);
3346
3347 ret = 0;
3348
3349out:
3350
3351 return ret;
3352}
3353
3354static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3355 u64 address)
3356{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003357 INC_STATS_COUNTER(invalidate_iotlb);
3358
Joerg Roedel22e266c2011-11-21 15:59:08 +01003359 return __flush_pasid(domain, pasid, address, false);
3360}
3361
3362int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3363 u64 address)
3364{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003365 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003366 unsigned long flags;
3367 int ret;
3368
3369 spin_lock_irqsave(&domain->lock, flags);
3370 ret = __amd_iommu_flush_page(domain, pasid, address);
3371 spin_unlock_irqrestore(&domain->lock, flags);
3372
3373 return ret;
3374}
3375EXPORT_SYMBOL(amd_iommu_flush_page);
3376
3377static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3378{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003379 INC_STATS_COUNTER(invalidate_iotlb_all);
3380
Joerg Roedel22e266c2011-11-21 15:59:08 +01003381 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3382 true);
3383}
3384
3385int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3386{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003387 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003388 unsigned long flags;
3389 int ret;
3390
3391 spin_lock_irqsave(&domain->lock, flags);
3392 ret = __amd_iommu_flush_tlb(domain, pasid);
3393 spin_unlock_irqrestore(&domain->lock, flags);
3394
3395 return ret;
3396}
3397EXPORT_SYMBOL(amd_iommu_flush_tlb);
3398
Joerg Roedelb16137b2011-11-21 16:50:23 +01003399static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3400{
3401 int index;
3402 u64 *pte;
3403
3404 while (true) {
3405
3406 index = (pasid >> (9 * level)) & 0x1ff;
3407 pte = &root[index];
3408
3409 if (level == 0)
3410 break;
3411
3412 if (!(*pte & GCR3_VALID)) {
3413 if (!alloc)
3414 return NULL;
3415
3416 root = (void *)get_zeroed_page(GFP_ATOMIC);
3417 if (root == NULL)
3418 return NULL;
3419
3420 *pte = __pa(root) | GCR3_VALID;
3421 }
3422
3423 root = __va(*pte & PAGE_MASK);
3424
3425 level -= 1;
3426 }
3427
3428 return pte;
3429}
3430
3431static int __set_gcr3(struct protection_domain *domain, int pasid,
3432 unsigned long cr3)
3433{
3434 u64 *pte;
3435
3436 if (domain->mode != PAGE_MODE_NONE)
3437 return -EINVAL;
3438
3439 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3440 if (pte == NULL)
3441 return -ENOMEM;
3442
3443 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3444
3445 return __amd_iommu_flush_tlb(domain, pasid);
3446}
3447
3448static int __clear_gcr3(struct protection_domain *domain, int pasid)
3449{
3450 u64 *pte;
3451
3452 if (domain->mode != PAGE_MODE_NONE)
3453 return -EINVAL;
3454
3455 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3456 if (pte == NULL)
3457 return 0;
3458
3459 *pte = 0;
3460
3461 return __amd_iommu_flush_tlb(domain, pasid);
3462}
3463
3464int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3465 unsigned long cr3)
3466{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003467 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003468 unsigned long flags;
3469 int ret;
3470
3471 spin_lock_irqsave(&domain->lock, flags);
3472 ret = __set_gcr3(domain, pasid, cr3);
3473 spin_unlock_irqrestore(&domain->lock, flags);
3474
3475 return ret;
3476}
3477EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3478
3479int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3480{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003481 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003482 unsigned long flags;
3483 int ret;
3484
3485 spin_lock_irqsave(&domain->lock, flags);
3486 ret = __clear_gcr3(domain, pasid);
3487 spin_unlock_irqrestore(&domain->lock, flags);
3488
3489 return ret;
3490}
3491EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003492
3493int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3494 int status, int tag)
3495{
3496 struct iommu_dev_data *dev_data;
3497 struct amd_iommu *iommu;
3498 struct iommu_cmd cmd;
3499
Joerg Roedel399be2f2011-12-01 16:53:47 +01003500 INC_STATS_COUNTER(complete_ppr);
3501
Joerg Roedelc99afa22011-11-21 18:19:25 +01003502 dev_data = get_dev_data(&pdev->dev);
3503 iommu = amd_iommu_rlookup_table[dev_data->devid];
3504
3505 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3506 tag, dev_data->pri_tlp);
3507
3508 return iommu_queue_command(iommu, &cmd);
3509}
3510EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003511
3512struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3513{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003514 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003515
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003516 pdomain = get_domain(&pdev->dev);
3517 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003518 return NULL;
3519
3520 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003521 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003522 return NULL;
3523
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003524 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003525}
3526EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003527
3528void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3529{
3530 struct iommu_dev_data *dev_data;
3531
3532 if (!amd_iommu_v2_supported())
3533 return;
3534
3535 dev_data = get_dev_data(&pdev->dev);
3536 dev_data->errata |= (1 << erratum);
3537}
3538EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003539
3540int amd_iommu_device_info(struct pci_dev *pdev,
3541 struct amd_iommu_device_info *info)
3542{
3543 int max_pasids;
3544 int pos;
3545
3546 if (pdev == NULL || info == NULL)
3547 return -EINVAL;
3548
3549 if (!amd_iommu_v2_supported())
3550 return -EINVAL;
3551
3552 memset(info, 0, sizeof(*info));
3553
3554 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3555 if (pos)
3556 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3557
3558 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3559 if (pos)
3560 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3561
3562 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3563 if (pos) {
3564 int features;
3565
3566 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3567 max_pasids = min(max_pasids, (1 << 20));
3568
3569 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3570 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3571
3572 features = pci_pasid_features(pdev);
3573 if (features & PCI_PASID_CAP_EXEC)
3574 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3575 if (features & PCI_PASID_CAP_PRIV)
3576 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3577 }
3578
3579 return 0;
3580}
3581EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003582
3583#ifdef CONFIG_IRQ_REMAP
3584
3585/*****************************************************************************
3586 *
3587 * Interrupt Remapping Implementation
3588 *
3589 *****************************************************************************/
3590
3591union irte {
3592 u32 val;
3593 struct {
3594 u32 valid : 1,
3595 no_fault : 1,
3596 int_type : 3,
3597 rq_eoi : 1,
3598 dm : 1,
3599 rsvd_1 : 1,
3600 destination : 8,
3601 vector : 8,
3602 rsvd_2 : 8;
3603 } fields;
3604};
3605
Jiang Liu9c724962015-04-14 10:29:52 +08003606struct irq_2_irte {
3607 u16 devid; /* Device ID for IRTE table */
3608 u16 index; /* Index into IRTE table*/
3609};
3610
Jiang Liu7c71d302015-04-13 14:11:33 +08003611struct amd_ir_data {
3612 struct irq_2_irte irq_2_irte;
3613 union irte irte_entry;
3614 union {
3615 struct msi_msg msi_entry;
3616 };
3617};
3618
3619static struct irq_chip amd_ir_chip;
3620
Joerg Roedel2b324502012-06-21 16:29:10 +02003621#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3622#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3623#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3624#define DTE_IRQ_REMAP_ENABLE 1ULL
3625
3626static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3627{
3628 u64 dte;
3629
3630 dte = amd_iommu_dev_table[devid].data[2];
3631 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3632 dte |= virt_to_phys(table->table);
3633 dte |= DTE_IRQ_REMAP_INTCTL;
3634 dte |= DTE_IRQ_TABLE_LEN;
3635 dte |= DTE_IRQ_REMAP_ENABLE;
3636
3637 amd_iommu_dev_table[devid].data[2] = dte;
3638}
3639
3640#define IRTE_ALLOCATED (~1U)
3641
3642static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3643{
3644 struct irq_remap_table *table = NULL;
3645 struct amd_iommu *iommu;
3646 unsigned long flags;
3647 u16 alias;
3648
3649 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3650
3651 iommu = amd_iommu_rlookup_table[devid];
3652 if (!iommu)
3653 goto out_unlock;
3654
3655 table = irq_lookup_table[devid];
3656 if (table)
3657 goto out;
3658
3659 alias = amd_iommu_alias_table[devid];
3660 table = irq_lookup_table[alias];
3661 if (table) {
3662 irq_lookup_table[devid] = table;
3663 set_dte_irq_entry(devid, table);
3664 iommu_flush_dte(iommu, devid);
3665 goto out;
3666 }
3667
3668 /* Nothing there yet, allocate new irq remapping table */
3669 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3670 if (!table)
3671 goto out;
3672
Joerg Roedel197887f2013-04-09 21:14:08 +02003673 /* Initialize table spin-lock */
3674 spin_lock_init(&table->lock);
3675
Joerg Roedel2b324502012-06-21 16:29:10 +02003676 if (ioapic)
3677 /* Keep the first 32 indexes free for IOAPIC interrupts */
3678 table->min_index = 32;
3679
3680 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3681 if (!table->table) {
3682 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003683 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003684 goto out;
3685 }
3686
3687 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3688
3689 if (ioapic) {
3690 int i;
3691
3692 for (i = 0; i < 32; ++i)
3693 table->table[i] = IRTE_ALLOCATED;
3694 }
3695
3696 irq_lookup_table[devid] = table;
3697 set_dte_irq_entry(devid, table);
3698 iommu_flush_dte(iommu, devid);
3699 if (devid != alias) {
3700 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003701 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003702 iommu_flush_dte(iommu, alias);
3703 }
3704
3705out:
3706 iommu_completion_wait(iommu);
3707
3708out_unlock:
3709 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3710
3711 return table;
3712}
3713
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003714static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003715{
3716 struct irq_remap_table *table;
3717 unsigned long flags;
3718 int index, c;
3719
3720 table = get_irq_table(devid, false);
3721 if (!table)
3722 return -ENODEV;
3723
3724 spin_lock_irqsave(&table->lock, flags);
3725
3726 /* Scan table for free entries */
3727 for (c = 0, index = table->min_index;
3728 index < MAX_IRQS_PER_TABLE;
3729 ++index) {
3730 if (table->table[index] == 0)
3731 c += 1;
3732 else
3733 c = 0;
3734
3735 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003736 for (; c != 0; --c)
3737 table->table[index - c + 1] = IRTE_ALLOCATED;
3738
3739 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003740 goto out;
3741 }
3742 }
3743
3744 index = -ENOSPC;
3745
3746out:
3747 spin_unlock_irqrestore(&table->lock, flags);
3748
3749 return index;
3750}
3751
Joerg Roedel2b324502012-06-21 16:29:10 +02003752static int modify_irte(u16 devid, int index, union irte irte)
3753{
3754 struct irq_remap_table *table;
3755 struct amd_iommu *iommu;
3756 unsigned long flags;
3757
3758 iommu = amd_iommu_rlookup_table[devid];
3759 if (iommu == NULL)
3760 return -EINVAL;
3761
3762 table = get_irq_table(devid, false);
3763 if (!table)
3764 return -ENOMEM;
3765
3766 spin_lock_irqsave(&table->lock, flags);
3767 table->table[index] = irte.val;
3768 spin_unlock_irqrestore(&table->lock, flags);
3769
3770 iommu_flush_irt(iommu, devid);
3771 iommu_completion_wait(iommu);
3772
3773 return 0;
3774}
3775
3776static void free_irte(u16 devid, int index)
3777{
3778 struct irq_remap_table *table;
3779 struct amd_iommu *iommu;
3780 unsigned long flags;
3781
3782 iommu = amd_iommu_rlookup_table[devid];
3783 if (iommu == NULL)
3784 return;
3785
3786 table = get_irq_table(devid, false);
3787 if (!table)
3788 return;
3789
3790 spin_lock_irqsave(&table->lock, flags);
3791 table->table[index] = 0;
3792 spin_unlock_irqrestore(&table->lock, flags);
3793
3794 iommu_flush_irt(iommu, devid);
3795 iommu_completion_wait(iommu);
3796}
3797
Jiang Liu7c71d302015-04-13 14:11:33 +08003798static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003799{
Jiang Liu7c71d302015-04-13 14:11:33 +08003800 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003801
Jiang Liu7c71d302015-04-13 14:11:33 +08003802 switch (info->type) {
3803 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3804 devid = get_ioapic_devid(info->ioapic_id);
3805 break;
3806 case X86_IRQ_ALLOC_TYPE_HPET:
3807 devid = get_hpet_devid(info->hpet_id);
3808 break;
3809 case X86_IRQ_ALLOC_TYPE_MSI:
3810 case X86_IRQ_ALLOC_TYPE_MSIX:
3811 devid = get_device_id(&info->msi_dev->dev);
3812 break;
3813 default:
3814 BUG_ON(1);
3815 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003816 }
3817
Jiang Liu7c71d302015-04-13 14:11:33 +08003818 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003819}
3820
Jiang Liu7c71d302015-04-13 14:11:33 +08003821static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003822{
Jiang Liu7c71d302015-04-13 14:11:33 +08003823 struct amd_iommu *iommu;
3824 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003825
Jiang Liu7c71d302015-04-13 14:11:33 +08003826 if (!info)
3827 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003828
Jiang Liu7c71d302015-04-13 14:11:33 +08003829 devid = get_devid(info);
3830 if (devid >= 0) {
3831 iommu = amd_iommu_rlookup_table[devid];
3832 if (iommu)
3833 return iommu->ir_domain;
3834 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003835
Jiang Liu7c71d302015-04-13 14:11:33 +08003836 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003837}
3838
Jiang Liu7c71d302015-04-13 14:11:33 +08003839static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003840{
Jiang Liu7c71d302015-04-13 14:11:33 +08003841 struct amd_iommu *iommu;
3842 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003843
Jiang Liu7c71d302015-04-13 14:11:33 +08003844 if (!info)
3845 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003846
Jiang Liu7c71d302015-04-13 14:11:33 +08003847 switch (info->type) {
3848 case X86_IRQ_ALLOC_TYPE_MSI:
3849 case X86_IRQ_ALLOC_TYPE_MSIX:
3850 devid = get_device_id(&info->msi_dev->dev);
3851 if (devid >= 0) {
3852 iommu = amd_iommu_rlookup_table[devid];
3853 if (iommu)
3854 return iommu->msi_domain;
3855 }
3856 break;
3857 default:
3858 break;
3859 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003860
Jiang Liu7c71d302015-04-13 14:11:33 +08003861 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02003862}
3863
Joerg Roedel6b474b82012-06-26 16:46:04 +02003864struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02003865 .prepare = amd_iommu_prepare,
3866 .enable = amd_iommu_enable,
3867 .disable = amd_iommu_disable,
3868 .reenable = amd_iommu_reenable,
3869 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08003870 .get_ir_irq_domain = get_ir_irq_domain,
3871 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02003872};
Jiang Liu7c71d302015-04-13 14:11:33 +08003873
3874static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3875 struct irq_cfg *irq_cfg,
3876 struct irq_alloc_info *info,
3877 int devid, int index, int sub_handle)
3878{
3879 struct irq_2_irte *irte_info = &data->irq_2_irte;
3880 struct msi_msg *msg = &data->msi_entry;
3881 union irte *irte = &data->irte_entry;
3882 struct IO_APIC_route_entry *entry;
3883
Jiang Liu7c71d302015-04-13 14:11:33 +08003884 data->irq_2_irte.devid = devid;
3885 data->irq_2_irte.index = index + sub_handle;
3886
3887 /* Setup IRTE for IOMMU */
3888 irte->val = 0;
3889 irte->fields.vector = irq_cfg->vector;
3890 irte->fields.int_type = apic->irq_delivery_mode;
3891 irte->fields.destination = irq_cfg->dest_apicid;
3892 irte->fields.dm = apic->irq_dest_mode;
3893 irte->fields.valid = 1;
3894
3895 switch (info->type) {
3896 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3897 /* Setup IOAPIC entry */
3898 entry = info->ioapic_entry;
3899 info->ioapic_entry = NULL;
3900 memset(entry, 0, sizeof(*entry));
3901 entry->vector = index;
3902 entry->mask = 0;
3903 entry->trigger = info->ioapic_trigger;
3904 entry->polarity = info->ioapic_polarity;
3905 /* Mask level triggered irqs. */
3906 if (info->ioapic_trigger)
3907 entry->mask = 1;
3908 break;
3909
3910 case X86_IRQ_ALLOC_TYPE_HPET:
3911 case X86_IRQ_ALLOC_TYPE_MSI:
3912 case X86_IRQ_ALLOC_TYPE_MSIX:
3913 msg->address_hi = MSI_ADDR_BASE_HI;
3914 msg->address_lo = MSI_ADDR_BASE_LO;
3915 msg->data = irte_info->index;
3916 break;
3917
3918 default:
3919 BUG_ON(1);
3920 break;
3921 }
3922}
3923
3924static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
3925 unsigned int nr_irqs, void *arg)
3926{
3927 struct irq_alloc_info *info = arg;
3928 struct irq_data *irq_data;
3929 struct amd_ir_data *data;
3930 struct irq_cfg *cfg;
3931 int i, ret, devid;
3932 int index = -1;
3933
3934 if (!info)
3935 return -EINVAL;
3936 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
3937 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
3938 return -EINVAL;
3939
3940 /*
3941 * With IRQ remapping enabled, don't need contiguous CPU vectors
3942 * to support multiple MSI interrupts.
3943 */
3944 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
3945 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
3946
3947 devid = get_devid(info);
3948 if (devid < 0)
3949 return -EINVAL;
3950
3951 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
3952 if (ret < 0)
3953 return ret;
3954
Jiang Liu7c71d302015-04-13 14:11:33 +08003955 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
3956 if (get_irq_table(devid, true))
3957 index = info->ioapic_pin;
3958 else
3959 ret = -ENOMEM;
3960 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003961 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08003962 }
3963 if (index < 0) {
3964 pr_warn("Failed to allocate IRTE\n");
Jiang Liu7c71d302015-04-13 14:11:33 +08003965 goto out_free_parent;
3966 }
3967
3968 for (i = 0; i < nr_irqs; i++) {
3969 irq_data = irq_domain_get_irq_data(domain, virq + i);
3970 cfg = irqd_cfg(irq_data);
3971 if (!irq_data || !cfg) {
3972 ret = -EINVAL;
3973 goto out_free_data;
3974 }
3975
Joerg Roedela130e692015-08-13 11:07:25 +02003976 ret = -ENOMEM;
3977 data = kzalloc(sizeof(*data), GFP_KERNEL);
3978 if (!data)
3979 goto out_free_data;
3980
Jiang Liu7c71d302015-04-13 14:11:33 +08003981 irq_data->hwirq = (devid << 16) + i;
3982 irq_data->chip_data = data;
3983 irq_data->chip = &amd_ir_chip;
3984 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
3985 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
3986 }
Joerg Roedela130e692015-08-13 11:07:25 +02003987
Jiang Liu7c71d302015-04-13 14:11:33 +08003988 return 0;
3989
3990out_free_data:
3991 for (i--; i >= 0; i--) {
3992 irq_data = irq_domain_get_irq_data(domain, virq + i);
3993 if (irq_data)
3994 kfree(irq_data->chip_data);
3995 }
3996 for (i = 0; i < nr_irqs; i++)
3997 free_irte(devid, index + i);
3998out_free_parent:
3999 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4000 return ret;
4001}
4002
4003static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4004 unsigned int nr_irqs)
4005{
4006 struct irq_2_irte *irte_info;
4007 struct irq_data *irq_data;
4008 struct amd_ir_data *data;
4009 int i;
4010
4011 for (i = 0; i < nr_irqs; i++) {
4012 irq_data = irq_domain_get_irq_data(domain, virq + i);
4013 if (irq_data && irq_data->chip_data) {
4014 data = irq_data->chip_data;
4015 irte_info = &data->irq_2_irte;
4016 free_irte(irte_info->devid, irte_info->index);
4017 kfree(data);
4018 }
4019 }
4020 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4021}
4022
4023static void irq_remapping_activate(struct irq_domain *domain,
4024 struct irq_data *irq_data)
4025{
4026 struct amd_ir_data *data = irq_data->chip_data;
4027 struct irq_2_irte *irte_info = &data->irq_2_irte;
4028
4029 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4030}
4031
4032static void irq_remapping_deactivate(struct irq_domain *domain,
4033 struct irq_data *irq_data)
4034{
4035 struct amd_ir_data *data = irq_data->chip_data;
4036 struct irq_2_irte *irte_info = &data->irq_2_irte;
4037 union irte entry;
4038
4039 entry.val = 0;
4040 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4041}
4042
4043static struct irq_domain_ops amd_ir_domain_ops = {
4044 .alloc = irq_remapping_alloc,
4045 .free = irq_remapping_free,
4046 .activate = irq_remapping_activate,
4047 .deactivate = irq_remapping_deactivate,
4048};
4049
4050static int amd_ir_set_affinity(struct irq_data *data,
4051 const struct cpumask *mask, bool force)
4052{
4053 struct amd_ir_data *ir_data = data->chip_data;
4054 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4055 struct irq_cfg *cfg = irqd_cfg(data);
4056 struct irq_data *parent = data->parent_data;
4057 int ret;
4058
4059 ret = parent->chip->irq_set_affinity(parent, mask, force);
4060 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4061 return ret;
4062
4063 /*
4064 * Atomically updates the IRTE with the new destination, vector
4065 * and flushes the interrupt entry cache.
4066 */
4067 ir_data->irte_entry.fields.vector = cfg->vector;
4068 ir_data->irte_entry.fields.destination = cfg->dest_apicid;
4069 modify_irte(irte_info->devid, irte_info->index, ir_data->irte_entry);
4070
4071 /*
4072 * After this point, all the interrupts will start arriving
4073 * at the new destination. So, time to cleanup the previous
4074 * vector allocation.
4075 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004076 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004077
4078 return IRQ_SET_MASK_OK_DONE;
4079}
4080
4081static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4082{
4083 struct amd_ir_data *ir_data = irq_data->chip_data;
4084
4085 *msg = ir_data->msi_entry;
4086}
4087
4088static struct irq_chip amd_ir_chip = {
4089 .irq_ack = ir_ack_apic_edge,
4090 .irq_set_affinity = amd_ir_set_affinity,
4091 .irq_compose_msi_msg = ir_compose_msi_msg,
4092};
4093
4094int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4095{
4096 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4097 if (!iommu->ir_domain)
4098 return -ENOMEM;
4099
4100 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4101 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4102
4103 return 0;
4104}
Joerg Roedel2b324502012-06-21 16:29:10 +02004105#endif