blob: 17e83ecb8b22d2d3afa2d3c2090db3a10f95689d [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010031#include <asm/amd_iommu_proto.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020033#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020034
35#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36
Joerg Roedel136f78a2008-07-11 17:14:27 +020037#define EXIT_LOOP_COUNT 10000000
38
Joerg Roedelb6c02712008-06-26 21:27:53 +020039static DEFINE_RWLOCK(amd_iommu_devtable_lock);
40
Joerg Roedelbd60b732008-09-11 10:24:48 +020041/* A list of preallocated protection domains */
42static LIST_HEAD(iommu_pd_list);
43static DEFINE_SPINLOCK(iommu_pd_list_lock);
44
Joerg Roedel0feae532009-08-26 15:26:30 +020045/*
46 * Domain for untranslated devices - only allocated
47 * if iommu=pt passed on kernel cmd line.
48 */
49static struct protection_domain *pt_domain;
50
Joerg Roedel26961ef2008-12-03 17:00:17 +010051static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010052
Joerg Roedel431b2a22008-07-11 17:14:22 +020053/*
54 * general struct to manage commands send to an IOMMU
55 */
Joerg Roedeld6449532008-07-11 17:14:28 +020056struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020057 u32 data[4];
58};
59
Joerg Roedelbd0e5212008-06-26 21:27:56 +020060static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
61 struct unity_map_entry *e);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020062static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020063 unsigned long address, int end_lvl,
64 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020065static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
66 unsigned long start_page,
67 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020068static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020069static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020070 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020071static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070072
Joerg Roedel15898bb2009-11-24 15:39:42 +010073/****************************************************************************
74 *
75 * Helper functions
76 *
77 ****************************************************************************/
78
79static inline u16 get_device_id(struct device *dev)
80{
81 struct pci_dev *pdev = to_pci_dev(dev);
82
83 return calc_devid(pdev->bus->number, pdev->devfn);
84}
85
Joerg Roedel71c70982009-11-24 16:43:06 +010086/*
87 * In this function the list of preallocated protection domains is traversed to
88 * find the domain for a specific device
89 */
90static struct dma_ops_domain *find_protection_domain(u16 devid)
91{
92 struct dma_ops_domain *entry, *ret = NULL;
93 unsigned long flags;
94 u16 alias = amd_iommu_alias_table[devid];
95
96 if (list_empty(&iommu_pd_list))
97 return NULL;
98
99 spin_lock_irqsave(&iommu_pd_list_lock, flags);
100
101 list_for_each_entry(entry, &iommu_pd_list, list) {
102 if (entry->target_dev == devid ||
103 entry->target_dev == alias) {
104 ret = entry;
105 break;
106 }
107 }
108
109 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
110
111 return ret;
112}
113
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100114/*
115 * This function checks if the driver got a valid device from the caller to
116 * avoid dereferencing invalid pointers.
117 */
118static bool check_device(struct device *dev)
119{
120 u16 devid;
121
122 if (!dev || !dev->dma_mask)
123 return false;
124
125 /* No device or no PCI device */
126 if (!dev || dev->bus != &pci_bus_type)
127 return false;
128
129 devid = get_device_id(dev);
130
131 /* Out of our scope? */
132 if (devid > amd_iommu_last_bdf)
133 return false;
134
135 if (amd_iommu_rlookup_table[devid] == NULL)
136 return false;
137
138 return true;
139}
140
Joerg Roedel7f265082008-12-12 13:50:21 +0100141#ifdef CONFIG_AMD_IOMMU_STATS
142
143/*
144 * Initialization code for statistics collection
145 */
146
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100147DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100148DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100149DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100150DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100151DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100152DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100153DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100154DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100155DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100156DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100157DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100158DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100159
Joerg Roedel7f265082008-12-12 13:50:21 +0100160static struct dentry *stats_dir;
161static struct dentry *de_isolate;
162static struct dentry *de_fflush;
163
164static void amd_iommu_stats_add(struct __iommu_counter *cnt)
165{
166 if (stats_dir == NULL)
167 return;
168
169 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
170 &cnt->value);
171}
172
173static void amd_iommu_stats_init(void)
174{
175 stats_dir = debugfs_create_dir("amd-iommu", NULL);
176 if (stats_dir == NULL)
177 return;
178
179 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
180 (u32 *)&amd_iommu_isolate);
181
182 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
183 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100184
185 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100186 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100187 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100188 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100189 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100190 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100191 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100192 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100193 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100194 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100195 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100196 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100197}
198
199#endif
200
Joerg Roedel431b2a22008-07-11 17:14:22 +0200201/****************************************************************************
202 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200203 * Interrupt handling functions
204 *
205 ****************************************************************************/
206
Joerg Roedele3e59872009-09-03 14:02:10 +0200207static void dump_dte_entry(u16 devid)
208{
209 int i;
210
211 for (i = 0; i < 8; ++i)
212 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
213 amd_iommu_dev_table[devid].data[i]);
214}
215
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200216static void dump_command(unsigned long phys_addr)
217{
218 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
219 int i;
220
221 for (i = 0; i < 4; ++i)
222 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
223}
224
Joerg Roedela345b232009-09-03 15:01:43 +0200225static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200226{
227 u32 *event = __evt;
228 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
229 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
230 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
231 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
232 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
233
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200234 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200235
236 switch (type) {
237 case EVENT_TYPE_ILL_DEV:
238 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
239 "address=0x%016llx flags=0x%04x]\n",
240 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
241 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200242 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200243 break;
244 case EVENT_TYPE_IO_FAULT:
245 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
246 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
247 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
248 domid, address, flags);
249 break;
250 case EVENT_TYPE_DEV_TAB_ERR:
251 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
252 "address=0x%016llx flags=0x%04x]\n",
253 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
254 address, flags);
255 break;
256 case EVENT_TYPE_PAGE_TAB_ERR:
257 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
258 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
259 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
260 domid, address, flags);
261 break;
262 case EVENT_TYPE_ILL_CMD:
263 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200264 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200265 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200266 break;
267 case EVENT_TYPE_CMD_HARD_ERR:
268 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
269 "flags=0x%04x]\n", address, flags);
270 break;
271 case EVENT_TYPE_IOTLB_INV_TO:
272 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
273 "address=0x%016llx]\n",
274 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
275 address);
276 break;
277 case EVENT_TYPE_INV_DEV_REQ:
278 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
279 "address=0x%016llx flags=0x%04x]\n",
280 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
281 address, flags);
282 break;
283 default:
284 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
285 }
286}
287
288static void iommu_poll_events(struct amd_iommu *iommu)
289{
290 u32 head, tail;
291 unsigned long flags;
292
293 spin_lock_irqsave(&iommu->lock, flags);
294
295 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
296 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
297
298 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200299 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200300 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
301 }
302
303 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
304
305 spin_unlock_irqrestore(&iommu->lock, flags);
306}
307
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200308irqreturn_t amd_iommu_int_handler(int irq, void *data)
309{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200310 struct amd_iommu *iommu;
311
Joerg Roedel3bd22172009-05-04 15:06:20 +0200312 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200313 iommu_poll_events(iommu);
314
315 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200316}
317
318/****************************************************************************
319 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200320 * IOMMU command queuing functions
321 *
322 ****************************************************************************/
323
324/*
325 * Writes the command to the IOMMUs command buffer and informs the
326 * hardware about the new command. Must be called with iommu->lock held.
327 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200328static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200329{
330 u32 tail, head;
331 u8 *target;
332
333 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200334 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200335 memcpy_toio(target, cmd, sizeof(*cmd));
336 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
337 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
338 if (tail == head)
339 return -ENOMEM;
340 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
341
342 return 0;
343}
344
Joerg Roedel431b2a22008-07-11 17:14:22 +0200345/*
346 * General queuing function for commands. Takes iommu->lock and calls
347 * __iommu_queue_command().
348 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200349static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200350{
351 unsigned long flags;
352 int ret;
353
354 spin_lock_irqsave(&iommu->lock, flags);
355 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100356 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100357 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200358 spin_unlock_irqrestore(&iommu->lock, flags);
359
360 return ret;
361}
362
Joerg Roedel431b2a22008-07-11 17:14:22 +0200363/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100364 * This function waits until an IOMMU has completed a completion
365 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200366 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100367static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200368{
Joerg Roedel8d201962008-12-02 20:34:41 +0100369 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200370 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100371 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200372
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100373 INC_STATS_COUNTER(compl_wait);
374
Joerg Roedel136f78a2008-07-11 17:14:27 +0200375 while (!ready && (i < EXIT_LOOP_COUNT)) {
376 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200377 /* wait for the bit to become one */
378 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
379 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200380 }
381
Joerg Roedel519c31b2008-08-14 19:55:15 +0200382 /* set bit back to zero */
383 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
384 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
385
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200386 if (unlikely(i == EXIT_LOOP_COUNT)) {
387 spin_unlock(&iommu->lock);
388 reset_iommu_command_buffer(iommu);
389 spin_lock(&iommu->lock);
390 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100391}
392
393/*
394 * This function queues a completion wait command into the command
395 * buffer of an IOMMU
396 */
397static int __iommu_completion_wait(struct amd_iommu *iommu)
398{
399 struct iommu_cmd cmd;
400
401 memset(&cmd, 0, sizeof(cmd));
402 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
403 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
404
405 return __iommu_queue_command(iommu, &cmd);
406}
407
408/*
409 * This function is called whenever we need to ensure that the IOMMU has
410 * completed execution of all commands we sent. It sends a
411 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
412 * us about that by writing a value to a physical address we pass with
413 * the command.
414 */
415static int iommu_completion_wait(struct amd_iommu *iommu)
416{
417 int ret = 0;
418 unsigned long flags;
419
420 spin_lock_irqsave(&iommu->lock, flags);
421
422 if (!iommu->need_sync)
423 goto out;
424
425 ret = __iommu_completion_wait(iommu);
426
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100427 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100428
429 if (ret)
430 goto out;
431
432 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100433
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200434out:
435 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200436
437 return 0;
438}
439
Joerg Roedel0518a3a2009-11-20 16:00:05 +0100440static void iommu_flush_complete(struct protection_domain *domain)
441{
442 int i;
443
444 for (i = 0; i < amd_iommus_present; ++i) {
445 if (!domain->dev_iommu[i])
446 continue;
447
448 /*
449 * Devices of this domain are behind this IOMMU
450 * We need to wait for completion of all commands.
451 */
452 iommu_completion_wait(amd_iommus[i]);
453 }
454}
455
Joerg Roedel431b2a22008-07-11 17:14:22 +0200456/*
457 * Command send function for invalidating a device table entry
458 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200459static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
460{
Joerg Roedeld6449532008-07-11 17:14:28 +0200461 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200462 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200463
464 BUG_ON(iommu == NULL);
465
466 memset(&cmd, 0, sizeof(cmd));
467 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
468 cmd.data[0] = devid;
469
Joerg Roedelee2fa742008-09-17 13:47:25 +0200470 ret = iommu_queue_command(iommu, &cmd);
471
Joerg Roedelee2fa742008-09-17 13:47:25 +0200472 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200473}
474
Joerg Roedel237b6f32008-12-02 20:54:37 +0100475static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
476 u16 domid, int pde, int s)
477{
478 memset(cmd, 0, sizeof(*cmd));
479 address &= PAGE_MASK;
480 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
481 cmd->data[1] |= domid;
482 cmd->data[2] = lower_32_bits(address);
483 cmd->data[3] = upper_32_bits(address);
484 if (s) /* size bit - we flush more than one 4kb page */
485 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
486 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
487 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
488}
489
Joerg Roedel431b2a22008-07-11 17:14:22 +0200490/*
491 * Generic command send function for invalidaing TLB entries
492 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200493static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
494 u64 address, u16 domid, int pde, int s)
495{
Joerg Roedeld6449532008-07-11 17:14:28 +0200496 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200497 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200498
Joerg Roedel237b6f32008-12-02 20:54:37 +0100499 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200500
Joerg Roedelee2fa742008-09-17 13:47:25 +0200501 ret = iommu_queue_command(iommu, &cmd);
502
Joerg Roedelee2fa742008-09-17 13:47:25 +0200503 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200504}
505
Joerg Roedel431b2a22008-07-11 17:14:22 +0200506/*
507 * TLB invalidation function which is called from the mapping functions.
508 * It invalidates a single PTE if the range to flush is within a single
509 * page. Otherwise it flushes the whole TLB of the IOMMU.
510 */
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100511static void __iommu_flush_pages(struct protection_domain *domain,
512 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200513{
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100514 int s = 0, i;
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100515 unsigned long pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200516
517 address &= PAGE_MASK;
518
Joerg Roedel999ba412008-07-03 19:35:08 +0200519 if (pages > 1) {
520 /*
521 * If we have to flush more than one page, flush all
522 * TLB entries for this domain
523 */
524 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
525 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200526 }
527
Joerg Roedel999ba412008-07-03 19:35:08 +0200528
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100529 for (i = 0; i < amd_iommus_present; ++i) {
530 if (!domain->dev_iommu[i])
531 continue;
532
533 /*
534 * Devices of this domain are behind this IOMMU
535 * We need a TLB flush
536 */
537 iommu_queue_inv_iommu_pages(amd_iommus[i], address,
538 domain->id, pde, s);
539 }
540
541 return;
542}
543
544static void iommu_flush_pages(struct protection_domain *domain,
545 u64 address, size_t size)
546{
547 __iommu_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200548}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200549
Joerg Roedel1c655772008-09-04 18:40:05 +0200550/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100551static void iommu_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +0200552{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100553 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200554}
555
Chris Wright42a49f92009-06-15 15:42:00 +0200556/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100557static void iommu_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +0200558{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100559 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
Chris Wright42a49f92009-06-15 15:42:00 +0200560}
561
Joerg Roedel43f49602008-12-02 21:01:12 +0100562/*
Joerg Roedel09b42802009-11-20 17:02:44 +0100563 * This function flushes all domains that have devices on the given IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100564 */
Joerg Roedele394d722009-09-03 15:28:33 +0200565static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200566{
Joerg Roedel09b42802009-11-20 17:02:44 +0100567 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
568 struct protection_domain *domain;
569 unsigned long flags;
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200570
Joerg Roedel09b42802009-11-20 17:02:44 +0100571 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
572
573 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
574 if (domain->dev_iommu[iommu->index] == 0)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200575 continue;
Joerg Roedel09b42802009-11-20 17:02:44 +0100576
577 spin_lock(&domain->lock);
578 iommu_queue_inv_iommu_pages(iommu, address, domain->id, 1, 1);
579 iommu_flush_complete(domain);
580 spin_unlock(&domain->lock);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200581 }
Joerg Roedele394d722009-09-03 15:28:33 +0200582
Joerg Roedel09b42802009-11-20 17:02:44 +0100583 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
Joerg Roedele394d722009-09-03 15:28:33 +0200584}
585
Joerg Roedel09b42802009-11-20 17:02:44 +0100586/*
587 * This function uses heavy locking and may disable irqs for some time. But
588 * this is no issue because it is only called during resume.
589 */
Joerg Roedele394d722009-09-03 15:28:33 +0200590void amd_iommu_flush_all_domains(void)
591{
Joerg Roedele3306662009-11-20 16:48:58 +0100592 struct protection_domain *domain;
Joerg Roedel09b42802009-11-20 17:02:44 +0100593 unsigned long flags;
594
595 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
Joerg Roedele394d722009-09-03 15:28:33 +0200596
Joerg Roedele3306662009-11-20 16:48:58 +0100597 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
Joerg Roedel09b42802009-11-20 17:02:44 +0100598 spin_lock(&domain->lock);
Joerg Roedele3306662009-11-20 16:48:58 +0100599 iommu_flush_tlb_pde(domain);
600 iommu_flush_complete(domain);
Joerg Roedel09b42802009-11-20 17:02:44 +0100601 spin_unlock(&domain->lock);
Joerg Roedele3306662009-11-20 16:48:58 +0100602 }
Joerg Roedel09b42802009-11-20 17:02:44 +0100603
604 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200605}
606
Joerg Roedeld586d782009-09-03 15:39:23 +0200607static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
608{
609 int i;
610
611 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
612 if (iommu != amd_iommu_rlookup_table[i])
613 continue;
614
615 iommu_queue_inv_dev_entry(iommu, i);
616 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200617 }
618}
619
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200620static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200621{
622 struct amd_iommu *iommu;
623 int i;
624
625 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200626 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
627 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200628 continue;
629
630 iommu = amd_iommu_rlookup_table[i];
631 if (!iommu)
632 continue;
633
634 iommu_queue_inv_dev_entry(iommu, i);
635 iommu_completion_wait(iommu);
636 }
637}
638
Joerg Roedela345b232009-09-03 15:01:43 +0200639static void reset_iommu_command_buffer(struct amd_iommu *iommu)
640{
641 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
642
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200643 if (iommu->reset_in_progress)
644 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
645
646 iommu->reset_in_progress = true;
647
Joerg Roedela345b232009-09-03 15:01:43 +0200648 amd_iommu_reset_cmd_buffer(iommu);
649 flush_all_devices_for_iommu(iommu);
650 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200651
652 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200653}
654
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200655void amd_iommu_flush_all_devices(void)
656{
657 flush_devices_by_domain(NULL);
658}
659
Joerg Roedel431b2a22008-07-11 17:14:22 +0200660/****************************************************************************
661 *
662 * The functions below are used the create the page table mappings for
663 * unity mapped regions.
664 *
665 ****************************************************************************/
666
667/*
668 * Generic mapping functions. It maps a physical address into a DMA
669 * address space. It allocates the page table pages if necessary.
670 * In the future it can be extended to a generic mapping function
671 * supporting all features of AMD IOMMU page tables like level skipping
672 * and full 64 bit address spaces.
673 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100674static int iommu_map_page(struct protection_domain *dom,
675 unsigned long bus_addr,
676 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200677 int prot,
678 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200679{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200680 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200681
682 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100683 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200684
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200685 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
686 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
687
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200688 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200689 return -EINVAL;
690
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200691 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200692
693 if (IOMMU_PTE_PRESENT(*pte))
694 return -EBUSY;
695
696 __pte = phys_addr | IOMMU_PTE_P;
697 if (prot & IOMMU_PROT_IR)
698 __pte |= IOMMU_PTE_IR;
699 if (prot & IOMMU_PROT_IW)
700 __pte |= IOMMU_PTE_IW;
701
702 *pte = __pte;
703
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200704 update_domain(dom);
705
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200706 return 0;
707}
708
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100709static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200710 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100711{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200712 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100713
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200714 if (pte)
715 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100716}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100717
Joerg Roedel431b2a22008-07-11 17:14:22 +0200718/*
719 * This function checks if a specific unity mapping entry is needed for
720 * this specific IOMMU.
721 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200722static int iommu_for_unity_map(struct amd_iommu *iommu,
723 struct unity_map_entry *entry)
724{
725 u16 bdf, i;
726
727 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
728 bdf = amd_iommu_alias_table[i];
729 if (amd_iommu_rlookup_table[bdf] == iommu)
730 return 1;
731 }
732
733 return 0;
734}
735
Joerg Roedel431b2a22008-07-11 17:14:22 +0200736/*
737 * Init the unity mappings for a specific IOMMU in the system
738 *
739 * Basically iterates over all unity mapping entries and applies them to
740 * the default domain DMA of that IOMMU if necessary.
741 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200742static int iommu_init_unity_mappings(struct amd_iommu *iommu)
743{
744 struct unity_map_entry *entry;
745 int ret;
746
747 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
748 if (!iommu_for_unity_map(iommu, entry))
749 continue;
750 ret = dma_ops_unity_map(iommu->default_dom, entry);
751 if (ret)
752 return ret;
753 }
754
755 return 0;
756}
757
Joerg Roedel431b2a22008-07-11 17:14:22 +0200758/*
759 * This function actually applies the mapping to the page table of the
760 * dma_ops domain.
761 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200762static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
763 struct unity_map_entry *e)
764{
765 u64 addr;
766 int ret;
767
768 for (addr = e->address_start; addr < e->address_end;
769 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200770 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
771 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200772 if (ret)
773 return ret;
774 /*
775 * if unity mapping is in aperture range mark the page
776 * as allocated in the aperture
777 */
778 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200779 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200780 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200781 }
782
783 return 0;
784}
785
Joerg Roedel431b2a22008-07-11 17:14:22 +0200786/*
787 * Inits the unity mappings required for a specific device
788 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200789static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
790 u16 devid)
791{
792 struct unity_map_entry *e;
793 int ret;
794
795 list_for_each_entry(e, &amd_iommu_unity_map, list) {
796 if (!(devid >= e->devid_start && devid <= e->devid_end))
797 continue;
798 ret = dma_ops_unity_map(dma_dom, e);
799 if (ret)
800 return ret;
801 }
802
803 return 0;
804}
805
Joerg Roedel431b2a22008-07-11 17:14:22 +0200806/****************************************************************************
807 *
808 * The next functions belong to the address allocator for the dma_ops
809 * interface functions. They work like the allocators in the other IOMMU
810 * drivers. Its basically a bitmap which marks the allocated pages in
811 * the aperture. Maybe it could be enhanced in the future to a more
812 * efficient allocator.
813 *
814 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200815
Joerg Roedel431b2a22008-07-11 17:14:22 +0200816/*
Joerg Roedel384de722009-05-15 12:30:05 +0200817 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200818 *
819 * called with domain->lock held
820 */
Joerg Roedel384de722009-05-15 12:30:05 +0200821
Joerg Roedel9cabe892009-05-18 16:38:55 +0200822/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200823 * This function checks if there is a PTE for a given dma address. If
824 * there is one, it returns the pointer to it.
825 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200826static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200827 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200828{
Joerg Roedel9355a082009-09-02 14:24:08 +0200829 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200830 u64 *pte;
831
Joerg Roedel9355a082009-09-02 14:24:08 +0200832 level = domain->mode - 1;
833 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200834
Joerg Roedela6b256b2009-09-03 12:21:31 +0200835 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200836 if (!IOMMU_PTE_PRESENT(*pte))
837 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200838
Joerg Roedel9355a082009-09-02 14:24:08 +0200839 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200840
Joerg Roedel9355a082009-09-02 14:24:08 +0200841 pte = IOMMU_PTE_PAGE(*pte);
842 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200843
Joerg Roedela6b256b2009-09-03 12:21:31 +0200844 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
845 pte = NULL;
846 break;
847 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200848 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200849
850 return pte;
851}
852
853/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200854 * This function is used to add a new aperture range to an existing
855 * aperture in case of dma_ops domain allocation or address allocation
856 * failure.
857 */
Joerg Roedel576175c2009-11-23 19:08:46 +0100858static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200859 bool populate, gfp_t gfp)
860{
861 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +0100862 struct amd_iommu *iommu;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200863 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200864
Joerg Roedelf5e97052009-05-22 12:31:53 +0200865#ifdef CONFIG_IOMMU_STRESS
866 populate = false;
867#endif
868
Joerg Roedel9cabe892009-05-18 16:38:55 +0200869 if (index >= APERTURE_MAX_RANGES)
870 return -ENOMEM;
871
872 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
873 if (!dma_dom->aperture[index])
874 return -ENOMEM;
875
876 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
877 if (!dma_dom->aperture[index]->bitmap)
878 goto out_free;
879
880 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
881
882 if (populate) {
883 unsigned long address = dma_dom->aperture_size;
884 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
885 u64 *pte, *pte_page;
886
887 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200888 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200889 &pte_page, gfp);
890 if (!pte)
891 goto out_free;
892
893 dma_dom->aperture[index]->pte_pages[i] = pte_page;
894
895 address += APERTURE_RANGE_SIZE / 64;
896 }
897 }
898
899 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
900
Joerg Roedel00cd1222009-05-19 09:52:40 +0200901 /* Intialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +0100902 for_each_iommu(iommu) {
903 if (iommu->exclusion_start &&
904 iommu->exclusion_start >= dma_dom->aperture[index]->offset
905 && iommu->exclusion_start < dma_dom->aperture_size) {
906 unsigned long startpage;
907 int pages = iommu_num_pages(iommu->exclusion_start,
908 iommu->exclusion_length,
909 PAGE_SIZE);
910 startpage = iommu->exclusion_start >> PAGE_SHIFT;
911 dma_ops_reserve_addresses(dma_dom, startpage, pages);
912 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200913 }
914
915 /*
916 * Check for areas already mapped as present in the new aperture
917 * range and mark those pages as reserved in the allocator. Such
918 * mappings may already exist as a result of requested unity
919 * mappings for devices.
920 */
921 for (i = dma_dom->aperture[index]->offset;
922 i < dma_dom->aperture_size;
923 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200924 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200925 if (!pte || !IOMMU_PTE_PRESENT(*pte))
926 continue;
927
928 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
929 }
930
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200931 update_domain(&dma_dom->domain);
932
Joerg Roedel9cabe892009-05-18 16:38:55 +0200933 return 0;
934
935out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200936 update_domain(&dma_dom->domain);
937
Joerg Roedel9cabe892009-05-18 16:38:55 +0200938 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
939
940 kfree(dma_dom->aperture[index]);
941 dma_dom->aperture[index] = NULL;
942
943 return -ENOMEM;
944}
945
Joerg Roedel384de722009-05-15 12:30:05 +0200946static unsigned long dma_ops_area_alloc(struct device *dev,
947 struct dma_ops_domain *dom,
948 unsigned int pages,
949 unsigned long align_mask,
950 u64 dma_mask,
951 unsigned long start)
952{
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200953 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200954 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
955 int i = start >> APERTURE_RANGE_SHIFT;
956 unsigned long boundary_size;
957 unsigned long address = -1;
958 unsigned long limit;
959
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200960 next_bit >>= PAGE_SHIFT;
961
Joerg Roedel384de722009-05-15 12:30:05 +0200962 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
963 PAGE_SIZE) >> PAGE_SHIFT;
964
965 for (;i < max_index; ++i) {
966 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
967
968 if (dom->aperture[i]->offset >= dma_mask)
969 break;
970
971 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
972 dma_mask >> PAGE_SHIFT);
973
974 address = iommu_area_alloc(dom->aperture[i]->bitmap,
975 limit, next_bit, pages, 0,
976 boundary_size, align_mask);
977 if (address != -1) {
978 address = dom->aperture[i]->offset +
979 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200980 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200981 break;
982 }
983
984 next_bit = 0;
985 }
986
987 return address;
988}
989
Joerg Roedeld3086442008-06-26 21:27:57 +0200990static unsigned long dma_ops_alloc_addresses(struct device *dev,
991 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200992 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200993 unsigned long align_mask,
994 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200995{
Joerg Roedeld3086442008-06-26 21:27:57 +0200996 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200997
Joerg Roedelfe16f082009-05-22 12:27:53 +0200998#ifdef CONFIG_IOMMU_STRESS
999 dom->next_address = 0;
1000 dom->need_flush = true;
1001#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001002
Joerg Roedel384de722009-05-15 12:30:05 +02001003 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001004 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +02001005
Joerg Roedel1c655772008-09-04 18:40:05 +02001006 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001007 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +02001008 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1009 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001010 dom->need_flush = true;
1011 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001012
Joerg Roedel384de722009-05-15 12:30:05 +02001013 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001014 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001015
1016 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1017
1018 return address;
1019}
1020
Joerg Roedel431b2a22008-07-11 17:14:22 +02001021/*
1022 * The address free function.
1023 *
1024 * called with domain->lock held
1025 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001026static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1027 unsigned long address,
1028 unsigned int pages)
1029{
Joerg Roedel384de722009-05-15 12:30:05 +02001030 unsigned i = address >> APERTURE_RANGE_SHIFT;
1031 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +01001032
Joerg Roedel384de722009-05-15 12:30:05 +02001033 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1034
Joerg Roedel47bccd62009-05-22 12:40:54 +02001035#ifdef CONFIG_IOMMU_STRESS
1036 if (i < 4)
1037 return;
1038#endif
1039
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001040 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +01001041 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +02001042
1043 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001044
Joerg Roedel384de722009-05-15 12:30:05 +02001045 iommu_area_free(range->bitmap, address, pages);
1046
Joerg Roedeld3086442008-06-26 21:27:57 +02001047}
1048
Joerg Roedel431b2a22008-07-11 17:14:22 +02001049/****************************************************************************
1050 *
1051 * The next functions belong to the domain allocation. A domain is
1052 * allocated for every IOMMU as the default domain. If device isolation
1053 * is enabled, every device get its own domain. The most important thing
1054 * about domains is the page table mapping the DMA address space they
1055 * contain.
1056 *
1057 ****************************************************************************/
1058
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001059/*
1060 * This function adds a protection domain to the global protection domain list
1061 */
1062static void add_domain_to_list(struct protection_domain *domain)
1063{
1064 unsigned long flags;
1065
1066 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1067 list_add(&domain->list, &amd_iommu_pd_list);
1068 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1069}
1070
1071/*
1072 * This function removes a protection domain to the global
1073 * protection domain list
1074 */
1075static void del_domain_from_list(struct protection_domain *domain)
1076{
1077 unsigned long flags;
1078
1079 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1080 list_del(&domain->list);
1081 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1082}
1083
Joerg Roedelec487d12008-06-26 21:27:58 +02001084static u16 domain_id_alloc(void)
1085{
1086 unsigned long flags;
1087 int id;
1088
1089 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1090 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1091 BUG_ON(id == 0);
1092 if (id > 0 && id < MAX_DOMAIN_ID)
1093 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1094 else
1095 id = 0;
1096 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1097
1098 return id;
1099}
1100
Joerg Roedela2acfb72008-12-02 18:28:53 +01001101static void domain_id_free(int id)
1102{
1103 unsigned long flags;
1104
1105 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1106 if (id > 0 && id < MAX_DOMAIN_ID)
1107 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1108 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1109}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001110
Joerg Roedel431b2a22008-07-11 17:14:22 +02001111/*
1112 * Used to reserve address ranges in the aperture (e.g. for exclusion
1113 * ranges.
1114 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001115static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1116 unsigned long start_page,
1117 unsigned int pages)
1118{
Joerg Roedel384de722009-05-15 12:30:05 +02001119 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001120
1121 if (start_page + pages > last_page)
1122 pages = last_page - start_page;
1123
Joerg Roedel384de722009-05-15 12:30:05 +02001124 for (i = start_page; i < start_page + pages; ++i) {
1125 int index = i / APERTURE_RANGE_PAGES;
1126 int page = i % APERTURE_RANGE_PAGES;
1127 __set_bit(page, dom->aperture[index]->bitmap);
1128 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001129}
1130
Joerg Roedel86db2e52008-12-02 18:20:21 +01001131static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001132{
1133 int i, j;
1134 u64 *p1, *p2, *p3;
1135
Joerg Roedel86db2e52008-12-02 18:20:21 +01001136 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001137
1138 if (!p1)
1139 return;
1140
1141 for (i = 0; i < 512; ++i) {
1142 if (!IOMMU_PTE_PRESENT(p1[i]))
1143 continue;
1144
1145 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001146 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001147 if (!IOMMU_PTE_PRESENT(p2[j]))
1148 continue;
1149 p3 = IOMMU_PTE_PAGE(p2[j]);
1150 free_page((unsigned long)p3);
1151 }
1152
1153 free_page((unsigned long)p2);
1154 }
1155
1156 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001157
1158 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001159}
1160
Joerg Roedel431b2a22008-07-11 17:14:22 +02001161/*
1162 * Free a domain, only used if something went wrong in the
1163 * allocation path and we need to free an already allocated page table
1164 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001165static void dma_ops_domain_free(struct dma_ops_domain *dom)
1166{
Joerg Roedel384de722009-05-15 12:30:05 +02001167 int i;
1168
Joerg Roedelec487d12008-06-26 21:27:58 +02001169 if (!dom)
1170 return;
1171
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001172 del_domain_from_list(&dom->domain);
1173
Joerg Roedel86db2e52008-12-02 18:20:21 +01001174 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001175
Joerg Roedel384de722009-05-15 12:30:05 +02001176 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1177 if (!dom->aperture[i])
1178 continue;
1179 free_page((unsigned long)dom->aperture[i]->bitmap);
1180 kfree(dom->aperture[i]);
1181 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001182
1183 kfree(dom);
1184}
1185
Joerg Roedel431b2a22008-07-11 17:14:22 +02001186/*
1187 * Allocates a new protection domain usable for the dma_ops functions.
1188 * It also intializes the page table and the address allocator data
1189 * structures required for the dma_ops interface
1190 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001191static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001192{
1193 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001194
1195 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1196 if (!dma_dom)
1197 return NULL;
1198
1199 spin_lock_init(&dma_dom->domain.lock);
1200
1201 dma_dom->domain.id = domain_id_alloc();
1202 if (dma_dom->domain.id == 0)
1203 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001204 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001205 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001206 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001207 dma_dom->domain.priv = dma_dom;
1208 if (!dma_dom->domain.pt_root)
1209 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001210
Joerg Roedel1c655772008-09-04 18:40:05 +02001211 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001212 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001213
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001214 add_domain_to_list(&dma_dom->domain);
1215
Joerg Roedel576175c2009-11-23 19:08:46 +01001216 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001217 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001218
Joerg Roedel431b2a22008-07-11 17:14:22 +02001219 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001220 * mark the first page as allocated so we never return 0 as
1221 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001222 */
Joerg Roedel384de722009-05-15 12:30:05 +02001223 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001224 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001225
Joerg Roedelec487d12008-06-26 21:27:58 +02001226
1227 return dma_dom;
1228
1229free_dma_dom:
1230 dma_ops_domain_free(dma_dom);
1231
1232 return NULL;
1233}
1234
Joerg Roedel431b2a22008-07-11 17:14:22 +02001235/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001236 * little helper function to check whether a given protection domain is a
1237 * dma_ops domain
1238 */
1239static bool dma_ops_domain(struct protection_domain *domain)
1240{
1241 return domain->flags & PD_DMA_OPS_MASK;
1242}
1243
Joerg Roedel407d7332009-09-02 16:07:00 +02001244static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001245{
Joerg Roedel15898bb2009-11-24 15:39:42 +01001246 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001247 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001248
Joerg Roedel15898bb2009-11-24 15:39:42 +01001249 BUG_ON(amd_iommu_pd_table[devid] != NULL);
1250
Joerg Roedel38ddf412008-09-11 10:38:32 +02001251 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1252 << DEV_ENTRY_MODE_SHIFT;
1253 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001254
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001255 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001256 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1257 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001258
1259 amd_iommu_pd_table[devid] = domain;
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001260
Joerg Roedelc4596112009-11-20 14:57:32 +01001261 /* Do reference counting */
1262 domain->dev_iommu[iommu->index] += 1;
1263 domain->dev_cnt += 1;
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001264
Joerg Roedel15898bb2009-11-24 15:39:42 +01001265 /* Flush the changes DTE entry */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001266 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001267}
1268
Joerg Roedel15898bb2009-11-24 15:39:42 +01001269static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001270{
Joerg Roedel15898bb2009-11-24 15:39:42 +01001271 struct protection_domain *domain = amd_iommu_pd_table[devid];
Joerg Roedelc4596112009-11-20 14:57:32 +01001272 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1273
Joerg Roedel15898bb2009-11-24 15:39:42 +01001274 BUG_ON(domain == NULL);
Joerg Roedel355bf552008-12-08 12:02:41 +01001275
1276 /* remove domain from the lookup table */
1277 amd_iommu_pd_table[devid] = NULL;
1278
1279 /* remove entry from the device table seen by the hardware */
1280 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1281 amd_iommu_dev_table[devid].data[1] = 0;
1282 amd_iommu_dev_table[devid].data[2] = 0;
1283
Joerg Roedelc5cca142009-10-09 18:31:20 +02001284 amd_iommu_apply_erratum_63(devid);
1285
Joerg Roedelc4596112009-11-20 14:57:32 +01001286 /* decrease reference counters */
1287 domain->dev_iommu[iommu->index] -= 1;
1288 domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001289
Joerg Roedel15898bb2009-11-24 15:39:42 +01001290 iommu_queue_inv_dev_entry(iommu, devid);
1291}
1292
1293/*
1294 * If a device is not yet associated with a domain, this function does
1295 * assigns it visible for the hardware
1296 */
1297static int __attach_device(struct device *dev,
1298 struct protection_domain *domain)
1299{
1300 u16 devid = get_device_id(dev);
1301 u16 alias = amd_iommu_alias_table[devid];
1302
1303 /* lock domain */
1304 spin_lock(&domain->lock);
1305
1306 /* Some sanity checks */
1307 if (amd_iommu_pd_table[alias] != NULL &&
1308 amd_iommu_pd_table[alias] != domain)
1309 return -EBUSY;
1310
1311 if (amd_iommu_pd_table[devid] != NULL &&
1312 amd_iommu_pd_table[devid] != domain)
1313 return -EBUSY;
1314
1315 /* Do real assignment */
1316 if (alias != devid &&
1317 amd_iommu_pd_table[alias] == NULL)
1318 set_dte_entry(alias, domain);
1319
1320 if (amd_iommu_pd_table[devid] == NULL)
1321 set_dte_entry(devid, domain);
1322
Joerg Roedel355bf552008-12-08 12:02:41 +01001323 /* ready */
1324 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001325
Joerg Roedel15898bb2009-11-24 15:39:42 +01001326 return 0;
1327}
1328
1329/*
1330 * If a device is not yet associated with a domain, this function does
1331 * assigns it visible for the hardware
1332 */
1333static int attach_device(struct device *dev,
1334 struct protection_domain *domain)
1335{
1336 unsigned long flags;
1337 int ret;
1338
1339 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1340 ret = __attach_device(dev, domain);
1341 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1342
1343 /*
1344 * We might boot into a crash-kernel here. The crashed kernel
1345 * left the caches in the IOMMU dirty. So we have to flush
1346 * here to evict all dirty stuff.
1347 */
1348 iommu_flush_tlb_pde(domain);
1349
1350 return ret;
1351}
1352
1353/*
1354 * Removes a device from a protection domain (unlocked)
1355 */
1356static void __detach_device(struct device *dev)
1357{
1358 u16 devid = get_device_id(dev);
1359 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1360
1361 BUG_ON(!iommu);
1362
1363 clear_dte_entry(devid);
1364
Joerg Roedel21129f72009-09-01 11:59:42 +02001365 /*
1366 * If we run in passthrough mode the device must be assigned to the
1367 * passthrough domain if it is detached from any other domain
1368 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01001369 if (iommu_pass_through)
1370 __attach_device(dev, pt_domain);
Joerg Roedel355bf552008-12-08 12:02:41 +01001371}
1372
1373/*
1374 * Removes a device from a protection domain (with devtable_lock held)
1375 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01001376static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01001377{
1378 unsigned long flags;
1379
1380 /* lock device table */
1381 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001382 __detach_device(dev);
Joerg Roedel355bf552008-12-08 12:02:41 +01001383 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1384}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001385
Joerg Roedel15898bb2009-11-24 15:39:42 +01001386/*
1387 * Find out the protection domain structure for a given PCI device. This
1388 * will give us the pointer to the page table root for example.
1389 */
1390static struct protection_domain *domain_for_device(struct device *dev)
1391{
1392 struct protection_domain *dom;
1393 unsigned long flags;
1394 u16 devid, alias;
1395
1396 devid = get_device_id(dev);
1397 alias = amd_iommu_alias_table[devid];
1398
1399 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1400 dom = amd_iommu_pd_table[devid];
1401 if (dom == NULL &&
1402 amd_iommu_pd_table[alias] != NULL) {
1403 __attach_device(dev, amd_iommu_pd_table[alias]);
1404 dom = amd_iommu_pd_table[devid];
1405 }
1406
1407 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1408
1409 return dom;
1410}
1411
Joerg Roedele275a2a2008-12-10 18:27:25 +01001412static int device_change_notifier(struct notifier_block *nb,
1413 unsigned long action, void *data)
1414{
1415 struct device *dev = data;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01001416 u16 devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001417 struct protection_domain *domain;
1418 struct dma_ops_domain *dma_domain;
1419 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001420 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001421
Joerg Roedel98fc5a62009-11-24 17:19:23 +01001422 if (!check_device(dev))
1423 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001424
Joerg Roedel98fc5a62009-11-24 17:19:23 +01001425 devid = get_device_id(dev);
1426 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel15898bb2009-11-24 15:39:42 +01001427 domain = domain_for_device(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01001428
1429 if (domain && !dma_ops_domain(domain))
1430 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1431 "to a non-dma-ops domain\n", dev_name(dev));
1432
1433 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001434 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001435 if (!domain)
1436 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001437 if (iommu_pass_through)
1438 break;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001439 detach_device(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01001440 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001441 case BUS_NOTIFY_ADD_DEVICE:
1442 /* allocate a protection domain if a device is added */
1443 dma_domain = find_protection_domain(devid);
1444 if (dma_domain)
1445 goto out;
Joerg Roedel87a64d52009-11-24 17:26:43 +01001446 dma_domain = dma_ops_domain_alloc();
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001447 if (!dma_domain)
1448 goto out;
1449 dma_domain->target_dev = devid;
1450
1451 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1452 list_add_tail(&dma_domain->list, &iommu_pd_list);
1453 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1454
1455 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001456 default:
1457 goto out;
1458 }
1459
1460 iommu_queue_inv_dev_entry(iommu, devid);
1461 iommu_completion_wait(iommu);
1462
1463out:
1464 return 0;
1465}
1466
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301467static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001468 .notifier_call = device_change_notifier,
1469};
Joerg Roedel355bf552008-12-08 12:02:41 +01001470
Joerg Roedel431b2a22008-07-11 17:14:22 +02001471/*****************************************************************************
1472 *
1473 * The next functions belong to the dma_ops mapping/unmapping code.
1474 *
1475 *****************************************************************************/
1476
1477/*
1478 * In the dma_ops path we only have the struct device. This function
1479 * finds the corresponding IOMMU, the protection domain and the
1480 * requestor id for a given device.
1481 * If the device is not yet associated with a domain this is also done
1482 * in this function.
1483 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01001484static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001485{
Joerg Roedel94f6d192009-11-24 16:40:02 +01001486 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001487 struct dma_ops_domain *dma_dom;
Joerg Roedel94f6d192009-11-24 16:40:02 +01001488 u16 devid = get_device_id(dev);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001489
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001490 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01001491 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001492
Joerg Roedel94f6d192009-11-24 16:40:02 +01001493 domain = domain_for_device(dev);
1494 if (domain != NULL && !dma_ops_domain(domain))
1495 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001496
Joerg Roedel94f6d192009-11-24 16:40:02 +01001497 if (domain != NULL)
1498 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001499
Joerg Roedel15898bb2009-11-24 15:39:42 +01001500 /* Device not bount yet - bind it */
Joerg Roedel94f6d192009-11-24 16:40:02 +01001501 dma_dom = find_protection_domain(devid);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001502 if (!dma_dom)
Joerg Roedel94f6d192009-11-24 16:40:02 +01001503 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
1504 attach_device(dev, &dma_dom->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001505 DUMP_printk("Using protection domain %d for device %s\n",
Joerg Roedel94f6d192009-11-24 16:40:02 +01001506 dma_dom->domain.id, dev_name(dev));
Joerg Roedelf91ba192008-11-25 12:56:12 +01001507
Joerg Roedel94f6d192009-11-24 16:40:02 +01001508 return &dma_dom->domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001509}
1510
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001511static void update_device_table(struct protection_domain *domain)
1512{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001513 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001514 int i;
1515
1516 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1517 if (amd_iommu_pd_table[i] != domain)
1518 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001519 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001520 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001521 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001522 }
1523}
1524
1525static void update_domain(struct protection_domain *domain)
1526{
1527 if (!domain->updated)
1528 return;
1529
1530 update_device_table(domain);
1531 flush_devices_by_domain(domain);
Joerg Roedel601367d2009-11-20 16:08:55 +01001532 iommu_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001533
1534 domain->updated = false;
1535}
1536
Joerg Roedel431b2a22008-07-11 17:14:22 +02001537/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001538 * This function is used to add another level to an IO page table. Adding
1539 * another level increases the size of the address space by 9 bits to a size up
1540 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001541 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001542static bool increase_address_space(struct protection_domain *domain,
1543 gfp_t gfp)
1544{
1545 u64 *pte;
1546
1547 if (domain->mode == PAGE_MODE_6_LEVEL)
1548 /* address space already 64 bit large */
1549 return false;
1550
1551 pte = (void *)get_zeroed_page(gfp);
1552 if (!pte)
1553 return false;
1554
1555 *pte = PM_LEVEL_PDE(domain->mode,
1556 virt_to_phys(domain->pt_root));
1557 domain->pt_root = pte;
1558 domain->mode += 1;
1559 domain->updated = true;
1560
1561 return true;
1562}
1563
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001564static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001565 unsigned long address,
1566 int end_lvl,
1567 u64 **pte_page,
1568 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001569{
1570 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001571 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001572
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001573 while (address > PM_LEVEL_SIZE(domain->mode))
1574 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001575
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001576 level = domain->mode - 1;
1577 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1578
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001579 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001580 if (!IOMMU_PTE_PRESENT(*pte)) {
1581 page = (u64 *)get_zeroed_page(gfp);
1582 if (!page)
1583 return NULL;
1584 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1585 }
1586
1587 level -= 1;
1588
1589 pte = IOMMU_PTE_PAGE(*pte);
1590
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001591 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001592 *pte_page = pte;
1593
1594 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001595 }
1596
Joerg Roedel8bda3092009-05-12 12:02:46 +02001597 return pte;
1598}
1599
1600/*
1601 * This function fetches the PTE for a given address in the aperture
1602 */
1603static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1604 unsigned long address)
1605{
Joerg Roedel384de722009-05-15 12:30:05 +02001606 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001607 u64 *pte, *pte_page;
1608
Joerg Roedel384de722009-05-15 12:30:05 +02001609 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1610 if (!aperture)
1611 return NULL;
1612
1613 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001614 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001615 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1616 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001617 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1618 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001619 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001620
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001621 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001622
1623 return pte;
1624}
1625
1626/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001627 * This is the generic map function. It maps one 4kb page at paddr to
1628 * the given address in the DMA address space for the domain.
1629 */
Joerg Roedel680525e2009-11-23 18:44:42 +01001630static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02001631 unsigned long address,
1632 phys_addr_t paddr,
1633 int direction)
1634{
1635 u64 *pte, __pte;
1636
1637 WARN_ON(address > dom->aperture_size);
1638
1639 paddr &= PAGE_MASK;
1640
Joerg Roedel8bda3092009-05-12 12:02:46 +02001641 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001642 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001643 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001644
1645 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1646
1647 if (direction == DMA_TO_DEVICE)
1648 __pte |= IOMMU_PTE_IR;
1649 else if (direction == DMA_FROM_DEVICE)
1650 __pte |= IOMMU_PTE_IW;
1651 else if (direction == DMA_BIDIRECTIONAL)
1652 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1653
1654 WARN_ON(*pte);
1655
1656 *pte = __pte;
1657
1658 return (dma_addr_t)address;
1659}
1660
Joerg Roedel431b2a22008-07-11 17:14:22 +02001661/*
1662 * The generic unmapping function for on page in the DMA address space.
1663 */
Joerg Roedel680525e2009-11-23 18:44:42 +01001664static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02001665 unsigned long address)
1666{
Joerg Roedel384de722009-05-15 12:30:05 +02001667 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001668 u64 *pte;
1669
1670 if (address >= dom->aperture_size)
1671 return;
1672
Joerg Roedel384de722009-05-15 12:30:05 +02001673 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1674 if (!aperture)
1675 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001676
Joerg Roedel384de722009-05-15 12:30:05 +02001677 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1678 if (!pte)
1679 return;
1680
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001681 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001682
1683 WARN_ON(!*pte);
1684
1685 *pte = 0ULL;
1686}
1687
Joerg Roedel431b2a22008-07-11 17:14:22 +02001688/*
1689 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001690 * contiguous memory region into DMA address space. It is used by all
1691 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001692 * Must be called with the domain lock held.
1693 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001694static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02001695 struct dma_ops_domain *dma_dom,
1696 phys_addr_t paddr,
1697 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001698 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001699 bool align,
1700 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001701{
1702 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001703 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001704 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001705 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001706 int i;
1707
Joerg Roedele3c449f2008-10-15 22:02:11 -07001708 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001709 paddr &= PAGE_MASK;
1710
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001711 INC_STATS_COUNTER(total_map_requests);
1712
Joerg Roedelc1858972008-12-12 15:42:39 +01001713 if (pages > 1)
1714 INC_STATS_COUNTER(cross_page);
1715
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001716 if (align)
1717 align_mask = (1UL << get_order(size)) - 1;
1718
Joerg Roedel11b83882009-05-19 10:23:15 +02001719retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001720 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1721 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001722 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02001723 /*
1724 * setting next_address here will let the address
1725 * allocator only scan the new allocated range in the
1726 * first run. This is a small optimization.
1727 */
1728 dma_dom->next_address = dma_dom->aperture_size;
1729
Joerg Roedel576175c2009-11-23 19:08:46 +01001730 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
Joerg Roedel11b83882009-05-19 10:23:15 +02001731 goto out;
1732
1733 /*
1734 * aperture was sucessfully enlarged by 128 MB, try
1735 * allocation again
1736 */
1737 goto retry;
1738 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001739
1740 start = address;
1741 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01001742 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001743 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02001744 goto out_unmap;
1745
Joerg Roedelcb76c322008-06-26 21:28:00 +02001746 paddr += PAGE_SIZE;
1747 start += PAGE_SIZE;
1748 }
1749 address += offset;
1750
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001751 ADD_STATS_COUNTER(alloced_io_mem, size);
1752
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001753 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001754 iommu_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02001755 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01001756 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001757 iommu_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02001758
Joerg Roedelcb76c322008-06-26 21:28:00 +02001759out:
1760 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001761
1762out_unmap:
1763
1764 for (--i; i >= 0; --i) {
1765 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01001766 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02001767 }
1768
1769 dma_ops_free_addresses(dma_dom, address, pages);
1770
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001771 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001772}
1773
Joerg Roedel431b2a22008-07-11 17:14:22 +02001774/*
1775 * Does the reverse of the __map_single function. Must be called with
1776 * the domain lock held too
1777 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01001778static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02001779 dma_addr_t dma_addr,
1780 size_t size,
1781 int dir)
1782{
1783 dma_addr_t i, start;
1784 unsigned int pages;
1785
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001786 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01001787 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001788 return;
1789
Joerg Roedele3c449f2008-10-15 22:02:11 -07001790 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001791 dma_addr &= PAGE_MASK;
1792 start = dma_addr;
1793
1794 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01001795 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001796 start += PAGE_SIZE;
1797 }
1798
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001799 SUB_STATS_COUNTER(alloced_io_mem, size);
1800
Joerg Roedelcb76c322008-06-26 21:28:00 +02001801 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001802
Joerg Roedel80be3082008-11-06 14:59:05 +01001803 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001804 iommu_flush_pages(&dma_dom->domain, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001805 dma_dom->need_flush = false;
1806 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001807}
1808
Joerg Roedel431b2a22008-07-11 17:14:22 +02001809/*
1810 * The exported map_single function for dma_ops.
1811 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001812static dma_addr_t map_page(struct device *dev, struct page *page,
1813 unsigned long offset, size_t size,
1814 enum dma_data_direction dir,
1815 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001816{
1817 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001818 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001819 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001820 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001821 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001822
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001823 INC_STATS_COUNTER(cnt_map_single);
1824
Joerg Roedel94f6d192009-11-24 16:40:02 +01001825 domain = get_domain(dev);
1826 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001827 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01001828 else if (IS_ERR(domain))
1829 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001830
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001831 dma_mask = *dev->dma_mask;
1832
Joerg Roedel4da70b92008-06-26 21:28:01 +02001833 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01001834
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01001835 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001836 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001837 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001838 goto out;
1839
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001840 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001841
1842out:
1843 spin_unlock_irqrestore(&domain->lock, flags);
1844
1845 return addr;
1846}
1847
Joerg Roedel431b2a22008-07-11 17:14:22 +02001848/*
1849 * The exported unmap_single function for dma_ops.
1850 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001851static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1852 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001853{
1854 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001855 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001856
Joerg Roedel146a6912008-12-12 15:07:12 +01001857 INC_STATS_COUNTER(cnt_unmap_single);
1858
Joerg Roedel94f6d192009-11-24 16:40:02 +01001859 domain = get_domain(dev);
1860 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01001861 return;
1862
Joerg Roedel4da70b92008-06-26 21:28:01 +02001863 spin_lock_irqsave(&domain->lock, flags);
1864
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01001865 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001866
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001867 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001868
1869 spin_unlock_irqrestore(&domain->lock, flags);
1870}
1871
Joerg Roedel431b2a22008-07-11 17:14:22 +02001872/*
1873 * This is a special map_sg function which is used if we should map a
1874 * device which is not handled by an AMD IOMMU in the system.
1875 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001876static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1877 int nelems, int dir)
1878{
1879 struct scatterlist *s;
1880 int i;
1881
1882 for_each_sg(sglist, s, nelems, i) {
1883 s->dma_address = (dma_addr_t)sg_phys(s);
1884 s->dma_length = s->length;
1885 }
1886
1887 return nelems;
1888}
1889
Joerg Roedel431b2a22008-07-11 17:14:22 +02001890/*
1891 * The exported map_sg function for dma_ops (handles scatter-gather
1892 * lists).
1893 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001894static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001895 int nelems, enum dma_data_direction dir,
1896 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001897{
1898 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001899 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001900 int i;
1901 struct scatterlist *s;
1902 phys_addr_t paddr;
1903 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001904 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001905
Joerg Roedeld03f067a2008-12-12 15:09:48 +01001906 INC_STATS_COUNTER(cnt_map_sg);
1907
Joerg Roedel94f6d192009-11-24 16:40:02 +01001908 domain = get_domain(dev);
1909 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001910 return map_sg_no_iommu(dev, sglist, nelems, dir);
Joerg Roedel94f6d192009-11-24 16:40:02 +01001911 else if (IS_ERR(domain))
1912 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001913
Joerg Roedel832a90c2008-09-18 15:54:23 +02001914 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001915
Joerg Roedel65b050a2008-06-26 21:28:02 +02001916 spin_lock_irqsave(&domain->lock, flags);
1917
1918 for_each_sg(sglist, s, nelems, i) {
1919 paddr = sg_phys(s);
1920
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01001921 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001922 paddr, s->length, dir, false,
1923 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001924
1925 if (s->dma_address) {
1926 s->dma_length = s->length;
1927 mapped_elems++;
1928 } else
1929 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001930 }
1931
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001932 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001933
1934out:
1935 spin_unlock_irqrestore(&domain->lock, flags);
1936
1937 return mapped_elems;
1938unmap:
1939 for_each_sg(sglist, s, mapped_elems, i) {
1940 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01001941 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02001942 s->dma_length, dir);
1943 s->dma_address = s->dma_length = 0;
1944 }
1945
1946 mapped_elems = 0;
1947
1948 goto out;
1949}
1950
Joerg Roedel431b2a22008-07-11 17:14:22 +02001951/*
1952 * The exported map_sg function for dma_ops (handles scatter-gather
1953 * lists).
1954 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001955static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001956 int nelems, enum dma_data_direction dir,
1957 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001958{
1959 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001960 struct protection_domain *domain;
1961 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001962 int i;
1963
Joerg Roedel55877a62008-12-12 15:12:14 +01001964 INC_STATS_COUNTER(cnt_unmap_sg);
1965
Joerg Roedel94f6d192009-11-24 16:40:02 +01001966 domain = get_domain(dev);
1967 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01001968 return;
1969
Joerg Roedel65b050a2008-06-26 21:28:02 +02001970 spin_lock_irqsave(&domain->lock, flags);
1971
1972 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01001973 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02001974 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001975 s->dma_address = s->dma_length = 0;
1976 }
1977
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001978 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001979
1980 spin_unlock_irqrestore(&domain->lock, flags);
1981}
1982
Joerg Roedel431b2a22008-07-11 17:14:22 +02001983/*
1984 * The exported alloc_coherent function for dma_ops.
1985 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001986static void *alloc_coherent(struct device *dev, size_t size,
1987 dma_addr_t *dma_addr, gfp_t flag)
1988{
1989 unsigned long flags;
1990 void *virt_addr;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001991 struct protection_domain *domain;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001992 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001993 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001994
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001995 INC_STATS_COUNTER(cnt_alloc_coherent);
1996
Joerg Roedel94f6d192009-11-24 16:40:02 +01001997 domain = get_domain(dev);
1998 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001999 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2000 *dma_addr = __pa(virt_addr);
2001 return virt_addr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002002 } else if (IS_ERR(domain))
2003 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002004
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002005 dma_mask = dev->coherent_dma_mask;
2006 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2007 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002008
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002009 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2010 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05302011 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002012
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002013 paddr = virt_to_phys(virt_addr);
2014
Joerg Roedel832a90c2008-09-18 15:54:23 +02002015 if (!dma_mask)
2016 dma_mask = *dev->dma_mask;
2017
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002018 spin_lock_irqsave(&domain->lock, flags);
2019
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002020 *dma_addr = __map_single(dev, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002021 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002022
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002023 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002024 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002025 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002026 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002027
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002028 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002029
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002030 spin_unlock_irqrestore(&domain->lock, flags);
2031
2032 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002033
2034out_free:
2035
2036 free_pages((unsigned long)virt_addr, get_order(size));
2037
2038 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002039}
2040
Joerg Roedel431b2a22008-07-11 17:14:22 +02002041/*
2042 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002043 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002044static void free_coherent(struct device *dev, size_t size,
2045 void *virt_addr, dma_addr_t dma_addr)
2046{
2047 unsigned long flags;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002048 struct protection_domain *domain;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002049
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002050 INC_STATS_COUNTER(cnt_free_coherent);
2051
Joerg Roedel94f6d192009-11-24 16:40:02 +01002052 domain = get_domain(dev);
2053 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002054 goto free_mem;
2055
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002056 spin_lock_irqsave(&domain->lock, flags);
2057
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002058 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002059
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002060 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002061
2062 spin_unlock_irqrestore(&domain->lock, flags);
2063
2064free_mem:
2065 free_pages((unsigned long)virt_addr, get_order(size));
2066}
2067
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002068/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002069 * This function is called by the DMA layer to find out if we can handle a
2070 * particular device. It is part of the dma_ops.
2071 */
2072static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2073{
Joerg Roedel420aef82009-11-23 16:14:57 +01002074 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002075}
2076
2077/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002078 * The function for pre-allocating protection domains.
2079 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002080 * If the driver core informs the DMA layer if a driver grabs a device
2081 * we don't need to preallocate the protection domains anymore.
2082 * For now we have to.
2083 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302084static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002085{
2086 struct pci_dev *dev = NULL;
2087 struct dma_ops_domain *dma_dom;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002088 u16 devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002089
2090 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002091
2092 /* Do we handle this device? */
2093 if (!check_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002094 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002095
2096 /* Is there already any domain for it? */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002097 if (domain_for_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002098 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002099
2100 devid = get_device_id(&dev->dev);
2101
Joerg Roedel87a64d52009-11-24 17:26:43 +01002102 dma_dom = dma_ops_domain_alloc();
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002103 if (!dma_dom)
2104 continue;
2105 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002106 dma_dom->target_dev = devid;
2107
Joerg Roedel15898bb2009-11-24 15:39:42 +01002108 attach_device(&dev->dev, &dma_dom->domain);
Joerg Roedelbe831292009-11-23 12:50:00 +01002109
Joerg Roedelbd60b732008-09-11 10:24:48 +02002110 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002111 }
2112}
2113
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002114static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002115 .alloc_coherent = alloc_coherent,
2116 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002117 .map_page = map_page,
2118 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002119 .map_sg = map_sg,
2120 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002121 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002122};
2123
Joerg Roedel431b2a22008-07-11 17:14:22 +02002124/*
2125 * The function which clues the AMD IOMMU driver into dma_ops.
2126 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002127int __init amd_iommu_init_dma_ops(void)
2128{
2129 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002130 int ret;
2131
Joerg Roedel431b2a22008-07-11 17:14:22 +02002132 /*
2133 * first allocate a default protection domain for every IOMMU we
2134 * found in the system. Devices not assigned to any other
2135 * protection domain will be assigned to the default one.
2136 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002137 for_each_iommu(iommu) {
Joerg Roedel87a64d52009-11-24 17:26:43 +01002138 iommu->default_dom = dma_ops_domain_alloc();
Joerg Roedel6631ee92008-06-26 21:28:05 +02002139 if (iommu->default_dom == NULL)
2140 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002141 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002142 ret = iommu_init_unity_mappings(iommu);
2143 if (ret)
2144 goto free_domains;
2145 }
2146
Joerg Roedel431b2a22008-07-11 17:14:22 +02002147 /*
2148 * If device isolation is enabled, pre-allocate the protection
2149 * domains for each device.
2150 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002151 if (amd_iommu_isolate)
2152 prealloc_protection_domains();
2153
2154 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002155 swiotlb = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002156#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002157 gart_iommu_aperture_disabled = 1;
2158 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002159#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002160
Joerg Roedel431b2a22008-07-11 17:14:22 +02002161 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002162 dma_ops = &amd_iommu_dma_ops;
2163
Joerg Roedel26961ef2008-12-03 17:00:17 +01002164 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002165
Joerg Roedele275a2a2008-12-10 18:27:25 +01002166 bus_register_notifier(&pci_bus_type, &device_nb);
2167
Joerg Roedel7f265082008-12-12 13:50:21 +01002168 amd_iommu_stats_init();
2169
Joerg Roedel6631ee92008-06-26 21:28:05 +02002170 return 0;
2171
2172free_domains:
2173
Joerg Roedel3bd22172009-05-04 15:06:20 +02002174 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002175 if (iommu->default_dom)
2176 dma_ops_domain_free(iommu->default_dom);
2177 }
2178
2179 return ret;
2180}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002181
2182/*****************************************************************************
2183 *
2184 * The following functions belong to the exported interface of AMD IOMMU
2185 *
2186 * This interface allows access to lower level functions of the IOMMU
2187 * like protection domain handling and assignement of devices to domains
2188 * which is not possible with the dma_ops interface.
2189 *
2190 *****************************************************************************/
2191
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002192static void cleanup_domain(struct protection_domain *domain)
2193{
2194 unsigned long flags;
2195 u16 devid;
2196
2197 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2198
2199 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2200 if (amd_iommu_pd_table[devid] == domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002201 clear_dte_entry(devid);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002202
2203 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2204}
2205
Joerg Roedel26508152009-08-26 16:52:40 +02002206static void protection_domain_free(struct protection_domain *domain)
2207{
2208 if (!domain)
2209 return;
2210
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002211 del_domain_from_list(domain);
2212
Joerg Roedel26508152009-08-26 16:52:40 +02002213 if (domain->id)
2214 domain_id_free(domain->id);
2215
2216 kfree(domain);
2217}
2218
2219static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002220{
2221 struct protection_domain *domain;
2222
2223 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2224 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002225 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002226
2227 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002228 domain->id = domain_id_alloc();
2229 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002230 goto out_err;
2231
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002232 add_domain_to_list(domain);
2233
Joerg Roedel26508152009-08-26 16:52:40 +02002234 return domain;
2235
2236out_err:
2237 kfree(domain);
2238
2239 return NULL;
2240}
2241
2242static int amd_iommu_domain_init(struct iommu_domain *dom)
2243{
2244 struct protection_domain *domain;
2245
2246 domain = protection_domain_alloc();
2247 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002248 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002249
2250 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002251 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2252 if (!domain->pt_root)
2253 goto out_free;
2254
2255 dom->priv = domain;
2256
2257 return 0;
2258
2259out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002260 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002261
2262 return -ENOMEM;
2263}
2264
Joerg Roedel98383fc2008-12-02 18:34:12 +01002265static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2266{
2267 struct protection_domain *domain = dom->priv;
2268
2269 if (!domain)
2270 return;
2271
2272 if (domain->dev_cnt > 0)
2273 cleanup_domain(domain);
2274
2275 BUG_ON(domain->dev_cnt != 0);
2276
2277 free_pagetable(domain);
2278
2279 domain_id_free(domain->id);
2280
2281 kfree(domain);
2282
2283 dom->priv = NULL;
2284}
2285
Joerg Roedel684f2882008-12-08 12:07:44 +01002286static void amd_iommu_detach_device(struct iommu_domain *dom,
2287 struct device *dev)
2288{
Joerg Roedel684f2882008-12-08 12:07:44 +01002289 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002290 u16 devid;
2291
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002292 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002293 return;
2294
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002295 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002296
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002297 if (amd_iommu_pd_table[devid] != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002298 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002299
2300 iommu = amd_iommu_rlookup_table[devid];
2301 if (!iommu)
2302 return;
2303
2304 iommu_queue_inv_dev_entry(iommu, devid);
2305 iommu_completion_wait(iommu);
2306}
2307
Joerg Roedel01106062008-12-02 19:34:11 +01002308static int amd_iommu_attach_device(struct iommu_domain *dom,
2309 struct device *dev)
2310{
2311 struct protection_domain *domain = dom->priv;
2312 struct protection_domain *old_domain;
2313 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002314 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01002315 u16 devid;
2316
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002317 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01002318 return -EINVAL;
2319
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002320 devid = get_device_id(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01002321
2322 iommu = amd_iommu_rlookup_table[devid];
2323 if (!iommu)
2324 return -EINVAL;
2325
Joerg Roedel15898bb2009-11-24 15:39:42 +01002326 old_domain = amd_iommu_pd_table[devid];
Joerg Roedel01106062008-12-02 19:34:11 +01002327 if (old_domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002328 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01002329
Joerg Roedel15898bb2009-11-24 15:39:42 +01002330 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01002331
2332 iommu_completion_wait(iommu);
2333
Joerg Roedel15898bb2009-11-24 15:39:42 +01002334 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01002335}
2336
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002337static int amd_iommu_map_range(struct iommu_domain *dom,
2338 unsigned long iova, phys_addr_t paddr,
2339 size_t size, int iommu_prot)
2340{
2341 struct protection_domain *domain = dom->priv;
2342 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2343 int prot = 0;
2344 int ret;
2345
2346 if (iommu_prot & IOMMU_READ)
2347 prot |= IOMMU_PROT_IR;
2348 if (iommu_prot & IOMMU_WRITE)
2349 prot |= IOMMU_PROT_IW;
2350
2351 iova &= PAGE_MASK;
2352 paddr &= PAGE_MASK;
2353
2354 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002355 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002356 if (ret)
2357 return ret;
2358
2359 iova += PAGE_SIZE;
2360 paddr += PAGE_SIZE;
2361 }
2362
2363 return 0;
2364}
2365
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002366static void amd_iommu_unmap_range(struct iommu_domain *dom,
2367 unsigned long iova, size_t size)
2368{
2369
2370 struct protection_domain *domain = dom->priv;
2371 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2372
2373 iova &= PAGE_MASK;
2374
2375 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002376 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002377 iova += PAGE_SIZE;
2378 }
2379
Joerg Roedel601367d2009-11-20 16:08:55 +01002380 iommu_flush_tlb_pde(domain);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002381}
2382
Joerg Roedel645c4c82008-12-02 20:05:50 +01002383static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2384 unsigned long iova)
2385{
2386 struct protection_domain *domain = dom->priv;
2387 unsigned long offset = iova & ~PAGE_MASK;
2388 phys_addr_t paddr;
2389 u64 *pte;
2390
Joerg Roedela6b256b2009-09-03 12:21:31 +02002391 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002392
Joerg Roedela6d41a42009-09-02 17:08:55 +02002393 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002394 return 0;
2395
2396 paddr = *pte & IOMMU_PAGE_MASK;
2397 paddr |= offset;
2398
2399 return paddr;
2400}
2401
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002402static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2403 unsigned long cap)
2404{
2405 return 0;
2406}
2407
Joerg Roedel26961ef2008-12-03 17:00:17 +01002408static struct iommu_ops amd_iommu_ops = {
2409 .domain_init = amd_iommu_domain_init,
2410 .domain_destroy = amd_iommu_domain_destroy,
2411 .attach_dev = amd_iommu_attach_device,
2412 .detach_dev = amd_iommu_detach_device,
2413 .map = amd_iommu_map_range,
2414 .unmap = amd_iommu_unmap_range,
2415 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002416 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002417};
2418
Joerg Roedel0feae532009-08-26 15:26:30 +02002419/*****************************************************************************
2420 *
2421 * The next functions do a basic initialization of IOMMU for pass through
2422 * mode
2423 *
2424 * In passthrough mode the IOMMU is initialized and enabled but not used for
2425 * DMA-API translation.
2426 *
2427 *****************************************************************************/
2428
2429int __init amd_iommu_init_passthrough(void)
2430{
Joerg Roedel15898bb2009-11-24 15:39:42 +01002431 struct amd_iommu *iommu;
Joerg Roedel0feae532009-08-26 15:26:30 +02002432 struct pci_dev *dev = NULL;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002433 u16 devid;
Joerg Roedel0feae532009-08-26 15:26:30 +02002434
2435 /* allocate passthroug domain */
2436 pt_domain = protection_domain_alloc();
2437 if (!pt_domain)
2438 return -ENOMEM;
2439
2440 pt_domain->mode |= PAGE_MODE_NONE;
2441
2442 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedel0feae532009-08-26 15:26:30 +02002443
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002444 if (!check_device(&dev->dev))
Joerg Roedel0feae532009-08-26 15:26:30 +02002445 continue;
2446
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002447 devid = get_device_id(&dev->dev);
2448
Joerg Roedel15898bb2009-11-24 15:39:42 +01002449 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel0feae532009-08-26 15:26:30 +02002450 if (!iommu)
2451 continue;
2452
Joerg Roedel15898bb2009-11-24 15:39:42 +01002453 attach_device(&dev->dev, pt_domain);
Joerg Roedel0feae532009-08-26 15:26:30 +02002454 }
2455
2456 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2457
2458 return 0;
2459}