blob: 0c45c1e02e0469504c8e968ec36d1875c17002c4 [file] [log] [blame]
Will Deacon48ec83b2015-05-27 17:25:59 +01001/*
2 * IOMMU API for ARM architected SMMUv3 implementations.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 *
16 * Copyright (C) 2015 ARM Limited
17 *
18 * Author: Will Deacon <will.deacon@arm.com>
19 *
20 * This driver is powered by bad coffee and bombay mix.
21 */
22
23#include <linux/delay.h>
Robin Murphy9adb9592016-01-26 18:06:36 +000024#include <linux/dma-iommu.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010025#include <linux/err.h>
26#include <linux/interrupt.h>
27#include <linux/iommu.h>
28#include <linux/iopoll.h>
29#include <linux/module.h>
Marc Zyngier166bdbd2015-10-13 18:32:30 +010030#include <linux/msi.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010031#include <linux/of.h>
32#include <linux/of_address.h>
Robin Murphy8f785152016-09-12 17:13:45 +010033#include <linux/of_iommu.h>
Will Deacon941a8022015-08-11 16:25:10 +010034#include <linux/of_platform.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010035#include <linux/pci.h>
36#include <linux/platform_device.h>
37
Robin Murphy08d4ca22016-09-12 17:13:46 +010038#include <linux/amba/bus.h>
39
Will Deacon48ec83b2015-05-27 17:25:59 +010040#include "io-pgtable.h"
41
42/* MMIO registers */
43#define ARM_SMMU_IDR0 0x0
44#define IDR0_ST_LVL_SHIFT 27
45#define IDR0_ST_LVL_MASK 0x3
46#define IDR0_ST_LVL_2LVL (1 << IDR0_ST_LVL_SHIFT)
Prem Mallappa6380be02015-12-14 22:01:23 +053047#define IDR0_STALL_MODEL_SHIFT 24
48#define IDR0_STALL_MODEL_MASK 0x3
49#define IDR0_STALL_MODEL_STALL (0 << IDR0_STALL_MODEL_SHIFT)
50#define IDR0_STALL_MODEL_FORCE (2 << IDR0_STALL_MODEL_SHIFT)
Will Deacon48ec83b2015-05-27 17:25:59 +010051#define IDR0_TTENDIAN_SHIFT 21
52#define IDR0_TTENDIAN_MASK 0x3
53#define IDR0_TTENDIAN_LE (2 << IDR0_TTENDIAN_SHIFT)
54#define IDR0_TTENDIAN_BE (3 << IDR0_TTENDIAN_SHIFT)
55#define IDR0_TTENDIAN_MIXED (0 << IDR0_TTENDIAN_SHIFT)
56#define IDR0_CD2L (1 << 19)
57#define IDR0_VMID16 (1 << 18)
58#define IDR0_PRI (1 << 16)
59#define IDR0_SEV (1 << 14)
60#define IDR0_MSI (1 << 13)
61#define IDR0_ASID16 (1 << 12)
62#define IDR0_ATS (1 << 10)
63#define IDR0_HYP (1 << 9)
64#define IDR0_COHACC (1 << 4)
65#define IDR0_TTF_SHIFT 2
66#define IDR0_TTF_MASK 0x3
67#define IDR0_TTF_AARCH64 (2 << IDR0_TTF_SHIFT)
Will Deaconf0c453d2015-08-20 12:12:32 +010068#define IDR0_TTF_AARCH32_64 (3 << IDR0_TTF_SHIFT)
Will Deacon48ec83b2015-05-27 17:25:59 +010069#define IDR0_S1P (1 << 1)
70#define IDR0_S2P (1 << 0)
71
72#define ARM_SMMU_IDR1 0x4
73#define IDR1_TABLES_PRESET (1 << 30)
74#define IDR1_QUEUES_PRESET (1 << 29)
75#define IDR1_REL (1 << 28)
76#define IDR1_CMDQ_SHIFT 21
77#define IDR1_CMDQ_MASK 0x1f
78#define IDR1_EVTQ_SHIFT 16
79#define IDR1_EVTQ_MASK 0x1f
80#define IDR1_PRIQ_SHIFT 11
81#define IDR1_PRIQ_MASK 0x1f
82#define IDR1_SSID_SHIFT 6
83#define IDR1_SSID_MASK 0x1f
84#define IDR1_SID_SHIFT 0
85#define IDR1_SID_MASK 0x3f
86
87#define ARM_SMMU_IDR5 0x14
88#define IDR5_STALL_MAX_SHIFT 16
89#define IDR5_STALL_MAX_MASK 0xffff
90#define IDR5_GRAN64K (1 << 6)
91#define IDR5_GRAN16K (1 << 5)
92#define IDR5_GRAN4K (1 << 4)
93#define IDR5_OAS_SHIFT 0
94#define IDR5_OAS_MASK 0x7
95#define IDR5_OAS_32_BIT (0 << IDR5_OAS_SHIFT)
96#define IDR5_OAS_36_BIT (1 << IDR5_OAS_SHIFT)
97#define IDR5_OAS_40_BIT (2 << IDR5_OAS_SHIFT)
98#define IDR5_OAS_42_BIT (3 << IDR5_OAS_SHIFT)
99#define IDR5_OAS_44_BIT (4 << IDR5_OAS_SHIFT)
100#define IDR5_OAS_48_BIT (5 << IDR5_OAS_SHIFT)
101
102#define ARM_SMMU_CR0 0x20
103#define CR0_CMDQEN (1 << 3)
104#define CR0_EVTQEN (1 << 2)
105#define CR0_PRIQEN (1 << 1)
106#define CR0_SMMUEN (1 << 0)
107
108#define ARM_SMMU_CR0ACK 0x24
109
110#define ARM_SMMU_CR1 0x28
111#define CR1_SH_NSH 0
112#define CR1_SH_OSH 2
113#define CR1_SH_ISH 3
114#define CR1_CACHE_NC 0
115#define CR1_CACHE_WB 1
116#define CR1_CACHE_WT 2
117#define CR1_TABLE_SH_SHIFT 10
118#define CR1_TABLE_OC_SHIFT 8
119#define CR1_TABLE_IC_SHIFT 6
120#define CR1_QUEUE_SH_SHIFT 4
121#define CR1_QUEUE_OC_SHIFT 2
122#define CR1_QUEUE_IC_SHIFT 0
123
124#define ARM_SMMU_CR2 0x2c
125#define CR2_PTM (1 << 2)
126#define CR2_RECINVSID (1 << 1)
127#define CR2_E2H (1 << 0)
128
Robin Murphydc87a982016-09-12 17:13:44 +0100129#define ARM_SMMU_GBPA 0x44
130#define GBPA_ABORT (1 << 20)
131#define GBPA_UPDATE (1 << 31)
132
Will Deacon48ec83b2015-05-27 17:25:59 +0100133#define ARM_SMMU_IRQ_CTRL 0x50
134#define IRQ_CTRL_EVTQ_IRQEN (1 << 2)
Marc Zyngierccd63852015-07-15 11:55:18 +0100135#define IRQ_CTRL_PRIQ_IRQEN (1 << 1)
Will Deacon48ec83b2015-05-27 17:25:59 +0100136#define IRQ_CTRL_GERROR_IRQEN (1 << 0)
137
138#define ARM_SMMU_IRQ_CTRLACK 0x54
139
140#define ARM_SMMU_GERROR 0x60
141#define GERROR_SFM_ERR (1 << 8)
142#define GERROR_MSI_GERROR_ABT_ERR (1 << 7)
143#define GERROR_MSI_PRIQ_ABT_ERR (1 << 6)
144#define GERROR_MSI_EVTQ_ABT_ERR (1 << 5)
145#define GERROR_MSI_CMDQ_ABT_ERR (1 << 4)
146#define GERROR_PRIQ_ABT_ERR (1 << 3)
147#define GERROR_EVTQ_ABT_ERR (1 << 2)
148#define GERROR_CMDQ_ERR (1 << 0)
149#define GERROR_ERR_MASK 0xfd
150
151#define ARM_SMMU_GERRORN 0x64
152
153#define ARM_SMMU_GERROR_IRQ_CFG0 0x68
154#define ARM_SMMU_GERROR_IRQ_CFG1 0x70
155#define ARM_SMMU_GERROR_IRQ_CFG2 0x74
156
157#define ARM_SMMU_STRTAB_BASE 0x80
158#define STRTAB_BASE_RA (1UL << 62)
159#define STRTAB_BASE_ADDR_SHIFT 6
160#define STRTAB_BASE_ADDR_MASK 0x3ffffffffffUL
161
162#define ARM_SMMU_STRTAB_BASE_CFG 0x88
163#define STRTAB_BASE_CFG_LOG2SIZE_SHIFT 0
164#define STRTAB_BASE_CFG_LOG2SIZE_MASK 0x3f
165#define STRTAB_BASE_CFG_SPLIT_SHIFT 6
166#define STRTAB_BASE_CFG_SPLIT_MASK 0x1f
167#define STRTAB_BASE_CFG_FMT_SHIFT 16
168#define STRTAB_BASE_CFG_FMT_MASK 0x3
169#define STRTAB_BASE_CFG_FMT_LINEAR (0 << STRTAB_BASE_CFG_FMT_SHIFT)
170#define STRTAB_BASE_CFG_FMT_2LVL (1 << STRTAB_BASE_CFG_FMT_SHIFT)
171
172#define ARM_SMMU_CMDQ_BASE 0x90
173#define ARM_SMMU_CMDQ_PROD 0x98
174#define ARM_SMMU_CMDQ_CONS 0x9c
175
176#define ARM_SMMU_EVTQ_BASE 0xa0
177#define ARM_SMMU_EVTQ_PROD 0x100a8
178#define ARM_SMMU_EVTQ_CONS 0x100ac
179#define ARM_SMMU_EVTQ_IRQ_CFG0 0xb0
180#define ARM_SMMU_EVTQ_IRQ_CFG1 0xb8
181#define ARM_SMMU_EVTQ_IRQ_CFG2 0xbc
182
183#define ARM_SMMU_PRIQ_BASE 0xc0
184#define ARM_SMMU_PRIQ_PROD 0x100c8
185#define ARM_SMMU_PRIQ_CONS 0x100cc
186#define ARM_SMMU_PRIQ_IRQ_CFG0 0xd0
187#define ARM_SMMU_PRIQ_IRQ_CFG1 0xd8
188#define ARM_SMMU_PRIQ_IRQ_CFG2 0xdc
189
190/* Common MSI config fields */
Will Deacon48ec83b2015-05-27 17:25:59 +0100191#define MSI_CFG0_ADDR_SHIFT 2
192#define MSI_CFG0_ADDR_MASK 0x3fffffffffffUL
Marc Zyngierec11d632015-07-15 11:55:19 +0100193#define MSI_CFG2_SH_SHIFT 4
194#define MSI_CFG2_SH_NSH (0UL << MSI_CFG2_SH_SHIFT)
195#define MSI_CFG2_SH_OSH (2UL << MSI_CFG2_SH_SHIFT)
196#define MSI_CFG2_SH_ISH (3UL << MSI_CFG2_SH_SHIFT)
197#define MSI_CFG2_MEMATTR_SHIFT 0
198#define MSI_CFG2_MEMATTR_DEVICE_nGnRE (0x1 << MSI_CFG2_MEMATTR_SHIFT)
Will Deacon48ec83b2015-05-27 17:25:59 +0100199
200#define Q_IDX(q, p) ((p) & ((1 << (q)->max_n_shift) - 1))
201#define Q_WRP(q, p) ((p) & (1 << (q)->max_n_shift))
202#define Q_OVERFLOW_FLAG (1 << 31)
203#define Q_OVF(q, p) ((p) & Q_OVERFLOW_FLAG)
204#define Q_ENT(q, p) ((q)->base + \
205 Q_IDX(q, p) * (q)->ent_dwords)
206
207#define Q_BASE_RWA (1UL << 62)
208#define Q_BASE_ADDR_SHIFT 5
209#define Q_BASE_ADDR_MASK 0xfffffffffffUL
210#define Q_BASE_LOG2SIZE_SHIFT 0
211#define Q_BASE_LOG2SIZE_MASK 0x1fUL
212
213/*
214 * Stream table.
215 *
216 * Linear: Enough to cover 1 << IDR1.SIDSIZE entries
Zhen Leie2f4c232015-07-07 04:30:17 +0100217 * 2lvl: 128k L1 entries,
218 * 256 lazy entries per table (each table covers a PCI bus)
Will Deacon48ec83b2015-05-27 17:25:59 +0100219 */
Zhen Leie2f4c232015-07-07 04:30:17 +0100220#define STRTAB_L1_SZ_SHIFT 20
Will Deacon48ec83b2015-05-27 17:25:59 +0100221#define STRTAB_SPLIT 8
222
223#define STRTAB_L1_DESC_DWORDS 1
224#define STRTAB_L1_DESC_SPAN_SHIFT 0
225#define STRTAB_L1_DESC_SPAN_MASK 0x1fUL
226#define STRTAB_L1_DESC_L2PTR_SHIFT 6
227#define STRTAB_L1_DESC_L2PTR_MASK 0x3ffffffffffUL
228
229#define STRTAB_STE_DWORDS 8
230#define STRTAB_STE_0_V (1UL << 0)
231#define STRTAB_STE_0_CFG_SHIFT 1
232#define STRTAB_STE_0_CFG_MASK 0x7UL
233#define STRTAB_STE_0_CFG_ABORT (0UL << STRTAB_STE_0_CFG_SHIFT)
234#define STRTAB_STE_0_CFG_BYPASS (4UL << STRTAB_STE_0_CFG_SHIFT)
235#define STRTAB_STE_0_CFG_S1_TRANS (5UL << STRTAB_STE_0_CFG_SHIFT)
236#define STRTAB_STE_0_CFG_S2_TRANS (6UL << STRTAB_STE_0_CFG_SHIFT)
237
238#define STRTAB_STE_0_S1FMT_SHIFT 4
239#define STRTAB_STE_0_S1FMT_LINEAR (0UL << STRTAB_STE_0_S1FMT_SHIFT)
240#define STRTAB_STE_0_S1CTXPTR_SHIFT 6
241#define STRTAB_STE_0_S1CTXPTR_MASK 0x3ffffffffffUL
242#define STRTAB_STE_0_S1CDMAX_SHIFT 59
243#define STRTAB_STE_0_S1CDMAX_MASK 0x1fUL
244
245#define STRTAB_STE_1_S1C_CACHE_NC 0UL
246#define STRTAB_STE_1_S1C_CACHE_WBRA 1UL
247#define STRTAB_STE_1_S1C_CACHE_WT 2UL
248#define STRTAB_STE_1_S1C_CACHE_WB 3UL
249#define STRTAB_STE_1_S1C_SH_NSH 0UL
250#define STRTAB_STE_1_S1C_SH_OSH 2UL
251#define STRTAB_STE_1_S1C_SH_ISH 3UL
252#define STRTAB_STE_1_S1CIR_SHIFT 2
253#define STRTAB_STE_1_S1COR_SHIFT 4
254#define STRTAB_STE_1_S1CSH_SHIFT 6
255
256#define STRTAB_STE_1_S1STALLD (1UL << 27)
257
258#define STRTAB_STE_1_EATS_ABT 0UL
259#define STRTAB_STE_1_EATS_TRANS 1UL
260#define STRTAB_STE_1_EATS_S1CHK 2UL
261#define STRTAB_STE_1_EATS_SHIFT 28
262
263#define STRTAB_STE_1_STRW_NSEL1 0UL
264#define STRTAB_STE_1_STRW_EL2 2UL
265#define STRTAB_STE_1_STRW_SHIFT 30
266
Will Deacona0eacd82015-11-18 18:15:51 +0000267#define STRTAB_STE_1_SHCFG_INCOMING 1UL
268#define STRTAB_STE_1_SHCFG_SHIFT 44
269
Robin Murphy95fa99a2016-09-12 17:13:47 +0100270#define STRTAB_STE_1_PRIVCFG_UNPRIV 2UL
271#define STRTAB_STE_1_PRIVCFG_SHIFT 48
272
Will Deacon48ec83b2015-05-27 17:25:59 +0100273#define STRTAB_STE_2_S2VMID_SHIFT 0
274#define STRTAB_STE_2_S2VMID_MASK 0xffffUL
275#define STRTAB_STE_2_VTCR_SHIFT 32
276#define STRTAB_STE_2_VTCR_MASK 0x7ffffUL
277#define STRTAB_STE_2_S2AA64 (1UL << 51)
278#define STRTAB_STE_2_S2ENDI (1UL << 52)
279#define STRTAB_STE_2_S2PTW (1UL << 54)
280#define STRTAB_STE_2_S2R (1UL << 58)
281
282#define STRTAB_STE_3_S2TTB_SHIFT 4
283#define STRTAB_STE_3_S2TTB_MASK 0xfffffffffffUL
284
285/* Context descriptor (stage-1 only) */
286#define CTXDESC_CD_DWORDS 8
287#define CTXDESC_CD_0_TCR_T0SZ_SHIFT 0
288#define ARM64_TCR_T0SZ_SHIFT 0
289#define ARM64_TCR_T0SZ_MASK 0x1fUL
290#define CTXDESC_CD_0_TCR_TG0_SHIFT 6
291#define ARM64_TCR_TG0_SHIFT 14
292#define ARM64_TCR_TG0_MASK 0x3UL
293#define CTXDESC_CD_0_TCR_IRGN0_SHIFT 8
Zhen Lei5d58c622015-06-26 09:32:59 +0100294#define ARM64_TCR_IRGN0_SHIFT 8
Will Deacon48ec83b2015-05-27 17:25:59 +0100295#define ARM64_TCR_IRGN0_MASK 0x3UL
296#define CTXDESC_CD_0_TCR_ORGN0_SHIFT 10
Zhen Lei5d58c622015-06-26 09:32:59 +0100297#define ARM64_TCR_ORGN0_SHIFT 10
Will Deacon48ec83b2015-05-27 17:25:59 +0100298#define ARM64_TCR_ORGN0_MASK 0x3UL
299#define CTXDESC_CD_0_TCR_SH0_SHIFT 12
300#define ARM64_TCR_SH0_SHIFT 12
301#define ARM64_TCR_SH0_MASK 0x3UL
302#define CTXDESC_CD_0_TCR_EPD0_SHIFT 14
303#define ARM64_TCR_EPD0_SHIFT 7
304#define ARM64_TCR_EPD0_MASK 0x1UL
305#define CTXDESC_CD_0_TCR_EPD1_SHIFT 30
306#define ARM64_TCR_EPD1_SHIFT 23
307#define ARM64_TCR_EPD1_MASK 0x1UL
308
309#define CTXDESC_CD_0_ENDI (1UL << 15)
310#define CTXDESC_CD_0_V (1UL << 31)
311
312#define CTXDESC_CD_0_TCR_IPS_SHIFT 32
313#define ARM64_TCR_IPS_SHIFT 32
314#define ARM64_TCR_IPS_MASK 0x7UL
315#define CTXDESC_CD_0_TCR_TBI0_SHIFT 38
316#define ARM64_TCR_TBI0_SHIFT 37
317#define ARM64_TCR_TBI0_MASK 0x1UL
318
319#define CTXDESC_CD_0_AA64 (1UL << 41)
320#define CTXDESC_CD_0_R (1UL << 45)
321#define CTXDESC_CD_0_A (1UL << 46)
322#define CTXDESC_CD_0_ASET_SHIFT 47
323#define CTXDESC_CD_0_ASET_SHARED (0UL << CTXDESC_CD_0_ASET_SHIFT)
324#define CTXDESC_CD_0_ASET_PRIVATE (1UL << CTXDESC_CD_0_ASET_SHIFT)
325#define CTXDESC_CD_0_ASID_SHIFT 48
326#define CTXDESC_CD_0_ASID_MASK 0xffffUL
327
328#define CTXDESC_CD_1_TTB0_SHIFT 4
329#define CTXDESC_CD_1_TTB0_MASK 0xfffffffffffUL
330
331#define CTXDESC_CD_3_MAIR_SHIFT 0
332
333/* Convert between AArch64 (CPU) TCR format and SMMU CD format */
334#define ARM_SMMU_TCR2CD(tcr, fld) \
335 (((tcr) >> ARM64_TCR_##fld##_SHIFT & ARM64_TCR_##fld##_MASK) \
336 << CTXDESC_CD_0_TCR_##fld##_SHIFT)
337
338/* Command queue */
339#define CMDQ_ENT_DWORDS 2
340#define CMDQ_MAX_SZ_SHIFT 8
341
342#define CMDQ_ERR_SHIFT 24
343#define CMDQ_ERR_MASK 0x7f
344#define CMDQ_ERR_CERROR_NONE_IDX 0
345#define CMDQ_ERR_CERROR_ILL_IDX 1
346#define CMDQ_ERR_CERROR_ABT_IDX 2
347
348#define CMDQ_0_OP_SHIFT 0
349#define CMDQ_0_OP_MASK 0xffUL
350#define CMDQ_0_SSV (1UL << 11)
351
352#define CMDQ_PREFETCH_0_SID_SHIFT 32
353#define CMDQ_PREFETCH_1_SIZE_SHIFT 0
354#define CMDQ_PREFETCH_1_ADDR_MASK ~0xfffUL
355
356#define CMDQ_CFGI_0_SID_SHIFT 32
357#define CMDQ_CFGI_0_SID_MASK 0xffffffffUL
358#define CMDQ_CFGI_1_LEAF (1UL << 0)
359#define CMDQ_CFGI_1_RANGE_SHIFT 0
360#define CMDQ_CFGI_1_RANGE_MASK 0x1fUL
361
362#define CMDQ_TLBI_0_VMID_SHIFT 32
363#define CMDQ_TLBI_0_ASID_SHIFT 48
364#define CMDQ_TLBI_1_LEAF (1UL << 0)
Will Deacon1c27df12015-09-18 16:12:56 +0100365#define CMDQ_TLBI_1_VA_MASK ~0xfffUL
366#define CMDQ_TLBI_1_IPA_MASK 0xfffffffff000UL
Will Deacon48ec83b2015-05-27 17:25:59 +0100367
368#define CMDQ_PRI_0_SSID_SHIFT 12
369#define CMDQ_PRI_0_SSID_MASK 0xfffffUL
370#define CMDQ_PRI_0_SID_SHIFT 32
371#define CMDQ_PRI_0_SID_MASK 0xffffffffUL
372#define CMDQ_PRI_1_GRPID_SHIFT 0
373#define CMDQ_PRI_1_GRPID_MASK 0x1ffUL
374#define CMDQ_PRI_1_RESP_SHIFT 12
375#define CMDQ_PRI_1_RESP_DENY (0UL << CMDQ_PRI_1_RESP_SHIFT)
376#define CMDQ_PRI_1_RESP_FAIL (1UL << CMDQ_PRI_1_RESP_SHIFT)
377#define CMDQ_PRI_1_RESP_SUCC (2UL << CMDQ_PRI_1_RESP_SHIFT)
378
379#define CMDQ_SYNC_0_CS_SHIFT 12
380#define CMDQ_SYNC_0_CS_NONE (0UL << CMDQ_SYNC_0_CS_SHIFT)
381#define CMDQ_SYNC_0_CS_SEV (2UL << CMDQ_SYNC_0_CS_SHIFT)
382
383/* Event queue */
384#define EVTQ_ENT_DWORDS 4
385#define EVTQ_MAX_SZ_SHIFT 7
386
387#define EVTQ_0_ID_SHIFT 0
388#define EVTQ_0_ID_MASK 0xffUL
389
390/* PRI queue */
391#define PRIQ_ENT_DWORDS 2
392#define PRIQ_MAX_SZ_SHIFT 8
393
394#define PRIQ_0_SID_SHIFT 0
395#define PRIQ_0_SID_MASK 0xffffffffUL
396#define PRIQ_0_SSID_SHIFT 32
397#define PRIQ_0_SSID_MASK 0xfffffUL
Will Deacon48ec83b2015-05-27 17:25:59 +0100398#define PRIQ_0_PERM_PRIV (1UL << 58)
399#define PRIQ_0_PERM_EXEC (1UL << 59)
400#define PRIQ_0_PERM_READ (1UL << 60)
401#define PRIQ_0_PERM_WRITE (1UL << 61)
402#define PRIQ_0_PRG_LAST (1UL << 62)
403#define PRIQ_0_SSID_V (1UL << 63)
404
405#define PRIQ_1_PRG_IDX_SHIFT 0
406#define PRIQ_1_PRG_IDX_MASK 0x1ffUL
407#define PRIQ_1_ADDR_SHIFT 12
408#define PRIQ_1_ADDR_MASK 0xfffffffffffffUL
409
410/* High-level queue structures */
411#define ARM_SMMU_POLL_TIMEOUT_US 100
412
413static bool disable_bypass;
414module_param_named(disable_bypass, disable_bypass, bool, S_IRUGO);
415MODULE_PARM_DESC(disable_bypass,
416 "Disable bypass streams such that incoming transactions from devices that are not attached to an iommu domain will report an abort back to the device and will not be allowed to pass through the SMMU.");
417
418enum pri_resp {
419 PRI_RESP_DENY,
420 PRI_RESP_FAIL,
421 PRI_RESP_SUCC,
422};
423
Marc Zyngier166bdbd2015-10-13 18:32:30 +0100424enum arm_smmu_msi_index {
425 EVTQ_MSI_INDEX,
426 GERROR_MSI_INDEX,
427 PRIQ_MSI_INDEX,
428 ARM_SMMU_MAX_MSIS,
429};
430
431static phys_addr_t arm_smmu_msi_cfg[ARM_SMMU_MAX_MSIS][3] = {
432 [EVTQ_MSI_INDEX] = {
433 ARM_SMMU_EVTQ_IRQ_CFG0,
434 ARM_SMMU_EVTQ_IRQ_CFG1,
435 ARM_SMMU_EVTQ_IRQ_CFG2,
436 },
437 [GERROR_MSI_INDEX] = {
438 ARM_SMMU_GERROR_IRQ_CFG0,
439 ARM_SMMU_GERROR_IRQ_CFG1,
440 ARM_SMMU_GERROR_IRQ_CFG2,
441 },
442 [PRIQ_MSI_INDEX] = {
443 ARM_SMMU_PRIQ_IRQ_CFG0,
444 ARM_SMMU_PRIQ_IRQ_CFG1,
445 ARM_SMMU_PRIQ_IRQ_CFG2,
446 },
447};
448
Will Deacon48ec83b2015-05-27 17:25:59 +0100449struct arm_smmu_cmdq_ent {
450 /* Common fields */
451 u8 opcode;
452 bool substream_valid;
453
454 /* Command-specific fields */
455 union {
456 #define CMDQ_OP_PREFETCH_CFG 0x1
457 struct {
458 u32 sid;
459 u8 size;
460 u64 addr;
461 } prefetch;
462
463 #define CMDQ_OP_CFGI_STE 0x3
464 #define CMDQ_OP_CFGI_ALL 0x4
465 struct {
466 u32 sid;
467 union {
468 bool leaf;
469 u8 span;
470 };
471 } cfgi;
472
473 #define CMDQ_OP_TLBI_NH_ASID 0x11
474 #define CMDQ_OP_TLBI_NH_VA 0x12
475 #define CMDQ_OP_TLBI_EL2_ALL 0x20
476 #define CMDQ_OP_TLBI_S12_VMALL 0x28
477 #define CMDQ_OP_TLBI_S2_IPA 0x2a
478 #define CMDQ_OP_TLBI_NSNH_ALL 0x30
479 struct {
480 u16 asid;
481 u16 vmid;
482 bool leaf;
483 u64 addr;
484 } tlbi;
485
486 #define CMDQ_OP_PRI_RESP 0x41
487 struct {
488 u32 sid;
489 u32 ssid;
490 u16 grpid;
491 enum pri_resp resp;
492 } pri;
493
494 #define CMDQ_OP_CMD_SYNC 0x46
495 };
496};
497
498struct arm_smmu_queue {
499 int irq; /* Wired interrupt */
500
501 __le64 *base;
502 dma_addr_t base_dma;
503 u64 q_base;
504
505 size_t ent_dwords;
506 u32 max_n_shift;
507 u32 prod;
508 u32 cons;
509
510 u32 __iomem *prod_reg;
511 u32 __iomem *cons_reg;
512};
513
514struct arm_smmu_cmdq {
515 struct arm_smmu_queue q;
516 spinlock_t lock;
517};
518
519struct arm_smmu_evtq {
520 struct arm_smmu_queue q;
521 u32 max_stalls;
522};
523
524struct arm_smmu_priq {
525 struct arm_smmu_queue q;
526};
527
528/* High-level stream table and context descriptor structures */
529struct arm_smmu_strtab_l1_desc {
530 u8 span;
531
532 __le64 *l2ptr;
533 dma_addr_t l2ptr_dma;
534};
535
536struct arm_smmu_s1_cfg {
537 __le64 *cdptr;
538 dma_addr_t cdptr_dma;
539
540 struct arm_smmu_ctx_desc {
541 u16 asid;
542 u64 ttbr;
543 u64 tcr;
544 u64 mair;
545 } cd;
546};
547
548struct arm_smmu_s2_cfg {
549 u16 vmid;
550 u64 vttbr;
551 u64 vtcr;
552};
553
554struct arm_smmu_strtab_ent {
555 bool valid;
556
557 bool bypass; /* Overrides s1/s2 config */
558 struct arm_smmu_s1_cfg *s1_cfg;
559 struct arm_smmu_s2_cfg *s2_cfg;
560};
561
562struct arm_smmu_strtab_cfg {
563 __le64 *strtab;
564 dma_addr_t strtab_dma;
565 struct arm_smmu_strtab_l1_desc *l1_desc;
566 unsigned int num_l1_ents;
567
568 u64 strtab_base;
569 u32 strtab_base_cfg;
570};
571
572/* An SMMUv3 instance */
573struct arm_smmu_device {
574 struct device *dev;
575 void __iomem *base;
576
577#define ARM_SMMU_FEAT_2_LVL_STRTAB (1 << 0)
578#define ARM_SMMU_FEAT_2_LVL_CDTAB (1 << 1)
579#define ARM_SMMU_FEAT_TT_LE (1 << 2)
580#define ARM_SMMU_FEAT_TT_BE (1 << 3)
581#define ARM_SMMU_FEAT_PRI (1 << 4)
582#define ARM_SMMU_FEAT_ATS (1 << 5)
583#define ARM_SMMU_FEAT_SEV (1 << 6)
584#define ARM_SMMU_FEAT_MSI (1 << 7)
585#define ARM_SMMU_FEAT_COHERENCY (1 << 8)
586#define ARM_SMMU_FEAT_TRANS_S1 (1 << 9)
587#define ARM_SMMU_FEAT_TRANS_S2 (1 << 10)
588#define ARM_SMMU_FEAT_STALLS (1 << 11)
589#define ARM_SMMU_FEAT_HYP (1 << 12)
590 u32 features;
591
Zhen Lei5e929462015-07-07 04:30:18 +0100592#define ARM_SMMU_OPT_SKIP_PREFETCH (1 << 0)
593 u32 options;
594
Will Deacon48ec83b2015-05-27 17:25:59 +0100595 struct arm_smmu_cmdq cmdq;
596 struct arm_smmu_evtq evtq;
597 struct arm_smmu_priq priq;
598
599 int gerr_irq;
600
601 unsigned long ias; /* IPA */
602 unsigned long oas; /* PA */
Robin Murphyd5466352016-05-09 17:20:09 +0100603 unsigned long pgsize_bitmap;
Will Deacon48ec83b2015-05-27 17:25:59 +0100604
605#define ARM_SMMU_MAX_ASIDS (1 << 16)
606 unsigned int asid_bits;
607 DECLARE_BITMAP(asid_map, ARM_SMMU_MAX_ASIDS);
608
609#define ARM_SMMU_MAX_VMIDS (1 << 16)
610 unsigned int vmid_bits;
611 DECLARE_BITMAP(vmid_map, ARM_SMMU_MAX_VMIDS);
612
613 unsigned int ssid_bits;
614 unsigned int sid_bits;
615
616 struct arm_smmu_strtab_cfg strtab_cfg;
Will Deacon48ec83b2015-05-27 17:25:59 +0100617};
618
Robin Murphy8f785152016-09-12 17:13:45 +0100619/* SMMU private data for each master */
620struct arm_smmu_master_data {
Will Deacon48ec83b2015-05-27 17:25:59 +0100621 struct arm_smmu_device *smmu;
Will Deacon48ec83b2015-05-27 17:25:59 +0100622 struct arm_smmu_strtab_ent ste;
623};
624
625/* SMMU private data for an IOMMU domain */
626enum arm_smmu_domain_stage {
627 ARM_SMMU_DOMAIN_S1 = 0,
628 ARM_SMMU_DOMAIN_S2,
629 ARM_SMMU_DOMAIN_NESTED,
630};
631
632struct arm_smmu_domain {
633 struct arm_smmu_device *smmu;
634 struct mutex init_mutex; /* Protects smmu pointer */
635
636 struct io_pgtable_ops *pgtbl_ops;
637 spinlock_t pgtbl_lock;
638
639 enum arm_smmu_domain_stage stage;
640 union {
641 struct arm_smmu_s1_cfg s1_cfg;
642 struct arm_smmu_s2_cfg s2_cfg;
643 };
644
645 struct iommu_domain domain;
646};
647
Zhen Lei5e929462015-07-07 04:30:18 +0100648struct arm_smmu_option_prop {
649 u32 opt;
650 const char *prop;
651};
652
653static struct arm_smmu_option_prop arm_smmu_options[] = {
654 { ARM_SMMU_OPT_SKIP_PREFETCH, "hisilicon,broken-prefetch-cmd" },
655 { 0, NULL},
656};
657
Will Deacon48ec83b2015-05-27 17:25:59 +0100658static struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
659{
660 return container_of(dom, struct arm_smmu_domain, domain);
661}
662
Zhen Lei5e929462015-07-07 04:30:18 +0100663static void parse_driver_options(struct arm_smmu_device *smmu)
664{
665 int i = 0;
666
667 do {
668 if (of_property_read_bool(smmu->dev->of_node,
669 arm_smmu_options[i].prop)) {
670 smmu->options |= arm_smmu_options[i].opt;
671 dev_notice(smmu->dev, "option %s\n",
672 arm_smmu_options[i].prop);
673 }
674 } while (arm_smmu_options[++i].opt);
675}
676
Will Deacon48ec83b2015-05-27 17:25:59 +0100677/* Low-level queue manipulation functions */
678static bool queue_full(struct arm_smmu_queue *q)
679{
680 return Q_IDX(q, q->prod) == Q_IDX(q, q->cons) &&
681 Q_WRP(q, q->prod) != Q_WRP(q, q->cons);
682}
683
684static bool queue_empty(struct arm_smmu_queue *q)
685{
686 return Q_IDX(q, q->prod) == Q_IDX(q, q->cons) &&
687 Q_WRP(q, q->prod) == Q_WRP(q, q->cons);
688}
689
690static void queue_sync_cons(struct arm_smmu_queue *q)
691{
692 q->cons = readl_relaxed(q->cons_reg);
693}
694
695static void queue_inc_cons(struct arm_smmu_queue *q)
696{
697 u32 cons = (Q_WRP(q, q->cons) | Q_IDX(q, q->cons)) + 1;
698
699 q->cons = Q_OVF(q, q->cons) | Q_WRP(q, cons) | Q_IDX(q, cons);
700 writel(q->cons, q->cons_reg);
701}
702
703static int queue_sync_prod(struct arm_smmu_queue *q)
704{
705 int ret = 0;
706 u32 prod = readl_relaxed(q->prod_reg);
707
708 if (Q_OVF(q, prod) != Q_OVF(q, q->prod))
709 ret = -EOVERFLOW;
710
711 q->prod = prod;
712 return ret;
713}
714
715static void queue_inc_prod(struct arm_smmu_queue *q)
716{
717 u32 prod = (Q_WRP(q, q->prod) | Q_IDX(q, q->prod)) + 1;
718
719 q->prod = Q_OVF(q, q->prod) | Q_WRP(q, prod) | Q_IDX(q, prod);
720 writel(q->prod, q->prod_reg);
721}
722
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100723/*
724 * Wait for the SMMU to consume items. If drain is true, wait until the queue
725 * is empty. Otherwise, wait until there is at least one free slot.
726 */
727static int queue_poll_cons(struct arm_smmu_queue *q, bool drain, bool wfe)
Will Deacon48ec83b2015-05-27 17:25:59 +0100728{
729 ktime_t timeout = ktime_add_us(ktime_get(), ARM_SMMU_POLL_TIMEOUT_US);
730
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100731 while (queue_sync_cons(q), (drain ? !queue_empty(q) : queue_full(q))) {
Will Deacon48ec83b2015-05-27 17:25:59 +0100732 if (ktime_compare(ktime_get(), timeout) > 0)
733 return -ETIMEDOUT;
734
735 if (wfe) {
736 wfe();
737 } else {
738 cpu_relax();
739 udelay(1);
740 }
741 }
742
743 return 0;
744}
745
746static void queue_write(__le64 *dst, u64 *src, size_t n_dwords)
747{
748 int i;
749
750 for (i = 0; i < n_dwords; ++i)
751 *dst++ = cpu_to_le64(*src++);
752}
753
754static int queue_insert_raw(struct arm_smmu_queue *q, u64 *ent)
755{
756 if (queue_full(q))
757 return -ENOSPC;
758
759 queue_write(Q_ENT(q, q->prod), ent, q->ent_dwords);
760 queue_inc_prod(q);
761 return 0;
762}
763
764static void queue_read(__le64 *dst, u64 *src, size_t n_dwords)
765{
766 int i;
767
768 for (i = 0; i < n_dwords; ++i)
769 *dst++ = le64_to_cpu(*src++);
770}
771
772static int queue_remove_raw(struct arm_smmu_queue *q, u64 *ent)
773{
774 if (queue_empty(q))
775 return -EAGAIN;
776
777 queue_read(ent, Q_ENT(q, q->cons), q->ent_dwords);
778 queue_inc_cons(q);
779 return 0;
780}
781
782/* High-level queue accessors */
783static int arm_smmu_cmdq_build_cmd(u64 *cmd, struct arm_smmu_cmdq_ent *ent)
784{
785 memset(cmd, 0, CMDQ_ENT_DWORDS << 3);
786 cmd[0] |= (ent->opcode & CMDQ_0_OP_MASK) << CMDQ_0_OP_SHIFT;
787
788 switch (ent->opcode) {
789 case CMDQ_OP_TLBI_EL2_ALL:
790 case CMDQ_OP_TLBI_NSNH_ALL:
791 break;
792 case CMDQ_OP_PREFETCH_CFG:
793 cmd[0] |= (u64)ent->prefetch.sid << CMDQ_PREFETCH_0_SID_SHIFT;
794 cmd[1] |= ent->prefetch.size << CMDQ_PREFETCH_1_SIZE_SHIFT;
795 cmd[1] |= ent->prefetch.addr & CMDQ_PREFETCH_1_ADDR_MASK;
796 break;
797 case CMDQ_OP_CFGI_STE:
798 cmd[0] |= (u64)ent->cfgi.sid << CMDQ_CFGI_0_SID_SHIFT;
799 cmd[1] |= ent->cfgi.leaf ? CMDQ_CFGI_1_LEAF : 0;
800 break;
801 case CMDQ_OP_CFGI_ALL:
802 /* Cover the entire SID range */
803 cmd[1] |= CMDQ_CFGI_1_RANGE_MASK << CMDQ_CFGI_1_RANGE_SHIFT;
804 break;
805 case CMDQ_OP_TLBI_NH_VA:
806 cmd[0] |= (u64)ent->tlbi.asid << CMDQ_TLBI_0_ASID_SHIFT;
Will Deacon1c27df12015-09-18 16:12:56 +0100807 cmd[1] |= ent->tlbi.leaf ? CMDQ_TLBI_1_LEAF : 0;
808 cmd[1] |= ent->tlbi.addr & CMDQ_TLBI_1_VA_MASK;
809 break;
Will Deacon48ec83b2015-05-27 17:25:59 +0100810 case CMDQ_OP_TLBI_S2_IPA:
811 cmd[0] |= (u64)ent->tlbi.vmid << CMDQ_TLBI_0_VMID_SHIFT;
812 cmd[1] |= ent->tlbi.leaf ? CMDQ_TLBI_1_LEAF : 0;
Will Deacon1c27df12015-09-18 16:12:56 +0100813 cmd[1] |= ent->tlbi.addr & CMDQ_TLBI_1_IPA_MASK;
Will Deacon48ec83b2015-05-27 17:25:59 +0100814 break;
815 case CMDQ_OP_TLBI_NH_ASID:
816 cmd[0] |= (u64)ent->tlbi.asid << CMDQ_TLBI_0_ASID_SHIFT;
817 /* Fallthrough */
818 case CMDQ_OP_TLBI_S12_VMALL:
819 cmd[0] |= (u64)ent->tlbi.vmid << CMDQ_TLBI_0_VMID_SHIFT;
820 break;
821 case CMDQ_OP_PRI_RESP:
822 cmd[0] |= ent->substream_valid ? CMDQ_0_SSV : 0;
823 cmd[0] |= ent->pri.ssid << CMDQ_PRI_0_SSID_SHIFT;
824 cmd[0] |= (u64)ent->pri.sid << CMDQ_PRI_0_SID_SHIFT;
825 cmd[1] |= ent->pri.grpid << CMDQ_PRI_1_GRPID_SHIFT;
826 switch (ent->pri.resp) {
827 case PRI_RESP_DENY:
828 cmd[1] |= CMDQ_PRI_1_RESP_DENY;
829 break;
830 case PRI_RESP_FAIL:
831 cmd[1] |= CMDQ_PRI_1_RESP_FAIL;
832 break;
833 case PRI_RESP_SUCC:
834 cmd[1] |= CMDQ_PRI_1_RESP_SUCC;
835 break;
836 default:
837 return -EINVAL;
838 }
839 break;
840 case CMDQ_OP_CMD_SYNC:
841 cmd[0] |= CMDQ_SYNC_0_CS_SEV;
842 break;
843 default:
844 return -ENOENT;
845 }
846
847 return 0;
848}
849
850static void arm_smmu_cmdq_skip_err(struct arm_smmu_device *smmu)
851{
852 static const char *cerror_str[] = {
853 [CMDQ_ERR_CERROR_NONE_IDX] = "No error",
854 [CMDQ_ERR_CERROR_ILL_IDX] = "Illegal command",
855 [CMDQ_ERR_CERROR_ABT_IDX] = "Abort on command fetch",
856 };
857
858 int i;
859 u64 cmd[CMDQ_ENT_DWORDS];
860 struct arm_smmu_queue *q = &smmu->cmdq.q;
861 u32 cons = readl_relaxed(q->cons_reg);
862 u32 idx = cons >> CMDQ_ERR_SHIFT & CMDQ_ERR_MASK;
863 struct arm_smmu_cmdq_ent cmd_sync = {
864 .opcode = CMDQ_OP_CMD_SYNC,
865 };
866
867 dev_err(smmu->dev, "CMDQ error (cons 0x%08x): %s\n", cons,
Will Deacona0d5c042015-12-04 12:00:29 +0000868 idx < ARRAY_SIZE(cerror_str) ? cerror_str[idx] : "Unknown");
Will Deacon48ec83b2015-05-27 17:25:59 +0100869
870 switch (idx) {
Will Deacon48ec83b2015-05-27 17:25:59 +0100871 case CMDQ_ERR_CERROR_ABT_IDX:
872 dev_err(smmu->dev, "retrying command fetch\n");
873 case CMDQ_ERR_CERROR_NONE_IDX:
874 return;
Will Deacona0d5c042015-12-04 12:00:29 +0000875 case CMDQ_ERR_CERROR_ILL_IDX:
876 /* Fallthrough */
877 default:
878 break;
Will Deacon48ec83b2015-05-27 17:25:59 +0100879 }
880
881 /*
882 * We may have concurrent producers, so we need to be careful
883 * not to touch any of the shadow cmdq state.
884 */
Will Deaconaea20372016-07-29 11:15:37 +0100885 queue_read(cmd, Q_ENT(q, cons), q->ent_dwords);
Will Deacon48ec83b2015-05-27 17:25:59 +0100886 dev_err(smmu->dev, "skipping command in error state:\n");
887 for (i = 0; i < ARRAY_SIZE(cmd); ++i)
888 dev_err(smmu->dev, "\t0x%016llx\n", (unsigned long long)cmd[i]);
889
890 /* Convert the erroneous command into a CMD_SYNC */
891 if (arm_smmu_cmdq_build_cmd(cmd, &cmd_sync)) {
892 dev_err(smmu->dev, "failed to convert to CMD_SYNC\n");
893 return;
894 }
895
Will Deaconaea20372016-07-29 11:15:37 +0100896 queue_write(Q_ENT(q, cons), cmd, q->ent_dwords);
Will Deacon48ec83b2015-05-27 17:25:59 +0100897}
898
899static void arm_smmu_cmdq_issue_cmd(struct arm_smmu_device *smmu,
900 struct arm_smmu_cmdq_ent *ent)
901{
Will Deacon48ec83b2015-05-27 17:25:59 +0100902 u64 cmd[CMDQ_ENT_DWORDS];
Will Deacon8ded2902016-09-09 14:33:59 +0100903 unsigned long flags;
Will Deacon48ec83b2015-05-27 17:25:59 +0100904 bool wfe = !!(smmu->features & ARM_SMMU_FEAT_SEV);
905 struct arm_smmu_queue *q = &smmu->cmdq.q;
906
907 if (arm_smmu_cmdq_build_cmd(cmd, ent)) {
908 dev_warn(smmu->dev, "ignoring unknown CMDQ opcode 0x%x\n",
909 ent->opcode);
910 return;
911 }
912
Will Deacon8ded2902016-09-09 14:33:59 +0100913 spin_lock_irqsave(&smmu->cmdq.lock, flags);
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100914 while (queue_insert_raw(q, cmd) == -ENOSPC) {
915 if (queue_poll_cons(q, false, wfe))
Will Deacon48ec83b2015-05-27 17:25:59 +0100916 dev_err_ratelimited(smmu->dev, "CMDQ timeout\n");
917 }
918
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100919 if (ent->opcode == CMDQ_OP_CMD_SYNC && queue_poll_cons(q, true, wfe))
Will Deacon48ec83b2015-05-27 17:25:59 +0100920 dev_err_ratelimited(smmu->dev, "CMD_SYNC timeout\n");
Will Deacon8ded2902016-09-09 14:33:59 +0100921 spin_unlock_irqrestore(&smmu->cmdq.lock, flags);
Will Deacon48ec83b2015-05-27 17:25:59 +0100922}
923
924/* Context descriptor manipulation functions */
925static u64 arm_smmu_cpu_tcr_to_cd(u64 tcr)
926{
927 u64 val = 0;
928
929 /* Repack the TCR. Just care about TTBR0 for now */
930 val |= ARM_SMMU_TCR2CD(tcr, T0SZ);
931 val |= ARM_SMMU_TCR2CD(tcr, TG0);
932 val |= ARM_SMMU_TCR2CD(tcr, IRGN0);
933 val |= ARM_SMMU_TCR2CD(tcr, ORGN0);
934 val |= ARM_SMMU_TCR2CD(tcr, SH0);
935 val |= ARM_SMMU_TCR2CD(tcr, EPD0);
936 val |= ARM_SMMU_TCR2CD(tcr, EPD1);
937 val |= ARM_SMMU_TCR2CD(tcr, IPS);
938 val |= ARM_SMMU_TCR2CD(tcr, TBI0);
939
940 return val;
941}
942
943static void arm_smmu_write_ctx_desc(struct arm_smmu_device *smmu,
944 struct arm_smmu_s1_cfg *cfg)
945{
946 u64 val;
947
948 /*
949 * We don't need to issue any invalidation here, as we'll invalidate
950 * the STE when installing the new entry anyway.
951 */
952 val = arm_smmu_cpu_tcr_to_cd(cfg->cd.tcr) |
953#ifdef __BIG_ENDIAN
954 CTXDESC_CD_0_ENDI |
955#endif
956 CTXDESC_CD_0_R | CTXDESC_CD_0_A | CTXDESC_CD_0_ASET_PRIVATE |
957 CTXDESC_CD_0_AA64 | (u64)cfg->cd.asid << CTXDESC_CD_0_ASID_SHIFT |
958 CTXDESC_CD_0_V;
959 cfg->cdptr[0] = cpu_to_le64(val);
960
961 val = cfg->cd.ttbr & CTXDESC_CD_1_TTB0_MASK << CTXDESC_CD_1_TTB0_SHIFT;
962 cfg->cdptr[1] = cpu_to_le64(val);
963
964 cfg->cdptr[3] = cpu_to_le64(cfg->cd.mair << CTXDESC_CD_3_MAIR_SHIFT);
965}
966
967/* Stream table manipulation functions */
968static void
969arm_smmu_write_strtab_l1_desc(__le64 *dst, struct arm_smmu_strtab_l1_desc *desc)
970{
971 u64 val = 0;
972
973 val |= (desc->span & STRTAB_L1_DESC_SPAN_MASK)
974 << STRTAB_L1_DESC_SPAN_SHIFT;
975 val |= desc->l2ptr_dma &
976 STRTAB_L1_DESC_L2PTR_MASK << STRTAB_L1_DESC_L2PTR_SHIFT;
977
978 *dst = cpu_to_le64(val);
979}
980
981static void arm_smmu_sync_ste_for_sid(struct arm_smmu_device *smmu, u32 sid)
982{
983 struct arm_smmu_cmdq_ent cmd = {
984 .opcode = CMDQ_OP_CFGI_STE,
985 .cfgi = {
986 .sid = sid,
987 .leaf = true,
988 },
989 };
990
991 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
992 cmd.opcode = CMDQ_OP_CMD_SYNC;
993 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
994}
995
996static void arm_smmu_write_strtab_ent(struct arm_smmu_device *smmu, u32 sid,
997 __le64 *dst, struct arm_smmu_strtab_ent *ste)
998{
999 /*
1000 * This is hideously complicated, but we only really care about
1001 * three cases at the moment:
1002 *
1003 * 1. Invalid (all zero) -> bypass (init)
1004 * 2. Bypass -> translation (attach)
1005 * 3. Translation -> bypass (detach)
1006 *
1007 * Given that we can't update the STE atomically and the SMMU
1008 * doesn't read the thing in a defined order, that leaves us
1009 * with the following maintenance requirements:
1010 *
1011 * 1. Update Config, return (init time STEs aren't live)
1012 * 2. Write everything apart from dword 0, sync, write dword 0, sync
1013 * 3. Update Config, sync
1014 */
1015 u64 val = le64_to_cpu(dst[0]);
1016 bool ste_live = false;
1017 struct arm_smmu_cmdq_ent prefetch_cmd = {
1018 .opcode = CMDQ_OP_PREFETCH_CFG,
1019 .prefetch = {
1020 .sid = sid,
1021 },
1022 };
1023
1024 if (val & STRTAB_STE_0_V) {
1025 u64 cfg;
1026
1027 cfg = val & STRTAB_STE_0_CFG_MASK << STRTAB_STE_0_CFG_SHIFT;
1028 switch (cfg) {
1029 case STRTAB_STE_0_CFG_BYPASS:
1030 break;
1031 case STRTAB_STE_0_CFG_S1_TRANS:
1032 case STRTAB_STE_0_CFG_S2_TRANS:
1033 ste_live = true;
1034 break;
Will Deacon5bc0a112016-08-16 14:29:16 +01001035 case STRTAB_STE_0_CFG_ABORT:
1036 if (disable_bypass)
1037 break;
Will Deacon48ec83b2015-05-27 17:25:59 +01001038 default:
1039 BUG(); /* STE corruption */
1040 }
1041 }
1042
1043 /* Nuke the existing Config, as we're going to rewrite it */
1044 val &= ~(STRTAB_STE_0_CFG_MASK << STRTAB_STE_0_CFG_SHIFT);
1045
1046 if (ste->valid)
1047 val |= STRTAB_STE_0_V;
1048 else
1049 val &= ~STRTAB_STE_0_V;
1050
1051 if (ste->bypass) {
1052 val |= disable_bypass ? STRTAB_STE_0_CFG_ABORT
1053 : STRTAB_STE_0_CFG_BYPASS;
1054 dst[0] = cpu_to_le64(val);
Will Deacona0eacd82015-11-18 18:15:51 +00001055 dst[1] = cpu_to_le64(STRTAB_STE_1_SHCFG_INCOMING
1056 << STRTAB_STE_1_SHCFG_SHIFT);
Will Deacon48ec83b2015-05-27 17:25:59 +01001057 dst[2] = 0; /* Nuke the VMID */
1058 if (ste_live)
1059 arm_smmu_sync_ste_for_sid(smmu, sid);
1060 return;
1061 }
1062
1063 if (ste->s1_cfg) {
1064 BUG_ON(ste_live);
1065 dst[1] = cpu_to_le64(
1066 STRTAB_STE_1_S1C_CACHE_WBRA
1067 << STRTAB_STE_1_S1CIR_SHIFT |
1068 STRTAB_STE_1_S1C_CACHE_WBRA
1069 << STRTAB_STE_1_S1COR_SHIFT |
1070 STRTAB_STE_1_S1C_SH_ISH << STRTAB_STE_1_S1CSH_SHIFT |
Will Deacon48ec83b2015-05-27 17:25:59 +01001071#ifdef CONFIG_PCI_ATS
1072 STRTAB_STE_1_EATS_TRANS << STRTAB_STE_1_EATS_SHIFT |
1073#endif
Robin Murphy95fa99a2016-09-12 17:13:47 +01001074 STRTAB_STE_1_STRW_NSEL1 << STRTAB_STE_1_STRW_SHIFT |
1075 STRTAB_STE_1_PRIVCFG_UNPRIV <<
1076 STRTAB_STE_1_PRIVCFG_SHIFT);
Will Deacon48ec83b2015-05-27 17:25:59 +01001077
Prem Mallappa6380be02015-12-14 22:01:23 +05301078 if (smmu->features & ARM_SMMU_FEAT_STALLS)
1079 dst[1] |= cpu_to_le64(STRTAB_STE_1_S1STALLD);
1080
Will Deacon48ec83b2015-05-27 17:25:59 +01001081 val |= (ste->s1_cfg->cdptr_dma & STRTAB_STE_0_S1CTXPTR_MASK
1082 << STRTAB_STE_0_S1CTXPTR_SHIFT) |
1083 STRTAB_STE_0_CFG_S1_TRANS;
1084
1085 }
1086
1087 if (ste->s2_cfg) {
1088 BUG_ON(ste_live);
1089 dst[2] = cpu_to_le64(
1090 ste->s2_cfg->vmid << STRTAB_STE_2_S2VMID_SHIFT |
1091 (ste->s2_cfg->vtcr & STRTAB_STE_2_VTCR_MASK)
1092 << STRTAB_STE_2_VTCR_SHIFT |
1093#ifdef __BIG_ENDIAN
1094 STRTAB_STE_2_S2ENDI |
1095#endif
1096 STRTAB_STE_2_S2PTW | STRTAB_STE_2_S2AA64 |
1097 STRTAB_STE_2_S2R);
1098
1099 dst[3] = cpu_to_le64(ste->s2_cfg->vttbr &
1100 STRTAB_STE_3_S2TTB_MASK << STRTAB_STE_3_S2TTB_SHIFT);
1101
1102 val |= STRTAB_STE_0_CFG_S2_TRANS;
1103 }
1104
1105 arm_smmu_sync_ste_for_sid(smmu, sid);
1106 dst[0] = cpu_to_le64(val);
1107 arm_smmu_sync_ste_for_sid(smmu, sid);
1108
1109 /* It's likely that we'll want to use the new STE soon */
Zhen Lei5e929462015-07-07 04:30:18 +01001110 if (!(smmu->options & ARM_SMMU_OPT_SKIP_PREFETCH))
1111 arm_smmu_cmdq_issue_cmd(smmu, &prefetch_cmd);
Will Deacon48ec83b2015-05-27 17:25:59 +01001112}
1113
1114static void arm_smmu_init_bypass_stes(u64 *strtab, unsigned int nent)
1115{
1116 unsigned int i;
1117 struct arm_smmu_strtab_ent ste = {
1118 .valid = true,
1119 .bypass = true,
1120 };
1121
1122 for (i = 0; i < nent; ++i) {
1123 arm_smmu_write_strtab_ent(NULL, -1, strtab, &ste);
1124 strtab += STRTAB_STE_DWORDS;
1125 }
1126}
1127
1128static int arm_smmu_init_l2_strtab(struct arm_smmu_device *smmu, u32 sid)
1129{
1130 size_t size;
1131 void *strtab;
1132 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
1133 struct arm_smmu_strtab_l1_desc *desc = &cfg->l1_desc[sid >> STRTAB_SPLIT];
1134
1135 if (desc->l2ptr)
1136 return 0;
1137
1138 size = 1 << (STRTAB_SPLIT + ilog2(STRTAB_STE_DWORDS) + 3);
Zhen Lei69146e72015-06-26 09:32:58 +01001139 strtab = &cfg->strtab[(sid >> STRTAB_SPLIT) * STRTAB_L1_DESC_DWORDS];
Will Deacon48ec83b2015-05-27 17:25:59 +01001140
1141 desc->span = STRTAB_SPLIT + 1;
Will Deacon04fa26c2015-10-30 18:12:41 +00001142 desc->l2ptr = dmam_alloc_coherent(smmu->dev, size, &desc->l2ptr_dma,
1143 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01001144 if (!desc->l2ptr) {
1145 dev_err(smmu->dev,
1146 "failed to allocate l2 stream table for SID %u\n",
1147 sid);
1148 return -ENOMEM;
1149 }
1150
1151 arm_smmu_init_bypass_stes(desc->l2ptr, 1 << STRTAB_SPLIT);
1152 arm_smmu_write_strtab_l1_desc(strtab, desc);
1153 return 0;
1154}
1155
1156/* IRQ and event handlers */
1157static irqreturn_t arm_smmu_evtq_thread(int irq, void *dev)
1158{
1159 int i;
1160 struct arm_smmu_device *smmu = dev;
1161 struct arm_smmu_queue *q = &smmu->evtq.q;
1162 u64 evt[EVTQ_ENT_DWORDS];
1163
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001164 do {
1165 while (!queue_remove_raw(q, evt)) {
1166 u8 id = evt[0] >> EVTQ_0_ID_SHIFT & EVTQ_0_ID_MASK;
Will Deacon48ec83b2015-05-27 17:25:59 +01001167
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001168 dev_info(smmu->dev, "event 0x%02x received:\n", id);
1169 for (i = 0; i < ARRAY_SIZE(evt); ++i)
1170 dev_info(smmu->dev, "\t0x%016llx\n",
1171 (unsigned long long)evt[i]);
1172
1173 }
1174
1175 /*
1176 * Not much we can do on overflow, so scream and pretend we're
1177 * trying harder.
1178 */
1179 if (queue_sync_prod(q) == -EOVERFLOW)
1180 dev_err(smmu->dev, "EVTQ overflow detected -- events lost\n");
1181 } while (!queue_empty(q));
Will Deacon48ec83b2015-05-27 17:25:59 +01001182
1183 /* Sync our overflow flag, as we believe we're up to speed */
1184 q->cons = Q_OVF(q, q->prod) | Q_WRP(q, q->cons) | Q_IDX(q, q->cons);
1185 return IRQ_HANDLED;
1186}
1187
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001188static void arm_smmu_handle_ppr(struct arm_smmu_device *smmu, u64 *evt)
Will Deacon48ec83b2015-05-27 17:25:59 +01001189{
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001190 u32 sid, ssid;
1191 u16 grpid;
1192 bool ssv, last;
Will Deacon48ec83b2015-05-27 17:25:59 +01001193
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001194 sid = evt[0] >> PRIQ_0_SID_SHIFT & PRIQ_0_SID_MASK;
1195 ssv = evt[0] & PRIQ_0_SSID_V;
1196 ssid = ssv ? evt[0] >> PRIQ_0_SSID_SHIFT & PRIQ_0_SSID_MASK : 0;
1197 last = evt[0] & PRIQ_0_PRG_LAST;
1198 grpid = evt[1] >> PRIQ_1_PRG_IDX_SHIFT & PRIQ_1_PRG_IDX_MASK;
Will Deacon48ec83b2015-05-27 17:25:59 +01001199
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001200 dev_info(smmu->dev, "unexpected PRI request received:\n");
1201 dev_info(smmu->dev,
1202 "\tsid 0x%08x.0x%05x: [%u%s] %sprivileged %s%s%s access at iova 0x%016llx\n",
1203 sid, ssid, grpid, last ? "L" : "",
1204 evt[0] & PRIQ_0_PERM_PRIV ? "" : "un",
1205 evt[0] & PRIQ_0_PERM_READ ? "R" : "",
1206 evt[0] & PRIQ_0_PERM_WRITE ? "W" : "",
1207 evt[0] & PRIQ_0_PERM_EXEC ? "X" : "",
1208 evt[1] & PRIQ_1_ADDR_MASK << PRIQ_1_ADDR_SHIFT);
1209
1210 if (last) {
1211 struct arm_smmu_cmdq_ent cmd = {
1212 .opcode = CMDQ_OP_PRI_RESP,
1213 .substream_valid = ssv,
1214 .pri = {
1215 .sid = sid,
1216 .ssid = ssid,
1217 .grpid = grpid,
1218 .resp = PRI_RESP_DENY,
1219 },
1220 };
1221
1222 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1223 }
Will Deacon48ec83b2015-05-27 17:25:59 +01001224}
1225
1226static irqreturn_t arm_smmu_priq_thread(int irq, void *dev)
1227{
1228 struct arm_smmu_device *smmu = dev;
1229 struct arm_smmu_queue *q = &smmu->priq.q;
1230 u64 evt[PRIQ_ENT_DWORDS];
1231
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001232 do {
1233 while (!queue_remove_raw(q, evt))
1234 arm_smmu_handle_ppr(smmu, evt);
Will Deacon48ec83b2015-05-27 17:25:59 +01001235
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001236 if (queue_sync_prod(q) == -EOVERFLOW)
1237 dev_err(smmu->dev, "PRIQ overflow detected -- requests lost\n");
1238 } while (!queue_empty(q));
Will Deacon48ec83b2015-05-27 17:25:59 +01001239
1240 /* Sync our overflow flag, as we believe we're up to speed */
1241 q->cons = Q_OVF(q, q->prod) | Q_WRP(q, q->cons) | Q_IDX(q, q->cons);
1242 return IRQ_HANDLED;
1243}
1244
Will Deacon48ec83b2015-05-27 17:25:59 +01001245static irqreturn_t arm_smmu_cmdq_sync_handler(int irq, void *dev)
1246{
1247 /* We don't actually use CMD_SYNC interrupts for anything */
1248 return IRQ_HANDLED;
1249}
1250
1251static int arm_smmu_device_disable(struct arm_smmu_device *smmu);
1252
1253static irqreturn_t arm_smmu_gerror_handler(int irq, void *dev)
1254{
Prem Mallappa324ba102015-12-14 22:01:14 +05301255 u32 gerror, gerrorn, active;
Will Deacon48ec83b2015-05-27 17:25:59 +01001256 struct arm_smmu_device *smmu = dev;
1257
1258 gerror = readl_relaxed(smmu->base + ARM_SMMU_GERROR);
1259 gerrorn = readl_relaxed(smmu->base + ARM_SMMU_GERRORN);
1260
Prem Mallappa324ba102015-12-14 22:01:14 +05301261 active = gerror ^ gerrorn;
1262 if (!(active & GERROR_ERR_MASK))
Will Deacon48ec83b2015-05-27 17:25:59 +01001263 return IRQ_NONE; /* No errors pending */
1264
1265 dev_warn(smmu->dev,
1266 "unexpected global error reported (0x%08x), this could be serious\n",
Prem Mallappa324ba102015-12-14 22:01:14 +05301267 active);
Will Deacon48ec83b2015-05-27 17:25:59 +01001268
Prem Mallappa324ba102015-12-14 22:01:14 +05301269 if (active & GERROR_SFM_ERR) {
Will Deacon48ec83b2015-05-27 17:25:59 +01001270 dev_err(smmu->dev, "device has entered Service Failure Mode!\n");
1271 arm_smmu_device_disable(smmu);
1272 }
1273
Prem Mallappa324ba102015-12-14 22:01:14 +05301274 if (active & GERROR_MSI_GERROR_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001275 dev_warn(smmu->dev, "GERROR MSI write aborted\n");
1276
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001277 if (active & GERROR_MSI_PRIQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001278 dev_warn(smmu->dev, "PRIQ MSI write aborted\n");
Will Deacon48ec83b2015-05-27 17:25:59 +01001279
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001280 if (active & GERROR_MSI_EVTQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001281 dev_warn(smmu->dev, "EVTQ MSI write aborted\n");
Will Deacon48ec83b2015-05-27 17:25:59 +01001282
Prem Mallappa324ba102015-12-14 22:01:14 +05301283 if (active & GERROR_MSI_CMDQ_ABT_ERR) {
Will Deacon48ec83b2015-05-27 17:25:59 +01001284 dev_warn(smmu->dev, "CMDQ MSI write aborted\n");
1285 arm_smmu_cmdq_sync_handler(irq, smmu->dev);
1286 }
1287
Prem Mallappa324ba102015-12-14 22:01:14 +05301288 if (active & GERROR_PRIQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001289 dev_err(smmu->dev, "PRIQ write aborted -- events may have been lost\n");
1290
Prem Mallappa324ba102015-12-14 22:01:14 +05301291 if (active & GERROR_EVTQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001292 dev_err(smmu->dev, "EVTQ write aborted -- events may have been lost\n");
1293
Prem Mallappa324ba102015-12-14 22:01:14 +05301294 if (active & GERROR_CMDQ_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001295 arm_smmu_cmdq_skip_err(smmu);
1296
1297 writel(gerror, smmu->base + ARM_SMMU_GERRORN);
1298 return IRQ_HANDLED;
1299}
1300
1301/* IO_PGTABLE API */
1302static void __arm_smmu_tlb_sync(struct arm_smmu_device *smmu)
1303{
1304 struct arm_smmu_cmdq_ent cmd;
1305
1306 cmd.opcode = CMDQ_OP_CMD_SYNC;
1307 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1308}
1309
1310static void arm_smmu_tlb_sync(void *cookie)
1311{
1312 struct arm_smmu_domain *smmu_domain = cookie;
1313 __arm_smmu_tlb_sync(smmu_domain->smmu);
1314}
1315
1316static void arm_smmu_tlb_inv_context(void *cookie)
1317{
1318 struct arm_smmu_domain *smmu_domain = cookie;
1319 struct arm_smmu_device *smmu = smmu_domain->smmu;
1320 struct arm_smmu_cmdq_ent cmd;
1321
1322 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1323 cmd.opcode = CMDQ_OP_TLBI_NH_ASID;
1324 cmd.tlbi.asid = smmu_domain->s1_cfg.cd.asid;
1325 cmd.tlbi.vmid = 0;
1326 } else {
1327 cmd.opcode = CMDQ_OP_TLBI_S12_VMALL;
1328 cmd.tlbi.vmid = smmu_domain->s2_cfg.vmid;
1329 }
1330
1331 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1332 __arm_smmu_tlb_sync(smmu);
1333}
1334
1335static void arm_smmu_tlb_inv_range_nosync(unsigned long iova, size_t size,
Robin Murphy06c610e2015-12-07 18:18:53 +00001336 size_t granule, bool leaf, void *cookie)
Will Deacon48ec83b2015-05-27 17:25:59 +01001337{
1338 struct arm_smmu_domain *smmu_domain = cookie;
1339 struct arm_smmu_device *smmu = smmu_domain->smmu;
1340 struct arm_smmu_cmdq_ent cmd = {
1341 .tlbi = {
1342 .leaf = leaf,
1343 .addr = iova,
1344 },
1345 };
1346
1347 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1348 cmd.opcode = CMDQ_OP_TLBI_NH_VA;
1349 cmd.tlbi.asid = smmu_domain->s1_cfg.cd.asid;
1350 } else {
1351 cmd.opcode = CMDQ_OP_TLBI_S2_IPA;
1352 cmd.tlbi.vmid = smmu_domain->s2_cfg.vmid;
1353 }
1354
Robin Murphy75df1382015-12-07 18:18:52 +00001355 do {
1356 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1357 cmd.tlbi.addr += granule;
1358 } while (size -= granule);
Will Deacon48ec83b2015-05-27 17:25:59 +01001359}
1360
Will Deacon48ec83b2015-05-27 17:25:59 +01001361static struct iommu_gather_ops arm_smmu_gather_ops = {
1362 .tlb_flush_all = arm_smmu_tlb_inv_context,
1363 .tlb_add_flush = arm_smmu_tlb_inv_range_nosync,
1364 .tlb_sync = arm_smmu_tlb_sync,
Will Deacon48ec83b2015-05-27 17:25:59 +01001365};
1366
1367/* IOMMU API */
1368static bool arm_smmu_capable(enum iommu_cap cap)
1369{
1370 switch (cap) {
1371 case IOMMU_CAP_CACHE_COHERENCY:
1372 return true;
1373 case IOMMU_CAP_INTR_REMAP:
1374 return true; /* MSIs are just memory writes */
1375 case IOMMU_CAP_NOEXEC:
1376 return true;
1377 default:
1378 return false;
1379 }
1380}
1381
1382static struct iommu_domain *arm_smmu_domain_alloc(unsigned type)
1383{
1384 struct arm_smmu_domain *smmu_domain;
1385
Robin Murphy9adb9592016-01-26 18:06:36 +00001386 if (type != IOMMU_DOMAIN_UNMANAGED && type != IOMMU_DOMAIN_DMA)
Will Deacon48ec83b2015-05-27 17:25:59 +01001387 return NULL;
1388
1389 /*
1390 * Allocate the domain and initialise some of its data structures.
1391 * We can't really do anything meaningful until we've added a
1392 * master.
1393 */
1394 smmu_domain = kzalloc(sizeof(*smmu_domain), GFP_KERNEL);
1395 if (!smmu_domain)
1396 return NULL;
1397
Robin Murphy9adb9592016-01-26 18:06:36 +00001398 if (type == IOMMU_DOMAIN_DMA &&
1399 iommu_get_dma_cookie(&smmu_domain->domain)) {
1400 kfree(smmu_domain);
1401 return NULL;
1402 }
1403
Will Deacon48ec83b2015-05-27 17:25:59 +01001404 mutex_init(&smmu_domain->init_mutex);
1405 spin_lock_init(&smmu_domain->pgtbl_lock);
1406 return &smmu_domain->domain;
1407}
1408
1409static int arm_smmu_bitmap_alloc(unsigned long *map, int span)
1410{
1411 int idx, size = 1 << span;
1412
1413 do {
1414 idx = find_first_zero_bit(map, size);
1415 if (idx == size)
1416 return -ENOSPC;
1417 } while (test_and_set_bit(idx, map));
1418
1419 return idx;
1420}
1421
1422static void arm_smmu_bitmap_free(unsigned long *map, int idx)
1423{
1424 clear_bit(idx, map);
1425}
1426
1427static void arm_smmu_domain_free(struct iommu_domain *domain)
1428{
1429 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1430 struct arm_smmu_device *smmu = smmu_domain->smmu;
1431
Robin Murphy9adb9592016-01-26 18:06:36 +00001432 iommu_put_dma_cookie(domain);
Markus Elfringa6e08fb2015-06-29 17:47:43 +01001433 free_io_pgtable_ops(smmu_domain->pgtbl_ops);
Will Deacon48ec83b2015-05-27 17:25:59 +01001434
1435 /* Free the CD and ASID, if we allocated them */
1436 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1437 struct arm_smmu_s1_cfg *cfg = &smmu_domain->s1_cfg;
1438
1439 if (cfg->cdptr) {
Will Deacon04fa26c2015-10-30 18:12:41 +00001440 dmam_free_coherent(smmu_domain->smmu->dev,
1441 CTXDESC_CD_DWORDS << 3,
1442 cfg->cdptr,
1443 cfg->cdptr_dma);
Will Deacon48ec83b2015-05-27 17:25:59 +01001444
1445 arm_smmu_bitmap_free(smmu->asid_map, cfg->cd.asid);
1446 }
1447 } else {
1448 struct arm_smmu_s2_cfg *cfg = &smmu_domain->s2_cfg;
1449 if (cfg->vmid)
1450 arm_smmu_bitmap_free(smmu->vmid_map, cfg->vmid);
1451 }
1452
1453 kfree(smmu_domain);
1454}
1455
1456static int arm_smmu_domain_finalise_s1(struct arm_smmu_domain *smmu_domain,
1457 struct io_pgtable_cfg *pgtbl_cfg)
1458{
1459 int ret;
Will Deaconc0733a22015-10-13 17:51:14 +01001460 int asid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001461 struct arm_smmu_device *smmu = smmu_domain->smmu;
1462 struct arm_smmu_s1_cfg *cfg = &smmu_domain->s1_cfg;
1463
1464 asid = arm_smmu_bitmap_alloc(smmu->asid_map, smmu->asid_bits);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001465 if (asid < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01001466 return asid;
1467
Will Deacon04fa26c2015-10-30 18:12:41 +00001468 cfg->cdptr = dmam_alloc_coherent(smmu->dev, CTXDESC_CD_DWORDS << 3,
1469 &cfg->cdptr_dma,
1470 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01001471 if (!cfg->cdptr) {
1472 dev_warn(smmu->dev, "failed to allocate context descriptor\n");
Will Deaconc0733a22015-10-13 17:51:14 +01001473 ret = -ENOMEM;
Will Deacon48ec83b2015-05-27 17:25:59 +01001474 goto out_free_asid;
1475 }
1476
Will Deaconc0733a22015-10-13 17:51:14 +01001477 cfg->cd.asid = (u16)asid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001478 cfg->cd.ttbr = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[0];
1479 cfg->cd.tcr = pgtbl_cfg->arm_lpae_s1_cfg.tcr;
1480 cfg->cd.mair = pgtbl_cfg->arm_lpae_s1_cfg.mair[0];
1481 return 0;
1482
1483out_free_asid:
1484 arm_smmu_bitmap_free(smmu->asid_map, asid);
1485 return ret;
1486}
1487
1488static int arm_smmu_domain_finalise_s2(struct arm_smmu_domain *smmu_domain,
1489 struct io_pgtable_cfg *pgtbl_cfg)
1490{
Will Deaconc0733a22015-10-13 17:51:14 +01001491 int vmid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001492 struct arm_smmu_device *smmu = smmu_domain->smmu;
1493 struct arm_smmu_s2_cfg *cfg = &smmu_domain->s2_cfg;
1494
1495 vmid = arm_smmu_bitmap_alloc(smmu->vmid_map, smmu->vmid_bits);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001496 if (vmid < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01001497 return vmid;
1498
Will Deaconc0733a22015-10-13 17:51:14 +01001499 cfg->vmid = (u16)vmid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001500 cfg->vttbr = pgtbl_cfg->arm_lpae_s2_cfg.vttbr;
1501 cfg->vtcr = pgtbl_cfg->arm_lpae_s2_cfg.vtcr;
1502 return 0;
1503}
1504
Will Deacon48ec83b2015-05-27 17:25:59 +01001505static int arm_smmu_domain_finalise(struct iommu_domain *domain)
1506{
1507 int ret;
1508 unsigned long ias, oas;
1509 enum io_pgtable_fmt fmt;
1510 struct io_pgtable_cfg pgtbl_cfg;
1511 struct io_pgtable_ops *pgtbl_ops;
1512 int (*finalise_stage_fn)(struct arm_smmu_domain *,
1513 struct io_pgtable_cfg *);
1514 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1515 struct arm_smmu_device *smmu = smmu_domain->smmu;
1516
1517 /* Restrict the stage to what we can actually support */
1518 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S1))
1519 smmu_domain->stage = ARM_SMMU_DOMAIN_S2;
1520 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S2))
1521 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
1522
1523 switch (smmu_domain->stage) {
1524 case ARM_SMMU_DOMAIN_S1:
1525 ias = VA_BITS;
1526 oas = smmu->ias;
1527 fmt = ARM_64_LPAE_S1;
1528 finalise_stage_fn = arm_smmu_domain_finalise_s1;
1529 break;
1530 case ARM_SMMU_DOMAIN_NESTED:
1531 case ARM_SMMU_DOMAIN_S2:
1532 ias = smmu->ias;
1533 oas = smmu->oas;
1534 fmt = ARM_64_LPAE_S2;
1535 finalise_stage_fn = arm_smmu_domain_finalise_s2;
1536 break;
1537 default:
1538 return -EINVAL;
1539 }
1540
1541 pgtbl_cfg = (struct io_pgtable_cfg) {
Robin Murphyd5466352016-05-09 17:20:09 +01001542 .pgsize_bitmap = smmu->pgsize_bitmap,
Will Deacon48ec83b2015-05-27 17:25:59 +01001543 .ias = ias,
1544 .oas = oas,
1545 .tlb = &arm_smmu_gather_ops,
Robin Murphybdc6d972015-07-29 19:46:07 +01001546 .iommu_dev = smmu->dev,
Will Deacon48ec83b2015-05-27 17:25:59 +01001547 };
1548
1549 pgtbl_ops = alloc_io_pgtable_ops(fmt, &pgtbl_cfg, smmu_domain);
1550 if (!pgtbl_ops)
1551 return -ENOMEM;
1552
Robin Murphyd5466352016-05-09 17:20:09 +01001553 domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap;
Will Deacon48ec83b2015-05-27 17:25:59 +01001554 smmu_domain->pgtbl_ops = pgtbl_ops;
1555
1556 ret = finalise_stage_fn(smmu_domain, &pgtbl_cfg);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001557 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01001558 free_io_pgtable_ops(pgtbl_ops);
1559
1560 return ret;
1561}
1562
Will Deacon48ec83b2015-05-27 17:25:59 +01001563static __le64 *arm_smmu_get_step_for_sid(struct arm_smmu_device *smmu, u32 sid)
1564{
1565 __le64 *step;
1566 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
1567
1568 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB) {
1569 struct arm_smmu_strtab_l1_desc *l1_desc;
1570 int idx;
1571
1572 /* Two-level walk */
1573 idx = (sid >> STRTAB_SPLIT) * STRTAB_L1_DESC_DWORDS;
1574 l1_desc = &cfg->l1_desc[idx];
1575 idx = (sid & ((1 << STRTAB_SPLIT) - 1)) * STRTAB_STE_DWORDS;
1576 step = &l1_desc->l2ptr[idx];
1577 } else {
1578 /* Simple linear lookup */
1579 step = &cfg->strtab[sid * STRTAB_STE_DWORDS];
1580 }
1581
1582 return step;
1583}
1584
Robin Murphy8f785152016-09-12 17:13:45 +01001585static int arm_smmu_install_ste_for_dev(struct iommu_fwspec *fwspec)
Will Deacon48ec83b2015-05-27 17:25:59 +01001586{
1587 int i;
Robin Murphy8f785152016-09-12 17:13:45 +01001588 struct arm_smmu_master_data *master = fwspec->iommu_priv;
1589 struct arm_smmu_device *smmu = master->smmu;
Will Deacon48ec83b2015-05-27 17:25:59 +01001590
Robin Murphy8f785152016-09-12 17:13:45 +01001591 for (i = 0; i < fwspec->num_ids; ++i) {
1592 u32 sid = fwspec->ids[i];
Will Deacon48ec83b2015-05-27 17:25:59 +01001593 __le64 *step = arm_smmu_get_step_for_sid(smmu, sid);
1594
Robin Murphy8f785152016-09-12 17:13:45 +01001595 arm_smmu_write_strtab_ent(smmu, sid, step, &master->ste);
Will Deacon48ec83b2015-05-27 17:25:59 +01001596 }
1597
1598 return 0;
1599}
1600
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001601static void arm_smmu_detach_dev(struct device *dev)
1602{
Robin Murphy8f785152016-09-12 17:13:45 +01001603 struct arm_smmu_master_data *master = dev->iommu_fwspec->iommu_priv;
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001604
Robin Murphy8f785152016-09-12 17:13:45 +01001605 master->ste.bypass = true;
1606 if (arm_smmu_install_ste_for_dev(dev->iommu_fwspec) < 0)
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001607 dev_warn(dev, "failed to install bypass STE\n");
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001608}
1609
Will Deacon48ec83b2015-05-27 17:25:59 +01001610static int arm_smmu_attach_dev(struct iommu_domain *domain, struct device *dev)
1611{
1612 int ret = 0;
1613 struct arm_smmu_device *smmu;
1614 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Robin Murphy8f785152016-09-12 17:13:45 +01001615 struct arm_smmu_master_data *master;
1616 struct arm_smmu_strtab_ent *ste;
Will Deacon48ec83b2015-05-27 17:25:59 +01001617
Robin Murphy8f785152016-09-12 17:13:45 +01001618 if (!dev->iommu_fwspec)
Will Deacon48ec83b2015-05-27 17:25:59 +01001619 return -ENOENT;
1620
Robin Murphy8f785152016-09-12 17:13:45 +01001621 master = dev->iommu_fwspec->iommu_priv;
1622 smmu = master->smmu;
1623 ste = &master->ste;
1624
Will Deacon48ec83b2015-05-27 17:25:59 +01001625 /* Already attached to a different domain? */
Robin Murphy8f785152016-09-12 17:13:45 +01001626 if (!ste->bypass)
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001627 arm_smmu_detach_dev(dev);
Will Deacon48ec83b2015-05-27 17:25:59 +01001628
Will Deacon48ec83b2015-05-27 17:25:59 +01001629 mutex_lock(&smmu_domain->init_mutex);
1630
1631 if (!smmu_domain->smmu) {
1632 smmu_domain->smmu = smmu;
1633 ret = arm_smmu_domain_finalise(domain);
1634 if (ret) {
1635 smmu_domain->smmu = NULL;
1636 goto out_unlock;
1637 }
1638 } else if (smmu_domain->smmu != smmu) {
1639 dev_err(dev,
1640 "cannot attach to SMMU %s (upstream of %s)\n",
1641 dev_name(smmu_domain->smmu->dev),
1642 dev_name(smmu->dev));
1643 ret = -ENXIO;
1644 goto out_unlock;
1645 }
1646
Robin Murphy8f785152016-09-12 17:13:45 +01001647 ste->bypass = false;
1648 ste->valid = true;
Will Deacon48ec83b2015-05-27 17:25:59 +01001649
Robin Murphy8f785152016-09-12 17:13:45 +01001650 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1651 ste->s1_cfg = &smmu_domain->s1_cfg;
1652 ste->s2_cfg = NULL;
1653 arm_smmu_write_ctx_desc(smmu, ste->s1_cfg);
1654 } else {
1655 ste->s1_cfg = NULL;
1656 ste->s2_cfg = &smmu_domain->s2_cfg;
1657 }
Will Deaconcbf82772016-02-18 12:05:57 +00001658
Robin Murphy8f785152016-09-12 17:13:45 +01001659 ret = arm_smmu_install_ste_for_dev(dev->iommu_fwspec);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001660 if (ret < 0)
Robin Murphy8f785152016-09-12 17:13:45 +01001661 ste->valid = false;
Will Deacon48ec83b2015-05-27 17:25:59 +01001662
1663out_unlock:
1664 mutex_unlock(&smmu_domain->init_mutex);
1665 return ret;
1666}
1667
Will Deacon48ec83b2015-05-27 17:25:59 +01001668static int arm_smmu_map(struct iommu_domain *domain, unsigned long iova,
1669 phys_addr_t paddr, size_t size, int prot)
1670{
1671 int ret;
1672 unsigned long flags;
1673 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1674 struct io_pgtable_ops *ops = smmu_domain->pgtbl_ops;
1675
1676 if (!ops)
1677 return -ENODEV;
1678
1679 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1680 ret = ops->map(ops, iova, paddr, size, prot);
1681 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1682 return ret;
1683}
1684
1685static size_t
1686arm_smmu_unmap(struct iommu_domain *domain, unsigned long iova, size_t size)
1687{
1688 size_t ret;
1689 unsigned long flags;
1690 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1691 struct io_pgtable_ops *ops = smmu_domain->pgtbl_ops;
1692
1693 if (!ops)
1694 return 0;
1695
1696 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1697 ret = ops->unmap(ops, iova, size);
1698 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1699 return ret;
1700}
1701
1702static phys_addr_t
1703arm_smmu_iova_to_phys(struct iommu_domain *domain, dma_addr_t iova)
1704{
1705 phys_addr_t ret;
1706 unsigned long flags;
1707 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1708 struct io_pgtable_ops *ops = smmu_domain->pgtbl_ops;
1709
1710 if (!ops)
1711 return 0;
1712
1713 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1714 ret = ops->iova_to_phys(ops, iova);
1715 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1716
1717 return ret;
1718}
1719
Robin Murphy8f785152016-09-12 17:13:45 +01001720static struct platform_driver arm_smmu_driver;
1721
1722static int arm_smmu_match_node(struct device *dev, void *data)
Will Deacon48ec83b2015-05-27 17:25:59 +01001723{
Robin Murphy8f785152016-09-12 17:13:45 +01001724 return dev->of_node == data;
Will Deacon48ec83b2015-05-27 17:25:59 +01001725}
1726
Robin Murphy8f785152016-09-12 17:13:45 +01001727static struct arm_smmu_device *arm_smmu_get_by_node(struct device_node *np)
Will Deacon48ec83b2015-05-27 17:25:59 +01001728{
Robin Murphy8f785152016-09-12 17:13:45 +01001729 struct device *dev = driver_find_device(&arm_smmu_driver.driver, NULL,
1730 np, arm_smmu_match_node);
1731 put_device(dev);
1732 return dev ? dev_get_drvdata(dev) : NULL;
Will Deacon48ec83b2015-05-27 17:25:59 +01001733}
1734
1735static bool arm_smmu_sid_in_range(struct arm_smmu_device *smmu, u32 sid)
1736{
1737 unsigned long limit = smmu->strtab_cfg.num_l1_ents;
1738
1739 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB)
1740 limit *= 1UL << STRTAB_SPLIT;
1741
1742 return sid < limit;
1743}
1744
Robin Murphy8f785152016-09-12 17:13:45 +01001745static struct iommu_ops arm_smmu_ops;
1746
Will Deacon48ec83b2015-05-27 17:25:59 +01001747static int arm_smmu_add_device(struct device *dev)
1748{
1749 int i, ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01001750 struct arm_smmu_device *smmu;
Robin Murphy8f785152016-09-12 17:13:45 +01001751 struct arm_smmu_master_data *master;
1752 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1753 struct iommu_group *group;
Will Deacon48ec83b2015-05-27 17:25:59 +01001754
Robin Murphy8f785152016-09-12 17:13:45 +01001755 if (!fwspec || fwspec->ops != &arm_smmu_ops)
Will Deacon48ec83b2015-05-27 17:25:59 +01001756 return -ENODEV;
Robin Murphy8f785152016-09-12 17:13:45 +01001757 /*
1758 * We _can_ actually withstand dodgy bus code re-calling add_device()
1759 * without an intervening remove_device()/of_xlate() sequence, but
1760 * we're not going to do so quietly...
1761 */
1762 if (WARN_ON_ONCE(fwspec->iommu_priv)) {
1763 master = fwspec->iommu_priv;
1764 smmu = master->smmu;
Will Deacon48ec83b2015-05-27 17:25:59 +01001765 } else {
Robin Murphy8f785152016-09-12 17:13:45 +01001766 smmu = arm_smmu_get_by_node(to_of_node(fwspec->iommu_fwnode));
1767 if (!smmu)
1768 return -ENODEV;
1769 master = kzalloc(sizeof(*master), GFP_KERNEL);
1770 if (!master)
1771 return -ENOMEM;
1772
1773 master->smmu = smmu;
1774 fwspec->iommu_priv = master;
Will Deacon48ec83b2015-05-27 17:25:59 +01001775 }
1776
Robin Murphy8f785152016-09-12 17:13:45 +01001777 /* Check the SIDs are in range of the SMMU and our stream table */
1778 for (i = 0; i < fwspec->num_ids; i++) {
1779 u32 sid = fwspec->ids[i];
1780
1781 if (!arm_smmu_sid_in_range(smmu, sid))
1782 return -ERANGE;
1783
1784 /* Ensure l2 strtab is initialised */
1785 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB) {
1786 ret = arm_smmu_init_l2_strtab(smmu, sid);
1787 if (ret)
1788 return ret;
1789 }
Will Deacon48ec83b2015-05-27 17:25:59 +01001790 }
1791
Robin Murphy8f785152016-09-12 17:13:45 +01001792 group = iommu_group_get_for_dev(dev);
1793 if (!IS_ERR(group))
1794 iommu_group_put(group);
Will Deacon48ec83b2015-05-27 17:25:59 +01001795
Robin Murphy8f785152016-09-12 17:13:45 +01001796 return PTR_ERR_OR_ZERO(group);
Will Deacon48ec83b2015-05-27 17:25:59 +01001797}
1798
1799static void arm_smmu_remove_device(struct device *dev)
1800{
Robin Murphy8f785152016-09-12 17:13:45 +01001801 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1802 struct arm_smmu_master_data *master;
1803
1804 if (!fwspec || fwspec->ops != &arm_smmu_ops)
1805 return;
1806
1807 master = fwspec->iommu_priv;
1808 if (master && master->ste.valid)
1809 arm_smmu_detach_dev(dev);
Will Deacon48ec83b2015-05-27 17:25:59 +01001810 iommu_group_remove_device(dev);
Robin Murphy8f785152016-09-12 17:13:45 +01001811 kfree(master);
1812 iommu_fwspec_free(dev);
Will Deacon48ec83b2015-05-27 17:25:59 +01001813}
1814
Robin Murphy08d4ca22016-09-12 17:13:46 +01001815static struct iommu_group *arm_smmu_device_group(struct device *dev)
1816{
1817 struct iommu_group *group;
1818
1819 /*
1820 * We don't support devices sharing stream IDs other than PCI RID
1821 * aliases, since the necessary ID-to-device lookup becomes rather
1822 * impractical given a potential sparse 32-bit stream ID space.
1823 */
1824 if (dev_is_pci(dev))
1825 group = pci_device_group(dev);
1826 else
1827 group = generic_device_group(dev);
1828
1829 return group;
1830}
1831
Will Deacon48ec83b2015-05-27 17:25:59 +01001832static int arm_smmu_domain_get_attr(struct iommu_domain *domain,
1833 enum iommu_attr attr, void *data)
1834{
1835 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1836
1837 switch (attr) {
1838 case DOMAIN_ATTR_NESTING:
1839 *(int *)data = (smmu_domain->stage == ARM_SMMU_DOMAIN_NESTED);
1840 return 0;
1841 default:
1842 return -ENODEV;
1843 }
1844}
1845
1846static int arm_smmu_domain_set_attr(struct iommu_domain *domain,
1847 enum iommu_attr attr, void *data)
1848{
1849 int ret = 0;
1850 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1851
1852 mutex_lock(&smmu_domain->init_mutex);
1853
1854 switch (attr) {
1855 case DOMAIN_ATTR_NESTING:
1856 if (smmu_domain->smmu) {
1857 ret = -EPERM;
1858 goto out_unlock;
1859 }
1860
1861 if (*(int *)data)
1862 smmu_domain->stage = ARM_SMMU_DOMAIN_NESTED;
1863 else
1864 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
1865
1866 break;
1867 default:
1868 ret = -ENODEV;
1869 }
1870
1871out_unlock:
1872 mutex_unlock(&smmu_domain->init_mutex);
1873 return ret;
1874}
1875
Robin Murphy8f785152016-09-12 17:13:45 +01001876static int arm_smmu_of_xlate(struct device *dev, struct of_phandle_args *args)
1877{
Robin Murphy8f785152016-09-12 17:13:45 +01001878 return iommu_fwspec_add_ids(dev, args->args, 1);
1879}
1880
Will Deacon48ec83b2015-05-27 17:25:59 +01001881static struct iommu_ops arm_smmu_ops = {
1882 .capable = arm_smmu_capable,
1883 .domain_alloc = arm_smmu_domain_alloc,
1884 .domain_free = arm_smmu_domain_free,
1885 .attach_dev = arm_smmu_attach_dev,
Will Deacon48ec83b2015-05-27 17:25:59 +01001886 .map = arm_smmu_map,
1887 .unmap = arm_smmu_unmap,
Jean-Philippe Brucker9aeb26c2016-06-03 11:50:30 +01001888 .map_sg = default_iommu_map_sg,
Will Deacon48ec83b2015-05-27 17:25:59 +01001889 .iova_to_phys = arm_smmu_iova_to_phys,
1890 .add_device = arm_smmu_add_device,
1891 .remove_device = arm_smmu_remove_device,
Robin Murphy08d4ca22016-09-12 17:13:46 +01001892 .device_group = arm_smmu_device_group,
Will Deacon48ec83b2015-05-27 17:25:59 +01001893 .domain_get_attr = arm_smmu_domain_get_attr,
1894 .domain_set_attr = arm_smmu_domain_set_attr,
Robin Murphy8f785152016-09-12 17:13:45 +01001895 .of_xlate = arm_smmu_of_xlate,
Will Deacon48ec83b2015-05-27 17:25:59 +01001896 .pgsize_bitmap = -1UL, /* Restricted during device attach */
1897};
1898
1899/* Probing and initialisation functions */
1900static int arm_smmu_init_one_queue(struct arm_smmu_device *smmu,
1901 struct arm_smmu_queue *q,
1902 unsigned long prod_off,
1903 unsigned long cons_off,
1904 size_t dwords)
1905{
1906 size_t qsz = ((1 << q->max_n_shift) * dwords) << 3;
1907
Will Deacon04fa26c2015-10-30 18:12:41 +00001908 q->base = dmam_alloc_coherent(smmu->dev, qsz, &q->base_dma, GFP_KERNEL);
Will Deacon48ec83b2015-05-27 17:25:59 +01001909 if (!q->base) {
1910 dev_err(smmu->dev, "failed to allocate queue (0x%zx bytes)\n",
1911 qsz);
1912 return -ENOMEM;
1913 }
1914
1915 q->prod_reg = smmu->base + prod_off;
1916 q->cons_reg = smmu->base + cons_off;
1917 q->ent_dwords = dwords;
1918
1919 q->q_base = Q_BASE_RWA;
1920 q->q_base |= q->base_dma & Q_BASE_ADDR_MASK << Q_BASE_ADDR_SHIFT;
1921 q->q_base |= (q->max_n_shift & Q_BASE_LOG2SIZE_MASK)
1922 << Q_BASE_LOG2SIZE_SHIFT;
1923
1924 q->prod = q->cons = 0;
1925 return 0;
1926}
1927
Will Deacon48ec83b2015-05-27 17:25:59 +01001928static int arm_smmu_init_queues(struct arm_smmu_device *smmu)
1929{
1930 int ret;
1931
1932 /* cmdq */
1933 spin_lock_init(&smmu->cmdq.lock);
1934 ret = arm_smmu_init_one_queue(smmu, &smmu->cmdq.q, ARM_SMMU_CMDQ_PROD,
1935 ARM_SMMU_CMDQ_CONS, CMDQ_ENT_DWORDS);
1936 if (ret)
Will Deacon04fa26c2015-10-30 18:12:41 +00001937 return ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01001938
1939 /* evtq */
1940 ret = arm_smmu_init_one_queue(smmu, &smmu->evtq.q, ARM_SMMU_EVTQ_PROD,
1941 ARM_SMMU_EVTQ_CONS, EVTQ_ENT_DWORDS);
1942 if (ret)
Will Deacon04fa26c2015-10-30 18:12:41 +00001943 return ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01001944
1945 /* priq */
1946 if (!(smmu->features & ARM_SMMU_FEAT_PRI))
1947 return 0;
1948
Will Deacon04fa26c2015-10-30 18:12:41 +00001949 return arm_smmu_init_one_queue(smmu, &smmu->priq.q, ARM_SMMU_PRIQ_PROD,
1950 ARM_SMMU_PRIQ_CONS, PRIQ_ENT_DWORDS);
Will Deacon48ec83b2015-05-27 17:25:59 +01001951}
1952
1953static int arm_smmu_init_l1_strtab(struct arm_smmu_device *smmu)
1954{
1955 unsigned int i;
1956 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
1957 size_t size = sizeof(*cfg->l1_desc) * cfg->num_l1_ents;
1958 void *strtab = smmu->strtab_cfg.strtab;
1959
1960 cfg->l1_desc = devm_kzalloc(smmu->dev, size, GFP_KERNEL);
1961 if (!cfg->l1_desc) {
1962 dev_err(smmu->dev, "failed to allocate l1 stream table desc\n");
1963 return -ENOMEM;
1964 }
1965
1966 for (i = 0; i < cfg->num_l1_ents; ++i) {
1967 arm_smmu_write_strtab_l1_desc(strtab, &cfg->l1_desc[i]);
1968 strtab += STRTAB_L1_DESC_DWORDS << 3;
1969 }
1970
1971 return 0;
1972}
1973
1974static int arm_smmu_init_strtab_2lvl(struct arm_smmu_device *smmu)
1975{
1976 void *strtab;
1977 u64 reg;
Will Deacond2e88e72015-06-30 10:02:28 +01001978 u32 size, l1size;
Will Deacon48ec83b2015-05-27 17:25:59 +01001979 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
1980
Will Deacon28c8b402015-07-16 17:50:12 +01001981 /*
1982 * If we can resolve everything with a single L2 table, then we
1983 * just need a single L1 descriptor. Otherwise, calculate the L1
1984 * size, capped to the SIDSIZE.
1985 */
1986 if (smmu->sid_bits < STRTAB_SPLIT) {
1987 size = 0;
1988 } else {
1989 size = STRTAB_L1_SZ_SHIFT - (ilog2(STRTAB_L1_DESC_DWORDS) + 3);
1990 size = min(size, smmu->sid_bits - STRTAB_SPLIT);
1991 }
Will Deacond2e88e72015-06-30 10:02:28 +01001992 cfg->num_l1_ents = 1 << size;
1993
1994 size += STRTAB_SPLIT;
1995 if (size < smmu->sid_bits)
Will Deacon48ec83b2015-05-27 17:25:59 +01001996 dev_warn(smmu->dev,
1997 "2-level strtab only covers %u/%u bits of SID\n",
Will Deacond2e88e72015-06-30 10:02:28 +01001998 size, smmu->sid_bits);
Will Deacon48ec83b2015-05-27 17:25:59 +01001999
Will Deacond2e88e72015-06-30 10:02:28 +01002000 l1size = cfg->num_l1_ents * (STRTAB_L1_DESC_DWORDS << 3);
Will Deacon04fa26c2015-10-30 18:12:41 +00002001 strtab = dmam_alloc_coherent(smmu->dev, l1size, &cfg->strtab_dma,
2002 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01002003 if (!strtab) {
2004 dev_err(smmu->dev,
2005 "failed to allocate l1 stream table (%u bytes)\n",
2006 size);
2007 return -ENOMEM;
2008 }
2009 cfg->strtab = strtab;
2010
2011 /* Configure strtab_base_cfg for 2 levels */
2012 reg = STRTAB_BASE_CFG_FMT_2LVL;
2013 reg |= (size & STRTAB_BASE_CFG_LOG2SIZE_MASK)
2014 << STRTAB_BASE_CFG_LOG2SIZE_SHIFT;
2015 reg |= (STRTAB_SPLIT & STRTAB_BASE_CFG_SPLIT_MASK)
2016 << STRTAB_BASE_CFG_SPLIT_SHIFT;
2017 cfg->strtab_base_cfg = reg;
2018
Will Deacon04fa26c2015-10-30 18:12:41 +00002019 return arm_smmu_init_l1_strtab(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002020}
2021
2022static int arm_smmu_init_strtab_linear(struct arm_smmu_device *smmu)
2023{
2024 void *strtab;
2025 u64 reg;
2026 u32 size;
2027 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
2028
2029 size = (1 << smmu->sid_bits) * (STRTAB_STE_DWORDS << 3);
Will Deacon04fa26c2015-10-30 18:12:41 +00002030 strtab = dmam_alloc_coherent(smmu->dev, size, &cfg->strtab_dma,
2031 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01002032 if (!strtab) {
2033 dev_err(smmu->dev,
2034 "failed to allocate linear stream table (%u bytes)\n",
2035 size);
2036 return -ENOMEM;
2037 }
2038 cfg->strtab = strtab;
2039 cfg->num_l1_ents = 1 << smmu->sid_bits;
2040
2041 /* Configure strtab_base_cfg for a linear table covering all SIDs */
2042 reg = STRTAB_BASE_CFG_FMT_LINEAR;
2043 reg |= (smmu->sid_bits & STRTAB_BASE_CFG_LOG2SIZE_MASK)
2044 << STRTAB_BASE_CFG_LOG2SIZE_SHIFT;
2045 cfg->strtab_base_cfg = reg;
2046
2047 arm_smmu_init_bypass_stes(strtab, cfg->num_l1_ents);
2048 return 0;
2049}
2050
2051static int arm_smmu_init_strtab(struct arm_smmu_device *smmu)
2052{
2053 u64 reg;
2054 int ret;
2055
2056 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB)
2057 ret = arm_smmu_init_strtab_2lvl(smmu);
2058 else
2059 ret = arm_smmu_init_strtab_linear(smmu);
2060
2061 if (ret)
2062 return ret;
2063
2064 /* Set the strtab base address */
2065 reg = smmu->strtab_cfg.strtab_dma &
2066 STRTAB_BASE_ADDR_MASK << STRTAB_BASE_ADDR_SHIFT;
2067 reg |= STRTAB_BASE_RA;
2068 smmu->strtab_cfg.strtab_base = reg;
2069
2070 /* Allocate the first VMID for stage-2 bypass STEs */
2071 set_bit(0, smmu->vmid_map);
2072 return 0;
2073}
2074
Will Deacon48ec83b2015-05-27 17:25:59 +01002075static int arm_smmu_init_structures(struct arm_smmu_device *smmu)
2076{
2077 int ret;
2078
2079 ret = arm_smmu_init_queues(smmu);
2080 if (ret)
2081 return ret;
2082
Will Deacon04fa26c2015-10-30 18:12:41 +00002083 return arm_smmu_init_strtab(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002084}
2085
2086static int arm_smmu_write_reg_sync(struct arm_smmu_device *smmu, u32 val,
2087 unsigned int reg_off, unsigned int ack_off)
2088{
2089 u32 reg;
2090
2091 writel_relaxed(val, smmu->base + reg_off);
2092 return readl_relaxed_poll_timeout(smmu->base + ack_off, reg, reg == val,
2093 1, ARM_SMMU_POLL_TIMEOUT_US);
2094}
2095
Robin Murphydc87a982016-09-12 17:13:44 +01002096/* GBPA is "special" */
2097static int arm_smmu_update_gbpa(struct arm_smmu_device *smmu, u32 set, u32 clr)
2098{
2099 int ret;
2100 u32 reg, __iomem *gbpa = smmu->base + ARM_SMMU_GBPA;
2101
2102 ret = readl_relaxed_poll_timeout(gbpa, reg, !(reg & GBPA_UPDATE),
2103 1, ARM_SMMU_POLL_TIMEOUT_US);
2104 if (ret)
2105 return ret;
2106
2107 reg &= ~clr;
2108 reg |= set;
2109 writel_relaxed(reg | GBPA_UPDATE, gbpa);
2110 return readl_relaxed_poll_timeout(gbpa, reg, !(reg & GBPA_UPDATE),
2111 1, ARM_SMMU_POLL_TIMEOUT_US);
2112}
2113
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002114static void arm_smmu_free_msis(void *data)
2115{
2116 struct device *dev = data;
2117 platform_msi_domain_free_irqs(dev);
2118}
2119
2120static void arm_smmu_write_msi_msg(struct msi_desc *desc, struct msi_msg *msg)
2121{
2122 phys_addr_t doorbell;
2123 struct device *dev = msi_desc_to_dev(desc);
2124 struct arm_smmu_device *smmu = dev_get_drvdata(dev);
2125 phys_addr_t *cfg = arm_smmu_msi_cfg[desc->platform.msi_index];
2126
2127 doorbell = (((u64)msg->address_hi) << 32) | msg->address_lo;
2128 doorbell &= MSI_CFG0_ADDR_MASK << MSI_CFG0_ADDR_SHIFT;
2129
2130 writeq_relaxed(doorbell, smmu->base + cfg[0]);
2131 writel_relaxed(msg->data, smmu->base + cfg[1]);
2132 writel_relaxed(MSI_CFG2_MEMATTR_DEVICE_nGnRE, smmu->base + cfg[2]);
2133}
2134
2135static void arm_smmu_setup_msis(struct arm_smmu_device *smmu)
2136{
2137 struct msi_desc *desc;
2138 int ret, nvec = ARM_SMMU_MAX_MSIS;
2139 struct device *dev = smmu->dev;
2140
2141 /* Clear the MSI address regs */
2142 writeq_relaxed(0, smmu->base + ARM_SMMU_GERROR_IRQ_CFG0);
2143 writeq_relaxed(0, smmu->base + ARM_SMMU_EVTQ_IRQ_CFG0);
2144
2145 if (smmu->features & ARM_SMMU_FEAT_PRI)
2146 writeq_relaxed(0, smmu->base + ARM_SMMU_PRIQ_IRQ_CFG0);
2147 else
2148 nvec--;
2149
2150 if (!(smmu->features & ARM_SMMU_FEAT_MSI))
2151 return;
2152
2153 /* Allocate MSIs for evtq, gerror and priq. Ignore cmdq */
2154 ret = platform_msi_domain_alloc_irqs(dev, nvec, arm_smmu_write_msi_msg);
2155 if (ret) {
2156 dev_warn(dev, "failed to allocate MSIs\n");
2157 return;
2158 }
2159
2160 for_each_msi_entry(desc, dev) {
2161 switch (desc->platform.msi_index) {
2162 case EVTQ_MSI_INDEX:
2163 smmu->evtq.q.irq = desc->irq;
2164 break;
2165 case GERROR_MSI_INDEX:
2166 smmu->gerr_irq = desc->irq;
2167 break;
2168 case PRIQ_MSI_INDEX:
2169 smmu->priq.q.irq = desc->irq;
2170 break;
2171 default: /* Unknown */
2172 continue;
2173 }
2174 }
2175
2176 /* Add callback to free MSIs on teardown */
2177 devm_add_action(dev, arm_smmu_free_msis, dev);
2178}
2179
Will Deacon48ec83b2015-05-27 17:25:59 +01002180static int arm_smmu_setup_irqs(struct arm_smmu_device *smmu)
2181{
2182 int ret, irq;
Marc Zyngierccd63852015-07-15 11:55:18 +01002183 u32 irqen_flags = IRQ_CTRL_EVTQ_IRQEN | IRQ_CTRL_GERROR_IRQEN;
Will Deacon48ec83b2015-05-27 17:25:59 +01002184
2185 /* Disable IRQs first */
2186 ret = arm_smmu_write_reg_sync(smmu, 0, ARM_SMMU_IRQ_CTRL,
2187 ARM_SMMU_IRQ_CTRLACK);
2188 if (ret) {
2189 dev_err(smmu->dev, "failed to disable irqs\n");
2190 return ret;
2191 }
2192
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002193 arm_smmu_setup_msis(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002194
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002195 /* Request interrupt lines */
Will Deacon48ec83b2015-05-27 17:25:59 +01002196 irq = smmu->evtq.q.irq;
2197 if (irq) {
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002198 ret = devm_request_threaded_irq(smmu->dev, irq, NULL,
Will Deacon48ec83b2015-05-27 17:25:59 +01002199 arm_smmu_evtq_thread,
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002200 IRQF_ONESHOT,
2201 "arm-smmu-v3-evtq", smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002202 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002203 dev_warn(smmu->dev, "failed to enable evtq irq\n");
2204 }
2205
2206 irq = smmu->cmdq.q.irq;
2207 if (irq) {
2208 ret = devm_request_irq(smmu->dev, irq,
2209 arm_smmu_cmdq_sync_handler, 0,
2210 "arm-smmu-v3-cmdq-sync", smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002211 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002212 dev_warn(smmu->dev, "failed to enable cmdq-sync irq\n");
2213 }
2214
2215 irq = smmu->gerr_irq;
2216 if (irq) {
2217 ret = devm_request_irq(smmu->dev, irq, arm_smmu_gerror_handler,
2218 0, "arm-smmu-v3-gerror", smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002219 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002220 dev_warn(smmu->dev, "failed to enable gerror irq\n");
2221 }
2222
2223 if (smmu->features & ARM_SMMU_FEAT_PRI) {
Will Deacon48ec83b2015-05-27 17:25:59 +01002224 irq = smmu->priq.q.irq;
2225 if (irq) {
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002226 ret = devm_request_threaded_irq(smmu->dev, irq, NULL,
Will Deacon48ec83b2015-05-27 17:25:59 +01002227 arm_smmu_priq_thread,
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002228 IRQF_ONESHOT,
2229 "arm-smmu-v3-priq",
Will Deacon48ec83b2015-05-27 17:25:59 +01002230 smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002231 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002232 dev_warn(smmu->dev,
2233 "failed to enable priq irq\n");
Marc Zyngierccd63852015-07-15 11:55:18 +01002234 else
2235 irqen_flags |= IRQ_CTRL_PRIQ_IRQEN;
Will Deacon48ec83b2015-05-27 17:25:59 +01002236 }
2237 }
2238
2239 /* Enable interrupt generation on the SMMU */
Marc Zyngierccd63852015-07-15 11:55:18 +01002240 ret = arm_smmu_write_reg_sync(smmu, irqen_flags,
Will Deacon48ec83b2015-05-27 17:25:59 +01002241 ARM_SMMU_IRQ_CTRL, ARM_SMMU_IRQ_CTRLACK);
2242 if (ret)
2243 dev_warn(smmu->dev, "failed to enable irqs\n");
2244
2245 return 0;
2246}
2247
2248static int arm_smmu_device_disable(struct arm_smmu_device *smmu)
2249{
2250 int ret;
2251
2252 ret = arm_smmu_write_reg_sync(smmu, 0, ARM_SMMU_CR0, ARM_SMMU_CR0ACK);
2253 if (ret)
2254 dev_err(smmu->dev, "failed to clear cr0\n");
2255
2256 return ret;
2257}
2258
Robin Murphydc87a982016-09-12 17:13:44 +01002259static int arm_smmu_device_reset(struct arm_smmu_device *smmu, bool bypass)
Will Deacon48ec83b2015-05-27 17:25:59 +01002260{
2261 int ret;
2262 u32 reg, enables;
2263 struct arm_smmu_cmdq_ent cmd;
2264
2265 /* Clear CR0 and sync (disables SMMU and queue processing) */
2266 reg = readl_relaxed(smmu->base + ARM_SMMU_CR0);
2267 if (reg & CR0_SMMUEN)
2268 dev_warn(smmu->dev, "SMMU currently enabled! Resetting...\n");
2269
2270 ret = arm_smmu_device_disable(smmu);
2271 if (ret)
2272 return ret;
2273
2274 /* CR1 (table and queue memory attributes) */
2275 reg = (CR1_SH_ISH << CR1_TABLE_SH_SHIFT) |
2276 (CR1_CACHE_WB << CR1_TABLE_OC_SHIFT) |
2277 (CR1_CACHE_WB << CR1_TABLE_IC_SHIFT) |
2278 (CR1_SH_ISH << CR1_QUEUE_SH_SHIFT) |
2279 (CR1_CACHE_WB << CR1_QUEUE_OC_SHIFT) |
2280 (CR1_CACHE_WB << CR1_QUEUE_IC_SHIFT);
2281 writel_relaxed(reg, smmu->base + ARM_SMMU_CR1);
2282
2283 /* CR2 (random crap) */
2284 reg = CR2_PTM | CR2_RECINVSID | CR2_E2H;
2285 writel_relaxed(reg, smmu->base + ARM_SMMU_CR2);
2286
2287 /* Stream table */
2288 writeq_relaxed(smmu->strtab_cfg.strtab_base,
2289 smmu->base + ARM_SMMU_STRTAB_BASE);
2290 writel_relaxed(smmu->strtab_cfg.strtab_base_cfg,
2291 smmu->base + ARM_SMMU_STRTAB_BASE_CFG);
2292
2293 /* Command queue */
2294 writeq_relaxed(smmu->cmdq.q.q_base, smmu->base + ARM_SMMU_CMDQ_BASE);
2295 writel_relaxed(smmu->cmdq.q.prod, smmu->base + ARM_SMMU_CMDQ_PROD);
2296 writel_relaxed(smmu->cmdq.q.cons, smmu->base + ARM_SMMU_CMDQ_CONS);
2297
2298 enables = CR0_CMDQEN;
2299 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2300 ARM_SMMU_CR0ACK);
2301 if (ret) {
2302 dev_err(smmu->dev, "failed to enable command queue\n");
2303 return ret;
2304 }
2305
2306 /* Invalidate any cached configuration */
2307 cmd.opcode = CMDQ_OP_CFGI_ALL;
2308 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2309 cmd.opcode = CMDQ_OP_CMD_SYNC;
2310 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2311
2312 /* Invalidate any stale TLB entries */
2313 if (smmu->features & ARM_SMMU_FEAT_HYP) {
2314 cmd.opcode = CMDQ_OP_TLBI_EL2_ALL;
2315 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2316 }
2317
2318 cmd.opcode = CMDQ_OP_TLBI_NSNH_ALL;
2319 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2320 cmd.opcode = CMDQ_OP_CMD_SYNC;
2321 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2322
2323 /* Event queue */
2324 writeq_relaxed(smmu->evtq.q.q_base, smmu->base + ARM_SMMU_EVTQ_BASE);
2325 writel_relaxed(smmu->evtq.q.prod, smmu->base + ARM_SMMU_EVTQ_PROD);
2326 writel_relaxed(smmu->evtq.q.cons, smmu->base + ARM_SMMU_EVTQ_CONS);
2327
2328 enables |= CR0_EVTQEN;
2329 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2330 ARM_SMMU_CR0ACK);
2331 if (ret) {
2332 dev_err(smmu->dev, "failed to enable event queue\n");
2333 return ret;
2334 }
2335
2336 /* PRI queue */
2337 if (smmu->features & ARM_SMMU_FEAT_PRI) {
2338 writeq_relaxed(smmu->priq.q.q_base,
2339 smmu->base + ARM_SMMU_PRIQ_BASE);
2340 writel_relaxed(smmu->priq.q.prod,
2341 smmu->base + ARM_SMMU_PRIQ_PROD);
2342 writel_relaxed(smmu->priq.q.cons,
2343 smmu->base + ARM_SMMU_PRIQ_CONS);
2344
2345 enables |= CR0_PRIQEN;
2346 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2347 ARM_SMMU_CR0ACK);
2348 if (ret) {
2349 dev_err(smmu->dev, "failed to enable PRI queue\n");
2350 return ret;
2351 }
2352 }
2353
2354 ret = arm_smmu_setup_irqs(smmu);
2355 if (ret) {
2356 dev_err(smmu->dev, "failed to setup irqs\n");
2357 return ret;
2358 }
2359
Robin Murphydc87a982016-09-12 17:13:44 +01002360
2361 /* Enable the SMMU interface, or ensure bypass */
2362 if (!bypass || disable_bypass) {
2363 enables |= CR0_SMMUEN;
2364 } else {
2365 ret = arm_smmu_update_gbpa(smmu, 0, GBPA_ABORT);
2366 if (ret) {
2367 dev_err(smmu->dev, "GBPA not responding to update\n");
2368 return ret;
2369 }
2370 }
Will Deacon48ec83b2015-05-27 17:25:59 +01002371 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2372 ARM_SMMU_CR0ACK);
2373 if (ret) {
2374 dev_err(smmu->dev, "failed to enable SMMU interface\n");
2375 return ret;
2376 }
2377
2378 return 0;
2379}
2380
2381static int arm_smmu_device_probe(struct arm_smmu_device *smmu)
2382{
2383 u32 reg;
2384 bool coherent;
Will Deacon48ec83b2015-05-27 17:25:59 +01002385
2386 /* IDR0 */
2387 reg = readl_relaxed(smmu->base + ARM_SMMU_IDR0);
2388
2389 /* 2-level structures */
2390 if ((reg & IDR0_ST_LVL_MASK << IDR0_ST_LVL_SHIFT) == IDR0_ST_LVL_2LVL)
2391 smmu->features |= ARM_SMMU_FEAT_2_LVL_STRTAB;
2392
2393 if (reg & IDR0_CD2L)
2394 smmu->features |= ARM_SMMU_FEAT_2_LVL_CDTAB;
2395
2396 /*
2397 * Translation table endianness.
2398 * We currently require the same endianness as the CPU, but this
2399 * could be changed later by adding a new IO_PGTABLE_QUIRK.
2400 */
2401 switch (reg & IDR0_TTENDIAN_MASK << IDR0_TTENDIAN_SHIFT) {
2402 case IDR0_TTENDIAN_MIXED:
2403 smmu->features |= ARM_SMMU_FEAT_TT_LE | ARM_SMMU_FEAT_TT_BE;
2404 break;
2405#ifdef __BIG_ENDIAN
2406 case IDR0_TTENDIAN_BE:
2407 smmu->features |= ARM_SMMU_FEAT_TT_BE;
2408 break;
2409#else
2410 case IDR0_TTENDIAN_LE:
2411 smmu->features |= ARM_SMMU_FEAT_TT_LE;
2412 break;
2413#endif
2414 default:
2415 dev_err(smmu->dev, "unknown/unsupported TT endianness!\n");
2416 return -ENXIO;
2417 }
2418
2419 /* Boolean feature flags */
2420 if (IS_ENABLED(CONFIG_PCI_PRI) && reg & IDR0_PRI)
2421 smmu->features |= ARM_SMMU_FEAT_PRI;
2422
2423 if (IS_ENABLED(CONFIG_PCI_ATS) && reg & IDR0_ATS)
2424 smmu->features |= ARM_SMMU_FEAT_ATS;
2425
2426 if (reg & IDR0_SEV)
2427 smmu->features |= ARM_SMMU_FEAT_SEV;
2428
2429 if (reg & IDR0_MSI)
2430 smmu->features |= ARM_SMMU_FEAT_MSI;
2431
2432 if (reg & IDR0_HYP)
2433 smmu->features |= ARM_SMMU_FEAT_HYP;
2434
2435 /*
2436 * The dma-coherent property is used in preference to the ID
2437 * register, but warn on mismatch.
2438 */
2439 coherent = of_dma_is_coherent(smmu->dev->of_node);
2440 if (coherent)
2441 smmu->features |= ARM_SMMU_FEAT_COHERENCY;
2442
2443 if (!!(reg & IDR0_COHACC) != coherent)
2444 dev_warn(smmu->dev, "IDR0.COHACC overridden by dma-coherent property (%s)\n",
2445 coherent ? "true" : "false");
2446
Prem Mallappa6380be02015-12-14 22:01:23 +05302447 switch (reg & IDR0_STALL_MODEL_MASK << IDR0_STALL_MODEL_SHIFT) {
2448 case IDR0_STALL_MODEL_STALL:
2449 /* Fallthrough */
2450 case IDR0_STALL_MODEL_FORCE:
Will Deacon48ec83b2015-05-27 17:25:59 +01002451 smmu->features |= ARM_SMMU_FEAT_STALLS;
Prem Mallappa6380be02015-12-14 22:01:23 +05302452 }
Will Deacon48ec83b2015-05-27 17:25:59 +01002453
2454 if (reg & IDR0_S1P)
2455 smmu->features |= ARM_SMMU_FEAT_TRANS_S1;
2456
2457 if (reg & IDR0_S2P)
2458 smmu->features |= ARM_SMMU_FEAT_TRANS_S2;
2459
2460 if (!(reg & (IDR0_S1P | IDR0_S2P))) {
2461 dev_err(smmu->dev, "no translation support!\n");
2462 return -ENXIO;
2463 }
2464
2465 /* We only support the AArch64 table format at present */
Will Deaconf0c453d2015-08-20 12:12:32 +01002466 switch (reg & IDR0_TTF_MASK << IDR0_TTF_SHIFT) {
2467 case IDR0_TTF_AARCH32_64:
2468 smmu->ias = 40;
2469 /* Fallthrough */
2470 case IDR0_TTF_AARCH64:
2471 break;
2472 default:
Will Deacon48ec83b2015-05-27 17:25:59 +01002473 dev_err(smmu->dev, "AArch64 table format not supported!\n");
2474 return -ENXIO;
2475 }
2476
2477 /* ASID/VMID sizes */
2478 smmu->asid_bits = reg & IDR0_ASID16 ? 16 : 8;
2479 smmu->vmid_bits = reg & IDR0_VMID16 ? 16 : 8;
2480
2481 /* IDR1 */
2482 reg = readl_relaxed(smmu->base + ARM_SMMU_IDR1);
2483 if (reg & (IDR1_TABLES_PRESET | IDR1_QUEUES_PRESET | IDR1_REL)) {
2484 dev_err(smmu->dev, "embedded implementation not supported\n");
2485 return -ENXIO;
2486 }
2487
2488 /* Queue sizes, capped at 4k */
2489 smmu->cmdq.q.max_n_shift = min((u32)CMDQ_MAX_SZ_SHIFT,
2490 reg >> IDR1_CMDQ_SHIFT & IDR1_CMDQ_MASK);
2491 if (!smmu->cmdq.q.max_n_shift) {
2492 /* Odd alignment restrictions on the base, so ignore for now */
2493 dev_err(smmu->dev, "unit-length command queue not supported\n");
2494 return -ENXIO;
2495 }
2496
2497 smmu->evtq.q.max_n_shift = min((u32)EVTQ_MAX_SZ_SHIFT,
2498 reg >> IDR1_EVTQ_SHIFT & IDR1_EVTQ_MASK);
2499 smmu->priq.q.max_n_shift = min((u32)PRIQ_MAX_SZ_SHIFT,
2500 reg >> IDR1_PRIQ_SHIFT & IDR1_PRIQ_MASK);
2501
2502 /* SID/SSID sizes */
2503 smmu->ssid_bits = reg >> IDR1_SSID_SHIFT & IDR1_SSID_MASK;
2504 smmu->sid_bits = reg >> IDR1_SID_SHIFT & IDR1_SID_MASK;
2505
2506 /* IDR5 */
2507 reg = readl_relaxed(smmu->base + ARM_SMMU_IDR5);
2508
2509 /* Maximum number of outstanding stalls */
2510 smmu->evtq.max_stalls = reg >> IDR5_STALL_MAX_SHIFT
2511 & IDR5_STALL_MAX_MASK;
2512
2513 /* Page sizes */
2514 if (reg & IDR5_GRAN64K)
Robin Murphyd5466352016-05-09 17:20:09 +01002515 smmu->pgsize_bitmap |= SZ_64K | SZ_512M;
Will Deacon48ec83b2015-05-27 17:25:59 +01002516 if (reg & IDR5_GRAN16K)
Robin Murphyd5466352016-05-09 17:20:09 +01002517 smmu->pgsize_bitmap |= SZ_16K | SZ_32M;
Will Deacon48ec83b2015-05-27 17:25:59 +01002518 if (reg & IDR5_GRAN4K)
Robin Murphyd5466352016-05-09 17:20:09 +01002519 smmu->pgsize_bitmap |= SZ_4K | SZ_2M | SZ_1G;
Will Deacon48ec83b2015-05-27 17:25:59 +01002520
Robin Murphyd5466352016-05-09 17:20:09 +01002521 if (arm_smmu_ops.pgsize_bitmap == -1UL)
2522 arm_smmu_ops.pgsize_bitmap = smmu->pgsize_bitmap;
2523 else
2524 arm_smmu_ops.pgsize_bitmap |= smmu->pgsize_bitmap;
Will Deacon48ec83b2015-05-27 17:25:59 +01002525
2526 /* Output address size */
2527 switch (reg & IDR5_OAS_MASK << IDR5_OAS_SHIFT) {
2528 case IDR5_OAS_32_BIT:
2529 smmu->oas = 32;
2530 break;
2531 case IDR5_OAS_36_BIT:
2532 smmu->oas = 36;
2533 break;
2534 case IDR5_OAS_40_BIT:
2535 smmu->oas = 40;
2536 break;
2537 case IDR5_OAS_42_BIT:
2538 smmu->oas = 42;
2539 break;
2540 case IDR5_OAS_44_BIT:
2541 smmu->oas = 44;
2542 break;
Will Deacon85430962015-08-03 10:35:40 +01002543 default:
2544 dev_info(smmu->dev,
2545 "unknown output address size. Truncating to 48-bit\n");
2546 /* Fallthrough */
Will Deacon48ec83b2015-05-27 17:25:59 +01002547 case IDR5_OAS_48_BIT:
2548 smmu->oas = 48;
Will Deacon48ec83b2015-05-27 17:25:59 +01002549 }
2550
2551 /* Set the DMA mask for our table walker */
2552 if (dma_set_mask_and_coherent(smmu->dev, DMA_BIT_MASK(smmu->oas)))
2553 dev_warn(smmu->dev,
2554 "failed to set DMA mask for table walker\n");
2555
Will Deaconf0c453d2015-08-20 12:12:32 +01002556 smmu->ias = max(smmu->ias, smmu->oas);
Will Deacon48ec83b2015-05-27 17:25:59 +01002557
2558 dev_info(smmu->dev, "ias %lu-bit, oas %lu-bit (features 0x%08x)\n",
2559 smmu->ias, smmu->oas, smmu->features);
2560 return 0;
2561}
2562
2563static int arm_smmu_device_dt_probe(struct platform_device *pdev)
2564{
2565 int irq, ret;
2566 struct resource *res;
2567 struct arm_smmu_device *smmu;
2568 struct device *dev = &pdev->dev;
Robin Murphydc87a982016-09-12 17:13:44 +01002569 bool bypass = true;
2570 u32 cells;
2571
2572 if (of_property_read_u32(dev->of_node, "#iommu-cells", &cells))
2573 dev_err(dev, "missing #iommu-cells property\n");
2574 else if (cells != 1)
2575 dev_err(dev, "invalid #iommu-cells value (%d)\n", cells);
2576 else
2577 bypass = false;
Will Deacon48ec83b2015-05-27 17:25:59 +01002578
2579 smmu = devm_kzalloc(dev, sizeof(*smmu), GFP_KERNEL);
2580 if (!smmu) {
2581 dev_err(dev, "failed to allocate arm_smmu_device\n");
2582 return -ENOMEM;
2583 }
2584 smmu->dev = dev;
2585
2586 /* Base address */
2587 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2588 if (resource_size(res) + 1 < SZ_128K) {
2589 dev_err(dev, "MMIO region too small (%pr)\n", res);
2590 return -EINVAL;
2591 }
2592
2593 smmu->base = devm_ioremap_resource(dev, res);
2594 if (IS_ERR(smmu->base))
2595 return PTR_ERR(smmu->base);
2596
2597 /* Interrupt lines */
2598 irq = platform_get_irq_byname(pdev, "eventq");
2599 if (irq > 0)
2600 smmu->evtq.q.irq = irq;
2601
2602 irq = platform_get_irq_byname(pdev, "priq");
2603 if (irq > 0)
2604 smmu->priq.q.irq = irq;
2605
2606 irq = platform_get_irq_byname(pdev, "cmdq-sync");
2607 if (irq > 0)
2608 smmu->cmdq.q.irq = irq;
2609
2610 irq = platform_get_irq_byname(pdev, "gerror");
2611 if (irq > 0)
2612 smmu->gerr_irq = irq;
2613
Zhen Lei5e929462015-07-07 04:30:18 +01002614 parse_driver_options(smmu);
2615
Will Deacon48ec83b2015-05-27 17:25:59 +01002616 /* Probe the h/w */
2617 ret = arm_smmu_device_probe(smmu);
2618 if (ret)
2619 return ret;
2620
2621 /* Initialise in-memory data structures */
2622 ret = arm_smmu_init_structures(smmu);
2623 if (ret)
2624 return ret;
2625
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002626 /* Record our private device structure */
2627 platform_set_drvdata(pdev, smmu);
2628
Will Deacon48ec83b2015-05-27 17:25:59 +01002629 /* Reset the device */
Robin Murphy8f785152016-09-12 17:13:45 +01002630 ret = arm_smmu_device_reset(smmu, bypass);
2631 if (ret)
2632 return ret;
2633
2634 /* And we're up. Go go go! */
2635 of_iommu_set_ops(dev->of_node, &arm_smmu_ops);
Robin Murphy08d4ca22016-09-12 17:13:46 +01002636#ifdef CONFIG_PCI
Robin Murphy8f785152016-09-12 17:13:45 +01002637 pci_request_acs();
Robin Murphy08d4ca22016-09-12 17:13:46 +01002638 ret = bus_set_iommu(&pci_bus_type, &arm_smmu_ops);
2639 if (ret)
2640 return ret;
2641#endif
2642#ifdef CONFIG_ARM_AMBA
2643 ret = bus_set_iommu(&amba_bustype, &arm_smmu_ops);
2644 if (ret)
2645 return ret;
2646#endif
2647 return bus_set_iommu(&platform_bus_type, &arm_smmu_ops);
Will Deacon48ec83b2015-05-27 17:25:59 +01002648}
2649
2650static int arm_smmu_device_remove(struct platform_device *pdev)
2651{
Will Deacon941a8022015-08-11 16:25:10 +01002652 struct arm_smmu_device *smmu = platform_get_drvdata(pdev);
Will Deacon48ec83b2015-05-27 17:25:59 +01002653
2654 arm_smmu_device_disable(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002655 return 0;
2656}
2657
2658static struct of_device_id arm_smmu_of_match[] = {
2659 { .compatible = "arm,smmu-v3", },
2660 { },
2661};
2662MODULE_DEVICE_TABLE(of, arm_smmu_of_match);
2663
2664static struct platform_driver arm_smmu_driver = {
2665 .driver = {
2666 .name = "arm-smmu-v3",
2667 .of_match_table = of_match_ptr(arm_smmu_of_match),
2668 },
2669 .probe = arm_smmu_device_dt_probe,
2670 .remove = arm_smmu_device_remove,
2671};
2672
2673static int __init arm_smmu_init(void)
2674{
Robin Murphy8f785152016-09-12 17:13:45 +01002675 static bool registered;
2676 int ret = 0;
Will Deacon48ec83b2015-05-27 17:25:59 +01002677
Robin Murphy8f785152016-09-12 17:13:45 +01002678 if (!registered) {
2679 ret = platform_driver_register(&arm_smmu_driver);
2680 registered = !ret;
2681 }
2682 return ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01002683}
2684
2685static void __exit arm_smmu_exit(void)
2686{
2687 return platform_driver_unregister(&arm_smmu_driver);
2688}
2689
2690subsys_initcall(arm_smmu_init);
2691module_exit(arm_smmu_exit);
2692
Robin Murphy8f785152016-09-12 17:13:45 +01002693static int __init arm_smmu_of_init(struct device_node *np)
2694{
2695 int ret = arm_smmu_init();
2696
2697 if (ret)
2698 return ret;
2699
2700 if (!of_platform_device_create(np, NULL, platform_bus_type.dev_root))
2701 return -ENODEV;
2702
2703 return 0;
2704}
2705IOMMU_OF_DECLARE(arm_smmuv3, "arm,smmu-v3", arm_smmu_of_init);
2706
Will Deacon48ec83b2015-05-27 17:25:59 +01002707MODULE_DESCRIPTION("IOMMU API for ARM architected SMMUv3 implementations");
2708MODULE_AUTHOR("Will Deacon <will.deacon@arm.com>");
2709MODULE_LICENSE("GPL v2");