blob: de7a6cedcc455d1f5d7229856f7fd055cf070073 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedel400a28a2011-11-28 15:11:02 +010028#include <linux/export.h>
Joerg Roedel02f3b3f2012-06-11 17:45:25 +020029#include <linux/acpi.h>
30#include <acpi/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020031#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090032#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010033#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090034#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040035#include <asm/iommu_table.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020036
37#include "amd_iommu_proto.h"
38#include "amd_iommu_types.h"
39
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020040/*
41 * definitions for the ACPI scanning code
42 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020043#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020044
45#define ACPI_IVHD_TYPE 0x10
46#define ACPI_IVMD_TYPE_ALL 0x20
47#define ACPI_IVMD_TYPE 0x21
48#define ACPI_IVMD_TYPE_RANGE 0x22
49
50#define IVHD_DEV_ALL 0x01
51#define IVHD_DEV_SELECT 0x02
52#define IVHD_DEV_SELECT_RANGE_START 0x03
53#define IVHD_DEV_RANGE_END 0x04
54#define IVHD_DEV_ALIAS 0x42
55#define IVHD_DEV_ALIAS_RANGE 0x43
56#define IVHD_DEV_EXT_SELECT 0x46
57#define IVHD_DEV_EXT_SELECT_RANGE 0x47
58
Joerg Roedel6da73422009-05-04 11:44:38 +020059#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
60#define IVHD_FLAG_PASSPW_EN_MASK 0x02
61#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
62#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020063
64#define IVMD_FLAG_EXCL_RANGE 0x08
65#define IVMD_FLAG_UNITY_MAP 0x01
66
67#define ACPI_DEVFLAG_INITPASS 0x01
68#define ACPI_DEVFLAG_EXTINT 0x02
69#define ACPI_DEVFLAG_NMI 0x04
70#define ACPI_DEVFLAG_SYSMGT1 0x10
71#define ACPI_DEVFLAG_SYSMGT2 0x20
72#define ACPI_DEVFLAG_LINT0 0x40
73#define ACPI_DEVFLAG_LINT1 0x80
74#define ACPI_DEVFLAG_ATSDIS 0x10000000
75
Joerg Roedelb65233a2008-07-11 17:14:21 +020076/*
77 * ACPI table definitions
78 *
79 * These data structures are laid over the table to parse the important values
80 * out of it.
81 */
82
83/*
84 * structure describing one IOMMU in the ACPI table. Typically followed by one
85 * or more ivhd_entrys.
86 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020087struct ivhd_header {
88 u8 type;
89 u8 flags;
90 u16 length;
91 u16 devid;
92 u16 cap_ptr;
93 u64 mmio_phys;
94 u16 pci_seg;
95 u16 info;
96 u32 reserved;
97} __attribute__((packed));
98
Joerg Roedelb65233a2008-07-11 17:14:21 +020099/*
100 * A device entry describing which devices a specific IOMMU translates and
101 * which requestor ids they use.
102 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200103struct ivhd_entry {
104 u8 type;
105 u16 devid;
106 u8 flags;
107 u32 ext;
108} __attribute__((packed));
109
Joerg Roedelb65233a2008-07-11 17:14:21 +0200110/*
111 * An AMD IOMMU memory definition structure. It defines things like exclusion
112 * ranges for devices and regions that should be unity mapped.
113 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200114struct ivmd_header {
115 u8 type;
116 u8 flags;
117 u16 length;
118 u16 devid;
119 u16 aux;
120 u64 resv;
121 u64 range_start;
122 u64 range_length;
123} __attribute__((packed));
124
Joerg Roedelfefda112009-05-20 12:21:42 +0200125bool amd_iommu_dump;
126
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200127static bool amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200128static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200129
Joerg Roedelb65233a2008-07-11 17:14:21 +0200130u16 amd_iommu_last_bdf; /* largest PCI device id we have
131 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200132LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200133 we find in ACPI */
Dan Carpenter3775d482012-06-27 12:09:18 +0300134u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200135
Joerg Roedel2e228472008-07-11 17:14:31 +0200136LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200137 system */
138
Joerg Roedelbb527772009-11-20 14:31:51 +0100139/* Array to assign indices to IOMMUs*/
140struct amd_iommu *amd_iommus[MAX_IOMMUS];
141int amd_iommus_present;
142
Joerg Roedel318afd42009-11-23 18:32:38 +0100143/* IOMMUs have a non-present cache? */
144bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200145bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100146
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100147u32 amd_iommu_max_pasids __read_mostly = ~0;
148
Joerg Roedel400a28a2011-11-28 15:11:02 +0100149bool amd_iommu_v2_present __read_mostly;
150
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100151bool amd_iommu_force_isolation __read_mostly;
152
Joerg Roedelb65233a2008-07-11 17:14:21 +0200153/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100154 * List of protection domains - used during resume
155 */
156LIST_HEAD(amd_iommu_pd_list);
157spinlock_t amd_iommu_pd_lock;
158
159/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200160 * Pointer to the device table which is shared by all AMD IOMMUs
161 * it is indexed by the PCI device id or the HT unit id and contains
162 * information about the domain the device belongs to as well as the
163 * page table root pointer.
164 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200165struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200166
167/*
168 * The alias table is a driver specific data structure which contains the
169 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
170 * More than one device can share the same requestor id.
171 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200172u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200173
174/*
175 * The rlookup table is used to find the IOMMU which is responsible
176 * for a specific device. It is also indexed by the PCI device id.
177 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200178struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200179
180/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200181 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
182 * to know which ones are already in use.
183 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200184unsigned long *amd_iommu_pd_alloc_bitmap;
185
Joerg Roedelb65233a2008-07-11 17:14:21 +0200186static u32 dev_table_size; /* size of the device table */
187static u32 alias_table_size; /* size of the alias table */
188static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200189
Gerard Snitselaarae295142012-03-16 11:38:22 -0700190static int amd_iommu_enable_interrupts(void);
Joerg Roedel3d9761e2012-03-15 16:39:21 +0100191
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200192static inline void update_last_devid(u16 devid)
193{
194 if (devid > amd_iommu_last_bdf)
195 amd_iommu_last_bdf = devid;
196}
197
Joerg Roedelc5714842008-07-11 17:14:25 +0200198static inline unsigned long tbl_size(int entry_size)
199{
200 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100201 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200202
203 return 1UL << shift;
204}
205
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400206/* Access to l1 and l2 indexed register spaces */
207
208static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
209{
210 u32 val;
211
212 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
213 pci_read_config_dword(iommu->dev, 0xfc, &val);
214 return val;
215}
216
217static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
218{
219 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
220 pci_write_config_dword(iommu->dev, 0xfc, val);
221 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
222}
223
224static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
225{
226 u32 val;
227
228 pci_write_config_dword(iommu->dev, 0xf0, address);
229 pci_read_config_dword(iommu->dev, 0xf4, &val);
230 return val;
231}
232
233static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
234{
235 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
236 pci_write_config_dword(iommu->dev, 0xf4, val);
237}
238
Joerg Roedelb65233a2008-07-11 17:14:21 +0200239/****************************************************************************
240 *
241 * AMD IOMMU MMIO register space handling functions
242 *
243 * These functions are used to program the IOMMU device registers in
244 * MMIO space required for that driver.
245 *
246 ****************************************************************************/
247
248/*
249 * This function set the exclusion range in the IOMMU. DMA accesses to the
250 * exclusion range are passed through untranslated
251 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200252static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200253{
254 u64 start = iommu->exclusion_start & PAGE_MASK;
255 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
256 u64 entry;
257
258 if (!iommu->exclusion_start)
259 return;
260
261 entry = start | MMIO_EXCL_ENABLE_MASK;
262 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
263 &entry, sizeof(entry));
264
265 entry = limit;
266 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
267 &entry, sizeof(entry));
268}
269
Joerg Roedelb65233a2008-07-11 17:14:21 +0200270/* Programs the physical address of the device table into the IOMMU hardware */
Jan Beulich6b7f0002012-03-08 08:58:13 +0000271static void iommu_set_device_table(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200272{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200273 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200274
275 BUG_ON(iommu->mmio_base == NULL);
276
277 entry = virt_to_phys(amd_iommu_dev_table);
278 entry |= (dev_table_size >> 12) - 1;
279 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
280 &entry, sizeof(entry));
281}
282
Joerg Roedelb65233a2008-07-11 17:14:21 +0200283/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200284static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200285{
286 u32 ctrl;
287
288 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
289 ctrl |= (1 << bit);
290 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
291}
292
Joerg Roedelca0207112009-10-28 18:02:26 +0100293static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200294{
295 u32 ctrl;
296
Joerg Roedel199d0d52008-09-17 16:45:59 +0200297 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200298 ctrl &= ~(1 << bit);
299 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
300}
301
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100302static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
303{
304 u32 ctrl;
305
306 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
307 ctrl &= ~CTRL_INV_TO_MASK;
308 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
309 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
310}
311
Joerg Roedelb65233a2008-07-11 17:14:21 +0200312/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200313static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200314{
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200315 static const char * const feat_str[] = {
316 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
317 "IA", "GA", "HE", "PC", NULL
318 };
319 int i;
320
321 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100322 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200323
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200324 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
325 printk(KERN_CONT " extended features: ");
326 for (i = 0; feat_str[i]; ++i)
327 if (iommu_feature(iommu, (1ULL << i)))
328 printk(KERN_CONT " %s", feat_str[i]);
329 }
330 printk(KERN_CONT "\n");
331
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200332 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200333}
334
Joerg Roedel92ac4322009-05-19 19:06:27 +0200335static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200336{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200337 /* Disable command buffer */
338 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
339
340 /* Disable event logging and event interrupts */
341 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
342 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
343
344 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200345 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200346}
347
Joerg Roedelb65233a2008-07-11 17:14:21 +0200348/*
349 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
350 * the system has one.
351 */
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200352static u8 __iomem * __init iommu_map_mmio_space(u64 address)
Joerg Roedel6c567472008-06-26 21:27:43 +0200353{
Joerg Roedele82752d2010-05-28 14:26:48 +0200354 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
355 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
356 address);
357 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200358 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200359 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200360
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200361 return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH);
Joerg Roedel6c567472008-06-26 21:27:43 +0200362}
363
364static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
365{
366 if (iommu->mmio_base)
367 iounmap(iommu->mmio_base);
368 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
369}
370
Joerg Roedelb65233a2008-07-11 17:14:21 +0200371/****************************************************************************
372 *
373 * The functions below belong to the first pass of AMD IOMMU ACPI table
374 * parsing. In this pass we try to find out the highest device id this
375 * code has to handle. Upon this information the size of the shared data
376 * structures is determined later.
377 *
378 ****************************************************************************/
379
380/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200381 * This function calculates the length of a given IVHD entry
382 */
383static inline int ivhd_entry_length(u8 *ivhd)
384{
385 return 0x04 << (*ivhd >> 6);
386}
387
388/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200389 * This function reads the last device id the IOMMU has to handle from the PCI
390 * capability header for this IOMMU
391 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200392static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
393{
394 u32 cap;
395
396 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200397 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200398
399 return 0;
400}
401
Joerg Roedelb65233a2008-07-11 17:14:21 +0200402/*
403 * After reading the highest device id from the IOMMU PCI capability header
404 * this function looks if there is a higher device id defined in the ACPI table
405 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200406static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
407{
408 u8 *p = (void *)h, *end = (void *)h;
409 struct ivhd_entry *dev;
410
411 p += sizeof(*h);
412 end += h->length;
413
414 find_last_devid_on_pci(PCI_BUS(h->devid),
415 PCI_SLOT(h->devid),
416 PCI_FUNC(h->devid),
417 h->cap_ptr);
418
419 while (p < end) {
420 dev = (struct ivhd_entry *)p;
421 switch (dev->type) {
422 case IVHD_DEV_SELECT:
423 case IVHD_DEV_RANGE_END:
424 case IVHD_DEV_ALIAS:
425 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200426 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200427 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200428 break;
429 default:
430 break;
431 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200432 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200433 }
434
435 WARN_ON(p != end);
436
437 return 0;
438}
439
Joerg Roedelb65233a2008-07-11 17:14:21 +0200440/*
441 * Iterate over all IVHD entries in the ACPI table and find the highest device
442 * id which we need to handle. This is the first of three functions which parse
443 * the ACPI table. So we check the checksum here.
444 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200445static int __init find_last_devid_acpi(struct acpi_table_header *table)
446{
447 int i;
448 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
449 struct ivhd_header *h;
450
451 /*
452 * Validate checksum here so we don't need to do it when
453 * we actually parse the table
454 */
455 for (i = 0; i < table->length; ++i)
456 checksum += p[i];
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200457 if (checksum != 0)
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200458 /* ACPI table corrupt */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200459 return -ENODEV;
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200460
461 p += IVRS_HEADER_LENGTH;
462
463 end += table->length;
464 while (p < end) {
465 h = (struct ivhd_header *)p;
466 switch (h->type) {
467 case ACPI_IVHD_TYPE:
468 find_last_devid_from_ivhd(h);
469 break;
470 default:
471 break;
472 }
473 p += h->length;
474 }
475 WARN_ON(p != end);
476
477 return 0;
478}
479
Joerg Roedelb65233a2008-07-11 17:14:21 +0200480/****************************************************************************
481 *
482 * The following functions belong the the code path which parses the ACPI table
483 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
484 * data structures, initialize the device/alias/rlookup table and also
485 * basically initialize the hardware.
486 *
487 ****************************************************************************/
488
489/*
490 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
491 * write commands to that buffer later and the IOMMU will execute them
492 * asynchronously
493 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200494static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
495{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200496 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200497 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200498
499 if (cmd_buf == NULL)
500 return NULL;
501
Chris Wright549c90dc2010-04-02 18:27:53 -0700502 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200503
Joerg Roedel58492e12009-05-04 18:41:16 +0200504 return cmd_buf;
505}
506
507/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200508 * This function resets the command buffer if the IOMMU stopped fetching
509 * commands from it.
510 */
511void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
512{
513 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
514
515 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
516 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
517
518 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
519}
520
521/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200522 * This function writes the command buffer address to the hardware and
523 * enables it.
524 */
525static void iommu_enable_command_buffer(struct amd_iommu *iommu)
526{
527 u64 entry;
528
529 BUG_ON(iommu->cmd_buf == NULL);
530
531 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200532 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200533
Joerg Roedelb36ca912008-06-26 21:27:45 +0200534 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200535 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200536
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200537 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90dc2010-04-02 18:27:53 -0700538 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200539}
540
541static void __init free_command_buffer(struct amd_iommu *iommu)
542{
Joerg Roedel23c17132008-09-17 17:18:17 +0200543 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90dc2010-04-02 18:27:53 -0700544 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200545}
546
Joerg Roedel335503e2008-09-05 14:29:07 +0200547/* allocates the memory where the IOMMU will log its events to */
548static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
549{
Joerg Roedel335503e2008-09-05 14:29:07 +0200550 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
551 get_order(EVT_BUFFER_SIZE));
552
553 if (iommu->evt_buf == NULL)
554 return NULL;
555
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200556 iommu->evt_buf_size = EVT_BUFFER_SIZE;
557
Joerg Roedel58492e12009-05-04 18:41:16 +0200558 return iommu->evt_buf;
559}
560
561static void iommu_enable_event_buffer(struct amd_iommu *iommu)
562{
563 u64 entry;
564
565 BUG_ON(iommu->evt_buf == NULL);
566
Joerg Roedel335503e2008-09-05 14:29:07 +0200567 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200568
Joerg Roedel335503e2008-09-05 14:29:07 +0200569 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
570 &entry, sizeof(entry));
571
Joerg Roedel090672072009-06-15 16:06:48 +0200572 /* set head and tail to zero manually */
573 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
574 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
575
Joerg Roedel58492e12009-05-04 18:41:16 +0200576 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200577}
578
579static void __init free_event_buffer(struct amd_iommu *iommu)
580{
581 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
582}
583
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100584/* allocates the memory where the IOMMU will log its events to */
585static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
586{
587 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
588 get_order(PPR_LOG_SIZE));
589
590 if (iommu->ppr_log == NULL)
591 return NULL;
592
593 return iommu->ppr_log;
594}
595
596static void iommu_enable_ppr_log(struct amd_iommu *iommu)
597{
598 u64 entry;
599
600 if (iommu->ppr_log == NULL)
601 return;
602
603 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
604
605 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
606 &entry, sizeof(entry));
607
608 /* set head and tail to zero manually */
609 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
610 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
611
612 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
613 iommu_feature_enable(iommu, CONTROL_PPR_EN);
614}
615
616static void __init free_ppr_log(struct amd_iommu *iommu)
617{
618 if (iommu->ppr_log == NULL)
619 return;
620
621 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
622}
623
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100624static void iommu_enable_gt(struct amd_iommu *iommu)
625{
626 if (!iommu_feature(iommu, FEATURE_GT))
627 return;
628
629 iommu_feature_enable(iommu, CONTROL_GT_EN);
630}
631
Joerg Roedelb65233a2008-07-11 17:14:21 +0200632/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200633static void set_dev_entry_bit(u16 devid, u8 bit)
634{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100635 int i = (bit >> 6) & 0x03;
636 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200637
Joerg Roedelee6c2862011-11-09 12:06:03 +0100638 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200639}
640
Joerg Roedelc5cca142009-10-09 18:31:20 +0200641static int get_dev_entry_bit(u16 devid, u8 bit)
642{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100643 int i = (bit >> 6) & 0x03;
644 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200645
Joerg Roedelee6c2862011-11-09 12:06:03 +0100646 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200647}
648
649
650void amd_iommu_apply_erratum_63(u16 devid)
651{
652 int sysmgt;
653
654 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
655 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
656
657 if (sysmgt == 0x01)
658 set_dev_entry_bit(devid, DEV_ENTRY_IW);
659}
660
Joerg Roedel5ff47892008-07-14 20:11:18 +0200661/* Writes the specific IOMMU for a device into the rlookup table */
662static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
663{
664 amd_iommu_rlookup_table[devid] = iommu;
665}
666
Joerg Roedelb65233a2008-07-11 17:14:21 +0200667/*
668 * This function takes the device specific flags read from the ACPI
669 * table and sets up the device table entry with that information
670 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200671static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
672 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200673{
674 if (flags & ACPI_DEVFLAG_INITPASS)
675 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
676 if (flags & ACPI_DEVFLAG_EXTINT)
677 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
678 if (flags & ACPI_DEVFLAG_NMI)
679 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
680 if (flags & ACPI_DEVFLAG_SYSMGT1)
681 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
682 if (flags & ACPI_DEVFLAG_SYSMGT2)
683 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
684 if (flags & ACPI_DEVFLAG_LINT0)
685 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
686 if (flags & ACPI_DEVFLAG_LINT1)
687 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200688
Joerg Roedelc5cca142009-10-09 18:31:20 +0200689 amd_iommu_apply_erratum_63(devid);
690
Joerg Roedel5ff47892008-07-14 20:11:18 +0200691 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200692}
693
Joerg Roedelb65233a2008-07-11 17:14:21 +0200694/*
695 * Reads the device exclusion range from ACPI and initialize IOMMU with
696 * it
697 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200698static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
699{
700 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
701
702 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
703 return;
704
705 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200706 /*
707 * We only can configure exclusion ranges per IOMMU, not
708 * per device. But we can enable the exclusion range per
709 * device. This is done here
710 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200711 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
712 iommu->exclusion_start = m->range_start;
713 iommu->exclusion_length = m->range_length;
714 }
715}
716
Joerg Roedelb65233a2008-07-11 17:14:21 +0200717/*
718 * This function reads some important data from the IOMMU PCI space and
719 * initializes the driver data structure with it. It reads the hardware
720 * capabilities and the first/last device entries
721 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200722static void __init init_iommu_from_pci(struct amd_iommu *iommu)
723{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200724 int cap_ptr = iommu->cap_ptr;
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200725 u32 range, misc, low, high;
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400726 int i, j;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200727
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200728 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
729 &iommu->cap);
730 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
731 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200732 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
733 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200734
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200735 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
736 MMIO_GET_FD(range));
737 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
738 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200739 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel4c894f42010-09-23 15:15:19 +0200740
Joerg Roedel60f723b2011-04-05 12:50:24 +0200741 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
742 amd_iommu_iotlb_sup = false;
743
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200744 /* read extended feature bits */
745 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
746 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
747
748 iommu->features = ((u64)high << 32) | low;
749
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100750 if (iommu_feature(iommu, FEATURE_GT)) {
Joerg Roedel52815b72011-11-17 17:24:28 +0100751 int glxval;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100752 u32 pasids;
753 u64 shift;
754
755 shift = iommu->features & FEATURE_PASID_MASK;
756 shift >>= FEATURE_PASID_SHIFT;
757 pasids = (1 << shift);
758
759 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
Joerg Roedel52815b72011-11-17 17:24:28 +0100760
761 glxval = iommu->features & FEATURE_GLXVAL_MASK;
762 glxval >>= FEATURE_GLXVAL_SHIFT;
763
764 if (amd_iommu_max_glx_val == -1)
765 amd_iommu_max_glx_val = glxval;
766 else
767 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100768 }
769
Joerg Roedel400a28a2011-11-28 15:11:02 +0100770 if (iommu_feature(iommu, FEATURE_GT) &&
771 iommu_feature(iommu, FEATURE_PPR)) {
772 iommu->is_iommu_v2 = true;
773 amd_iommu_v2_present = true;
774 }
775
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400776 if (!is_rd890_iommu(iommu->dev))
777 return;
778
779 /*
780 * Some rd890 systems may not be fully reconfigured by the BIOS, so
781 * it's necessary for us to store this information so it can be
782 * reprogrammed on resume
783 */
784
785 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
786 &iommu->stored_addr_lo);
787 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
788 &iommu->stored_addr_hi);
789
790 /* Low bit locks writes to configuration space */
791 iommu->stored_addr_lo &= ~1;
792
793 for (i = 0; i < 6; i++)
794 for (j = 0; j < 0x12; j++)
795 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
796
797 for (i = 0; i < 0x83; i++)
798 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200799}
800
Joerg Roedelb65233a2008-07-11 17:14:21 +0200801/*
802 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
803 * initializes the hardware and our data structures with it.
804 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200805static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
806 struct ivhd_header *h)
807{
808 u8 *p = (u8 *)h;
809 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200810 u16 devid = 0, devid_start = 0, devid_to = 0;
811 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200812 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200813 struct ivhd_entry *e;
814
815 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200816 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200817 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200818 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200819
820 /*
821 * Done. Now parse the device entries
822 */
823 p += sizeof(struct ivhd_header);
824 end += h->length;
825
Joerg Roedel42a698f2009-05-20 15:41:28 +0200826
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200827 while (p < end) {
828 e = (struct ivhd_entry *)p;
829 switch (e->type) {
830 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200831
832 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
833 " last device %02x:%02x.%x flags: %02x\n",
834 PCI_BUS(iommu->first_device),
835 PCI_SLOT(iommu->first_device),
836 PCI_FUNC(iommu->first_device),
837 PCI_BUS(iommu->last_device),
838 PCI_SLOT(iommu->last_device),
839 PCI_FUNC(iommu->last_device),
840 e->flags);
841
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200842 for (dev_i = iommu->first_device;
843 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200844 set_dev_entry_from_acpi(iommu, dev_i,
845 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200846 break;
847 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200848
849 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
850 "flags: %02x\n",
851 PCI_BUS(e->devid),
852 PCI_SLOT(e->devid),
853 PCI_FUNC(e->devid),
854 e->flags);
855
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200856 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200857 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200858 break;
859 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200860
861 DUMP_printk(" DEV_SELECT_RANGE_START\t "
862 "devid: %02x:%02x.%x flags: %02x\n",
863 PCI_BUS(e->devid),
864 PCI_SLOT(e->devid),
865 PCI_FUNC(e->devid),
866 e->flags);
867
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200868 devid_start = e->devid;
869 flags = e->flags;
870 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200871 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200872 break;
873 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200874
875 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
876 "flags: %02x devid_to: %02x:%02x.%x\n",
877 PCI_BUS(e->devid),
878 PCI_SLOT(e->devid),
879 PCI_FUNC(e->devid),
880 e->flags,
881 PCI_BUS(e->ext >> 8),
882 PCI_SLOT(e->ext >> 8),
883 PCI_FUNC(e->ext >> 8));
884
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200885 devid = e->devid;
886 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200887 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100888 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200889 amd_iommu_alias_table[devid] = devid_to;
890 break;
891 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200892
893 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
894 "devid: %02x:%02x.%x flags: %02x "
895 "devid_to: %02x:%02x.%x\n",
896 PCI_BUS(e->devid),
897 PCI_SLOT(e->devid),
898 PCI_FUNC(e->devid),
899 e->flags,
900 PCI_BUS(e->ext >> 8),
901 PCI_SLOT(e->ext >> 8),
902 PCI_FUNC(e->ext >> 8));
903
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200904 devid_start = e->devid;
905 flags = e->flags;
906 devid_to = e->ext >> 8;
907 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200908 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200909 break;
910 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200911
912 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
913 "flags: %02x ext: %08x\n",
914 PCI_BUS(e->devid),
915 PCI_SLOT(e->devid),
916 PCI_FUNC(e->devid),
917 e->flags, e->ext);
918
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200919 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200920 set_dev_entry_from_acpi(iommu, devid, e->flags,
921 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200922 break;
923 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200924
925 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
926 "%02x:%02x.%x flags: %02x ext: %08x\n",
927 PCI_BUS(e->devid),
928 PCI_SLOT(e->devid),
929 PCI_FUNC(e->devid),
930 e->flags, e->ext);
931
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200932 devid_start = e->devid;
933 flags = e->flags;
934 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200935 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200936 break;
937 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200938
939 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
940 PCI_BUS(e->devid),
941 PCI_SLOT(e->devid),
942 PCI_FUNC(e->devid));
943
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200944 devid = e->devid;
945 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200946 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200947 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200948 set_dev_entry_from_acpi(iommu,
949 devid_to, flags, ext_flags);
950 }
951 set_dev_entry_from_acpi(iommu, dev_i,
952 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200953 }
954 break;
955 default:
956 break;
957 }
958
Joerg Roedelb514e552008-09-17 17:14:27 +0200959 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200960 }
961}
962
Joerg Roedelb65233a2008-07-11 17:14:21 +0200963/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200964static int __init init_iommu_devices(struct amd_iommu *iommu)
965{
Joerg Roedel0de66d52011-06-06 16:04:02 +0200966 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200967
968 for (i = iommu->first_device; i <= iommu->last_device; ++i)
969 set_iommu_for_device(iommu, i);
970
971 return 0;
972}
973
Joerg Roedele47d4022008-06-26 21:27:48 +0200974static void __init free_iommu_one(struct amd_iommu *iommu)
975{
976 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200977 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100978 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200979 iommu_unmap_mmio_space(iommu);
980}
981
982static void __init free_iommu_all(void)
983{
984 struct amd_iommu *iommu, *next;
985
Joerg Roedel3bd22172009-05-04 15:06:20 +0200986 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200987 list_del(&iommu->list);
988 free_iommu_one(iommu);
989 kfree(iommu);
990 }
991}
992
Joerg Roedelb65233a2008-07-11 17:14:21 +0200993/*
994 * This function clues the initialization function for one IOMMU
995 * together and also allocates the command buffer and programs the
996 * hardware. It does NOT enable the IOMMU. This is done afterwards.
997 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200998static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
999{
1000 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +01001001
1002 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +02001003 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +01001004 iommu->index = amd_iommus_present++;
1005
1006 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1007 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1008 return -ENOSYS;
1009 }
1010
1011 /* Index is fine - add IOMMU to the array */
1012 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001013
1014 /*
1015 * Copy data from ACPI table entry to the iommu struct
1016 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +02001017 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
1018 if (!iommu->dev)
1019 return 1;
1020
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001021 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1022 PCI_DEVFN(0, 0));
1023
Joerg Roedele47d4022008-06-26 21:27:48 +02001024 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001025 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001026 iommu->mmio_phys = h->mmio_phys;
1027 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1028 if (!iommu->mmio_base)
1029 return -ENOMEM;
1030
Joerg Roedele47d4022008-06-26 21:27:48 +02001031 iommu->cmd_buf = alloc_command_buffer(iommu);
1032 if (!iommu->cmd_buf)
1033 return -ENOMEM;
1034
Joerg Roedel335503e2008-09-05 14:29:07 +02001035 iommu->evt_buf = alloc_event_buffer(iommu);
1036 if (!iommu->evt_buf)
1037 return -ENOMEM;
1038
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001039 iommu->int_enabled = false;
1040
Joerg Roedele47d4022008-06-26 21:27:48 +02001041 init_iommu_from_pci(iommu);
1042 init_iommu_from_acpi(iommu, h);
1043 init_iommu_devices(iommu);
1044
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001045 if (iommu_feature(iommu, FEATURE_PPR)) {
1046 iommu->ppr_log = alloc_ppr_log(iommu);
1047 if (!iommu->ppr_log)
1048 return -ENOMEM;
1049 }
1050
Joerg Roedel318afd42009-11-23 18:32:38 +01001051 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1052 amd_iommu_np_cache = true;
1053
Ingo Molnar8a667122008-10-12 15:24:53 +02001054 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +02001055}
1056
Joerg Roedelb65233a2008-07-11 17:14:21 +02001057/*
1058 * Iterates over all IOMMU entries in the ACPI table, allocates the
1059 * IOMMU structure and initializes it with init_iommu_one()
1060 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001061static int __init init_iommu_all(struct acpi_table_header *table)
1062{
1063 u8 *p = (u8 *)table, *end = (u8 *)table;
1064 struct ivhd_header *h;
1065 struct amd_iommu *iommu;
1066 int ret;
1067
Joerg Roedele47d4022008-06-26 21:27:48 +02001068 end += table->length;
1069 p += IVRS_HEADER_LENGTH;
1070
1071 while (p < end) {
1072 h = (struct ivhd_header *)p;
1073 switch (*p) {
1074 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001075
Joerg Roedelae908c22009-09-01 16:52:16 +02001076 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001077 "seg: %d flags: %01x info %04x\n",
1078 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1079 PCI_FUNC(h->devid), h->cap_ptr,
1080 h->pci_seg, h->flags, h->info);
1081 DUMP_printk(" mmio-addr: %016llx\n",
1082 h->mmio_phys);
1083
Joerg Roedele47d4022008-06-26 21:27:48 +02001084 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001085 if (iommu == NULL)
1086 return -ENOMEM;
Joerg Roedel3551a702010-03-01 13:52:19 +01001087
Joerg Roedele47d4022008-06-26 21:27:48 +02001088 ret = init_iommu_one(iommu, h);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001089 if (ret)
1090 return ret;
Joerg Roedele47d4022008-06-26 21:27:48 +02001091 break;
1092 default:
1093 break;
1094 }
1095 p += h->length;
1096
1097 }
1098 WARN_ON(p != end);
1099
1100 return 0;
1101}
1102
Joerg Roedelb65233a2008-07-11 17:14:21 +02001103/****************************************************************************
1104 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001105 * The following functions initialize the MSI interrupts for all IOMMUs
1106 * in the system. Its a bit challenging because there could be multiple
1107 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1108 * pci_dev.
1109 *
1110 ****************************************************************************/
1111
Joerg Roedel9f800de2009-11-23 12:45:25 +01001112static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001113{
1114 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001115
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001116 r = pci_enable_msi(iommu->dev);
1117 if (r)
1118 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001119
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001120 r = request_threaded_irq(iommu->dev->irq,
1121 amd_iommu_int_handler,
1122 amd_iommu_int_thread,
1123 0, "AMD-Vi",
1124 iommu->dev);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001125
1126 if (r) {
1127 pci_disable_msi(iommu->dev);
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001128 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001129 }
1130
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001131 iommu->int_enabled = true;
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001132
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001133 return 0;
1134}
1135
Joerg Roedel05f92db2009-05-12 09:52:46 +02001136static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001137{
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001138 int ret;
1139
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001140 if (iommu->int_enabled)
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001141 goto enable_faults;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001142
Joerg Roedeld91cecd2009-05-04 18:51:00 +02001143 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001144 ret = iommu_setup_msi(iommu);
1145 else
1146 ret = -ENODEV;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001147
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001148 if (ret)
1149 return ret;
1150
1151enable_faults:
1152 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1153
1154 if (iommu->ppr_log != NULL)
1155 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1156
1157 return 0;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001158}
1159
1160/****************************************************************************
1161 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001162 * The next functions belong to the third pass of parsing the ACPI
1163 * table. In this last pass the memory mapping requirements are
1164 * gathered (like exclusion and unity mapping reanges).
1165 *
1166 ****************************************************************************/
1167
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001168static void __init free_unity_maps(void)
1169{
1170 struct unity_map_entry *entry, *next;
1171
1172 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1173 list_del(&entry->list);
1174 kfree(entry);
1175 }
1176}
1177
Joerg Roedelb65233a2008-07-11 17:14:21 +02001178/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001179static int __init init_exclusion_range(struct ivmd_header *m)
1180{
1181 int i;
1182
1183 switch (m->type) {
1184 case ACPI_IVMD_TYPE:
1185 set_device_exclusion_range(m->devid, m);
1186 break;
1187 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001188 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001189 set_device_exclusion_range(i, m);
1190 break;
1191 case ACPI_IVMD_TYPE_RANGE:
1192 for (i = m->devid; i <= m->aux; ++i)
1193 set_device_exclusion_range(i, m);
1194 break;
1195 default:
1196 break;
1197 }
1198
1199 return 0;
1200}
1201
Joerg Roedelb65233a2008-07-11 17:14:21 +02001202/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001203static int __init init_unity_map_range(struct ivmd_header *m)
1204{
Joerg Roedel98f1ad22012-07-06 13:28:37 +02001205 struct unity_map_entry *e = NULL;
Joerg Roedel02acc432009-05-20 16:24:21 +02001206 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001207
1208 e = kzalloc(sizeof(*e), GFP_KERNEL);
1209 if (e == NULL)
1210 return -ENOMEM;
1211
1212 switch (m->type) {
1213 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001214 kfree(e);
1215 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001216 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001217 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001218 e->devid_start = e->devid_end = m->devid;
1219 break;
1220 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001221 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001222 e->devid_start = 0;
1223 e->devid_end = amd_iommu_last_bdf;
1224 break;
1225 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001226 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001227 e->devid_start = m->devid;
1228 e->devid_end = m->aux;
1229 break;
1230 }
1231 e->address_start = PAGE_ALIGN(m->range_start);
1232 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1233 e->prot = m->flags >> 1;
1234
Joerg Roedel02acc432009-05-20 16:24:21 +02001235 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1236 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1237 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1238 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1239 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1240 e->address_start, e->address_end, m->flags);
1241
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001242 list_add_tail(&e->list, &amd_iommu_unity_map);
1243
1244 return 0;
1245}
1246
Joerg Roedelb65233a2008-07-11 17:14:21 +02001247/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001248static int __init init_memory_definitions(struct acpi_table_header *table)
1249{
1250 u8 *p = (u8 *)table, *end = (u8 *)table;
1251 struct ivmd_header *m;
1252
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001253 end += table->length;
1254 p += IVRS_HEADER_LENGTH;
1255
1256 while (p < end) {
1257 m = (struct ivmd_header *)p;
1258 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1259 init_exclusion_range(m);
1260 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1261 init_unity_map_range(m);
1262
1263 p += m->length;
1264 }
1265
1266 return 0;
1267}
1268
Joerg Roedelb65233a2008-07-11 17:14:21 +02001269/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001270 * Init the device table to not allow DMA access for devices and
1271 * suppress all page faults
1272 */
1273static void init_device_table(void)
1274{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001275 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001276
1277 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1278 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1279 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001280 }
1281}
1282
Joerg Roedele9bf5192010-09-20 14:33:07 +02001283static void iommu_init_flags(struct amd_iommu *iommu)
1284{
1285 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1286 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1287 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1288
1289 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1290 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1291 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1292
1293 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1294 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1295 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1296
1297 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1298 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1299 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1300
1301 /*
1302 * make IOMMU memory accesses cache coherent
1303 */
1304 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
Joerg Roedel1456e9d2011-12-22 14:51:53 +01001305
1306 /* Set IOTLB invalidation timeout to 1s */
1307 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001308}
1309
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001310static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001311{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001312 int i, j;
1313 u32 ioc_feature_control;
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001314 struct pci_dev *pdev = iommu->root_pdev;
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001315
1316 /* RD890 BIOSes may not have completely reconfigured the iommu */
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001317 if (!is_rd890_iommu(iommu->dev) || !pdev)
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001318 return;
1319
1320 /*
1321 * First, we need to ensure that the iommu is enabled. This is
1322 * controlled by a register in the northbridge
1323 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001324
1325 /* Select Northbridge indirect register 0x75 and enable writing */
1326 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1327 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1328
1329 /* Enable the iommu */
1330 if (!(ioc_feature_control & 0x1))
1331 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1332
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001333 /* Restore the iommu BAR */
1334 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1335 iommu->stored_addr_lo);
1336 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1337 iommu->stored_addr_hi);
1338
1339 /* Restore the l1 indirect regs for each of the 6 l1s */
1340 for (i = 0; i < 6; i++)
1341 for (j = 0; j < 0x12; j++)
1342 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1343
1344 /* Restore the l2 indirect regs */
1345 for (i = 0; i < 0x83; i++)
1346 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1347
1348 /* Lock PCI setup registers */
1349 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1350 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001351}
1352
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001353/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001354 * This function finally enables all IOMMUs found in the system after
1355 * they have been initialized
1356 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001357static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001358{
1359 struct amd_iommu *iommu;
1360
Joerg Roedel3bd22172009-05-04 15:06:20 +02001361 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001362 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001363 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001364 iommu_set_device_table(iommu);
1365 iommu_enable_command_buffer(iommu);
1366 iommu_enable_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001367 iommu_enable_ppr_log(iommu);
Joerg Roedelcbc33a92011-11-25 11:41:31 +01001368 iommu_enable_gt(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001369 iommu_set_exclusion_range(iommu);
1370 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001371 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001372 }
1373}
1374
Joerg Roedel92ac4322009-05-19 19:06:27 +02001375static void disable_iommus(void)
1376{
1377 struct amd_iommu *iommu;
1378
1379 for_each_iommu(iommu)
1380 iommu_disable(iommu);
1381}
1382
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001383/*
1384 * Suspend/Resume support
1385 * disable suspend until real resume implemented
1386 */
1387
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001388static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001389{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001390 struct amd_iommu *iommu;
1391
1392 for_each_iommu(iommu)
1393 iommu_apply_resume_quirks(iommu);
1394
Joerg Roedel736501e2009-05-12 09:56:12 +02001395 /* re-load the hardware */
1396 enable_iommus();
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001397
1398 amd_iommu_enable_interrupts();
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001399}
1400
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001401static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001402{
Joerg Roedel736501e2009-05-12 09:56:12 +02001403 /* disable IOMMUs to go out of the way for BIOS */
1404 disable_iommus();
1405
1406 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001407}
1408
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001409static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001410 .suspend = amd_iommu_suspend,
1411 .resume = amd_iommu_resume,
1412};
1413
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001414static void __init free_on_init_error(void)
1415{
1416 amd_iommu_uninit_devices();
1417
1418 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1419 get_order(MAX_DOMAIN_ID/8));
1420
1421 free_pages((unsigned long)amd_iommu_rlookup_table,
1422 get_order(rlookup_table_size));
1423
1424 free_pages((unsigned long)amd_iommu_alias_table,
1425 get_order(alias_table_size));
1426
1427 free_pages((unsigned long)amd_iommu_dev_table,
1428 get_order(dev_table_size));
1429
1430 free_iommu_all();
1431
1432 free_unity_maps();
1433
1434#ifdef CONFIG_GART_IOMMU
1435 /*
1436 * We failed to initialize the AMD IOMMU - try fallback to GART
1437 * if possible.
1438 */
1439 gart_iommu_init();
1440
1441#endif
1442}
1443
Joerg Roedelb65233a2008-07-11 17:14:21 +02001444/*
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001445 * This is the hardware init function for AMD IOMMU in the system.
1446 * This function is called either from amd_iommu_init or from the interrupt
1447 * remapping setup code.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001448 *
1449 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1450 * three times:
1451 *
1452 * 1 pass) Find the highest PCI device id the driver has to handle.
1453 * Upon this information the size of the data structures is
1454 * determined that needs to be allocated.
1455 *
1456 * 2 pass) Initialize the data structures just allocated with the
1457 * information in the ACPI table about available AMD IOMMUs
1458 * in the system. It also maps the PCI devices in the
1459 * system to specific IOMMUs
1460 *
1461 * 3 pass) After the basic data structures are allocated and
1462 * initialized we update them with information about memory
1463 * remapping requirements parsed out of the ACPI table in
1464 * this last pass.
1465 *
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001466 * After everything is set up the IOMMUs are enabled and the necessary
1467 * hotplug and suspend notifiers are registered.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001468 */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001469int __init amd_iommu_init_hardware(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001470{
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001471 struct acpi_table_header *ivrs_base;
1472 acpi_size ivrs_size;
1473 acpi_status status;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001474 int i, ret = 0;
1475
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001476 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
1477 return -ENODEV;
1478
1479 if (amd_iommu_disabled || !amd_iommu_detected)
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001480 return -ENODEV;
1481
1482 if (amd_iommu_dev_table != NULL) {
1483 /* Hardware already initialized */
1484 return 0;
1485 }
1486
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001487 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1488 if (status == AE_NOT_FOUND)
1489 return -ENODEV;
1490 else if (ACPI_FAILURE(status)) {
1491 const char *err = acpi_format_exception(status);
1492 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1493 return -EINVAL;
1494 }
1495
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001496 /*
1497 * First parse ACPI tables to find the largest Bus/Dev/Func
1498 * we need to handle. Upon this information the shared data
1499 * structures for the IOMMUs in the system will be allocated
1500 */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001501 if (find_last_devid_acpi(ivrs_base))
Joerg Roedel3551a702010-03-01 13:52:19 +01001502 goto out;
1503
Joerg Roedelc5714842008-07-11 17:14:25 +02001504 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1505 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1506 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001507
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001508 /* Device table - directly used by all IOMMUs */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001509 ret = -ENOMEM;
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001510 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001511 get_order(dev_table_size));
1512 if (amd_iommu_dev_table == NULL)
1513 goto out;
1514
1515 /*
1516 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1517 * IOMMU see for that device
1518 */
1519 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1520 get_order(alias_table_size));
1521 if (amd_iommu_alias_table == NULL)
1522 goto free;
1523
1524 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001525 amd_iommu_rlookup_table = (void *)__get_free_pages(
1526 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001527 get_order(rlookup_table_size));
1528 if (amd_iommu_rlookup_table == NULL)
1529 goto free;
1530
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001531 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1532 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001533 get_order(MAX_DOMAIN_ID/8));
1534 if (amd_iommu_pd_alloc_bitmap == NULL)
1535 goto free;
1536
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001537 /* init the device table */
1538 init_device_table();
1539
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001540 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001541 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001542 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001543 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001544 amd_iommu_alias_table[i] = i;
1545
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001546 /*
1547 * never allocate domain 0 because its used as the non-allocated and
1548 * error value placeholder
1549 */
1550 amd_iommu_pd_alloc_bitmap[0] = 1;
1551
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001552 spin_lock_init(&amd_iommu_pd_lock);
1553
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001554 /*
1555 * now the data structures are allocated and basically initialized
1556 * start the real acpi table scan
1557 */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001558 ret = init_iommu_all(ivrs_base);
1559 if (ret)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001560 goto free;
1561
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001562 ret = init_memory_definitions(ivrs_base);
1563 if (ret)
Joerg Roedel0f764802009-12-21 15:51:23 +01001564 goto free;
Joerg Roedel3551a702010-03-01 13:52:19 +01001565
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001566 ret = amd_iommu_init_devices();
1567 if (ret)
1568 goto free;
1569
Chris Wright75f66532010-04-02 18:27:52 -07001570 enable_iommus();
1571
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001572 amd_iommu_init_notifier();
1573
1574 register_syscore_ops(&amd_iommu_syscore_ops);
1575
1576out:
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001577 /* Don't leak any ACPI memory */
1578 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1579 ivrs_base = NULL;
1580
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001581 return ret;
1582
1583free:
1584 free_on_init_error();
1585
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001586 goto out;
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001587}
1588
Gerard Snitselaarae295142012-03-16 11:38:22 -07001589static int amd_iommu_enable_interrupts(void)
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001590{
1591 struct amd_iommu *iommu;
1592 int ret = 0;
1593
1594 for_each_iommu(iommu) {
1595 ret = iommu_init_msi(iommu);
1596 if (ret)
1597 goto out;
1598 }
1599
1600out:
1601 return ret;
1602}
1603
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001604static bool detect_ivrs(void)
1605{
1606 struct acpi_table_header *ivrs_base;
1607 acpi_size ivrs_size;
1608 acpi_status status;
1609
1610 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1611 if (status == AE_NOT_FOUND)
1612 return false;
1613 else if (ACPI_FAILURE(status)) {
1614 const char *err = acpi_format_exception(status);
1615 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1616 return false;
1617 }
1618
1619 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1620
1621 return true;
1622}
1623
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001624/*
1625 * This is the core init function for AMD IOMMU hardware in the system.
1626 * This function is called from the generic x86 DMA layer initialization
1627 * code.
1628 *
1629 * The function calls amd_iommu_init_hardware() to setup and enable the
1630 * IOMMU hardware if this has not happened yet. After that the driver
1631 * registers for the DMA-API and for the IOMMU-API as necessary.
1632 */
1633static int __init amd_iommu_init(void)
1634{
1635 int ret = 0;
1636
1637 ret = amd_iommu_init_hardware();
1638 if (ret)
1639 goto out;
1640
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001641 ret = amd_iommu_enable_interrupts();
1642 if (ret)
1643 goto free;
1644
Joerg Roedel4751a952009-09-01 15:53:54 +02001645 if (iommu_pass_through)
1646 ret = amd_iommu_init_passthrough();
1647 else
1648 ret = amd_iommu_init_dma_ops();
Joerg Roedelf5325092010-01-22 17:44:35 +01001649
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001650 if (ret)
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001651 goto free;
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001652
Joerg Roedelf5325092010-01-22 17:44:35 +01001653 amd_iommu_init_api();
1654
Shuah Khanf2f12b62012-06-06 10:50:06 -06001655 x86_platform.iommu_shutdown = disable_iommus;
1656
Joerg Roedel4751a952009-09-01 15:53:54 +02001657 if (iommu_pass_through)
1658 goto out;
1659
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001660 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001661 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001662 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001663 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001664
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001665out:
1666 return ret;
1667
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001668free:
Chris Wright75f66532010-04-02 18:27:52 -07001669 disable_iommus();
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001670
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001671 free_on_init_error();
Joerg Roedeld7f07762010-05-31 15:05:20 +02001672
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001673 goto out;
1674}
1675
Joerg Roedelb65233a2008-07-11 17:14:21 +02001676/****************************************************************************
1677 *
1678 * Early detect code. This code runs at IOMMU detection time in the DMA
1679 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1680 * IOMMUs
1681 *
1682 ****************************************************************************/
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001683int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02001684{
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001685
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001686 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001687 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001688
Joerg Roedela5235722010-05-11 17:12:33 +02001689 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001690 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02001691
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001692 if (!detect_ivrs())
1693 return -ENODEV;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08001694
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001695 amd_iommu_detected = true;
1696 iommu_detected = 1;
1697 x86_init.iommu.iommu_init = amd_iommu_init;
1698
1699 /* Make sure ACS will be enabled */
1700 pci_request_acs();
1701
1702 return 0;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001703}
1704
Joerg Roedelb65233a2008-07-11 17:14:21 +02001705/****************************************************************************
1706 *
1707 * Parsing functions for the AMD IOMMU specific kernel command line
1708 * options.
1709 *
1710 ****************************************************************************/
1711
Joerg Roedelfefda112009-05-20 12:21:42 +02001712static int __init parse_amd_iommu_dump(char *str)
1713{
1714 amd_iommu_dump = true;
1715
1716 return 1;
1717}
1718
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001719static int __init parse_amd_iommu_options(char *str)
1720{
1721 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01001722 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001723 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02001724 if (strncmp(str, "off", 3) == 0)
1725 amd_iommu_disabled = true;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01001726 if (strncmp(str, "force_isolation", 15) == 0)
1727 amd_iommu_force_isolation = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001728 }
1729
1730 return 1;
1731}
1732
Joerg Roedelfefda112009-05-20 12:21:42 +02001733__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001734__setup("amd_iommu=", parse_amd_iommu_options);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04001735
1736IOMMU_INIT_FINISH(amd_iommu_detect,
1737 gart_iommu_hole_init,
Joerg Roedel98f1ad22012-07-06 13:28:37 +02001738 NULL,
1739 NULL);
Joerg Roedel400a28a2011-11-28 15:11:02 +01001740
1741bool amd_iommu_v2_supported(void)
1742{
1743 return amd_iommu_v2_present;
1744}
1745EXPORT_SYMBOL(amd_iommu_v2_supported);