blob: 73d5173765d2c8d945b98e5d40ca07114bcb6f14 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010028#include <asm/amd_iommu_proto.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020029#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020030#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090031#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010032#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090033#include <asm/x86_init.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020034
35/*
36 * definitions for the ACPI scanning code
37 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020038#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020039
40#define ACPI_IVHD_TYPE 0x10
41#define ACPI_IVMD_TYPE_ALL 0x20
42#define ACPI_IVMD_TYPE 0x21
43#define ACPI_IVMD_TYPE_RANGE 0x22
44
45#define IVHD_DEV_ALL 0x01
46#define IVHD_DEV_SELECT 0x02
47#define IVHD_DEV_SELECT_RANGE_START 0x03
48#define IVHD_DEV_RANGE_END 0x04
49#define IVHD_DEV_ALIAS 0x42
50#define IVHD_DEV_ALIAS_RANGE 0x43
51#define IVHD_DEV_EXT_SELECT 0x46
52#define IVHD_DEV_EXT_SELECT_RANGE 0x47
53
Joerg Roedel6da73422009-05-04 11:44:38 +020054#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
55#define IVHD_FLAG_PASSPW_EN_MASK 0x02
56#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
57#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020058
59#define IVMD_FLAG_EXCL_RANGE 0x08
60#define IVMD_FLAG_UNITY_MAP 0x01
61
62#define ACPI_DEVFLAG_INITPASS 0x01
63#define ACPI_DEVFLAG_EXTINT 0x02
64#define ACPI_DEVFLAG_NMI 0x04
65#define ACPI_DEVFLAG_SYSMGT1 0x10
66#define ACPI_DEVFLAG_SYSMGT2 0x20
67#define ACPI_DEVFLAG_LINT0 0x40
68#define ACPI_DEVFLAG_LINT1 0x80
69#define ACPI_DEVFLAG_ATSDIS 0x10000000
70
Joerg Roedelb65233a2008-07-11 17:14:21 +020071/*
72 * ACPI table definitions
73 *
74 * These data structures are laid over the table to parse the important values
75 * out of it.
76 */
77
78/*
79 * structure describing one IOMMU in the ACPI table. Typically followed by one
80 * or more ivhd_entrys.
81 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020082struct ivhd_header {
83 u8 type;
84 u8 flags;
85 u16 length;
86 u16 devid;
87 u16 cap_ptr;
88 u64 mmio_phys;
89 u16 pci_seg;
90 u16 info;
91 u32 reserved;
92} __attribute__((packed));
93
Joerg Roedelb65233a2008-07-11 17:14:21 +020094/*
95 * A device entry describing which devices a specific IOMMU translates and
96 * which requestor ids they use.
97 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020098struct ivhd_entry {
99 u8 type;
100 u16 devid;
101 u8 flags;
102 u32 ext;
103} __attribute__((packed));
104
Joerg Roedelb65233a2008-07-11 17:14:21 +0200105/*
106 * An AMD IOMMU memory definition structure. It defines things like exclusion
107 * ranges for devices and regions that should be unity mapped.
108 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200109struct ivmd_header {
110 u8 type;
111 u8 flags;
112 u16 length;
113 u16 devid;
114 u16 aux;
115 u64 resv;
116 u64 range_start;
117 u64 range_length;
118} __attribute__((packed));
119
Joerg Roedelfefda112009-05-20 12:21:42 +0200120bool amd_iommu_dump;
121
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200122static int __initdata amd_iommu_detected;
123
Joerg Roedelb65233a2008-07-11 17:14:21 +0200124u16 amd_iommu_last_bdf; /* largest PCI device id we have
125 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200126LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200127 we find in ACPI */
Joerg Roedel2e8b5692009-05-22 12:44:03 +0200128#ifdef CONFIG_IOMMU_STRESS
129bool amd_iommu_isolate = false;
130#else
Joerg Roedelc226f852008-12-12 13:53:54 +0100131bool amd_iommu_isolate = true; /* if true, device isolation is
132 enabled */
Joerg Roedel2e8b5692009-05-22 12:44:03 +0200133#endif
134
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900135bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200136
Joerg Roedel2e228472008-07-11 17:14:31 +0200137LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200138 system */
139
Joerg Roedelbb527772009-11-20 14:31:51 +0100140/* Array to assign indices to IOMMUs*/
141struct amd_iommu *amd_iommus[MAX_IOMMUS];
142int amd_iommus_present;
143
Joerg Roedelb65233a2008-07-11 17:14:21 +0200144/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100145 * List of protection domains - used during resume
146 */
147LIST_HEAD(amd_iommu_pd_list);
148spinlock_t amd_iommu_pd_lock;
149
150/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200151 * Pointer to the device table which is shared by all AMD IOMMUs
152 * it is indexed by the PCI device id or the HT unit id and contains
153 * information about the domain the device belongs to as well as the
154 * page table root pointer.
155 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200156struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200157
158/*
159 * The alias table is a driver specific data structure which contains the
160 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
161 * More than one device can share the same requestor id.
162 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200163u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200164
165/*
166 * The rlookup table is used to find the IOMMU which is responsible
167 * for a specific device. It is also indexed by the PCI device id.
168 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200169struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200170
171/*
172 * The pd table (protection domain table) is used to find the protection domain
173 * data structure a device belongs to. Indexed with the PCI device id too.
174 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200175struct protection_domain **amd_iommu_pd_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200176
177/*
178 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
179 * to know which ones are already in use.
180 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200181unsigned long *amd_iommu_pd_alloc_bitmap;
182
Joerg Roedelb65233a2008-07-11 17:14:21 +0200183static u32 dev_table_size; /* size of the device table */
184static u32 alias_table_size; /* size of the alias table */
185static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200186
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200187static inline void update_last_devid(u16 devid)
188{
189 if (devid > amd_iommu_last_bdf)
190 amd_iommu_last_bdf = devid;
191}
192
Joerg Roedelc5714842008-07-11 17:14:25 +0200193static inline unsigned long tbl_size(int entry_size)
194{
195 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100196 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200197
198 return 1UL << shift;
199}
200
Joerg Roedelb65233a2008-07-11 17:14:21 +0200201/****************************************************************************
202 *
203 * AMD IOMMU MMIO register space handling functions
204 *
205 * These functions are used to program the IOMMU device registers in
206 * MMIO space required for that driver.
207 *
208 ****************************************************************************/
209
210/*
211 * This function set the exclusion range in the IOMMU. DMA accesses to the
212 * exclusion range are passed through untranslated
213 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200214static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200215{
216 u64 start = iommu->exclusion_start & PAGE_MASK;
217 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
218 u64 entry;
219
220 if (!iommu->exclusion_start)
221 return;
222
223 entry = start | MMIO_EXCL_ENABLE_MASK;
224 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
225 &entry, sizeof(entry));
226
227 entry = limit;
228 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
229 &entry, sizeof(entry));
230}
231
Joerg Roedelb65233a2008-07-11 17:14:21 +0200232/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200233static void __init iommu_set_device_table(struct amd_iommu *iommu)
234{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200235 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200236
237 BUG_ON(iommu->mmio_base == NULL);
238
239 entry = virt_to_phys(amd_iommu_dev_table);
240 entry |= (dev_table_size >> 12) - 1;
241 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
242 &entry, sizeof(entry));
243}
244
Joerg Roedelb65233a2008-07-11 17:14:21 +0200245/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200246static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200247{
248 u32 ctrl;
249
250 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
251 ctrl |= (1 << bit);
252 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
253}
254
Joerg Roedelca0207112009-10-28 18:02:26 +0100255static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200256{
257 u32 ctrl;
258
Joerg Roedel199d0d52008-09-17 16:45:59 +0200259 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200260 ctrl &= ~(1 << bit);
261 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
262}
263
Joerg Roedelb65233a2008-07-11 17:14:21 +0200264/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200265static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200266{
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200267 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx\n",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100268 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200269
270 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200271}
272
Joerg Roedel92ac4322009-05-19 19:06:27 +0200273static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200274{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200275 /* Disable command buffer */
276 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
277
278 /* Disable event logging and event interrupts */
279 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
280 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
281
282 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200283 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200284}
285
Joerg Roedelb65233a2008-07-11 17:14:21 +0200286/*
287 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
288 * the system has one.
289 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200290static u8 * __init iommu_map_mmio_space(u64 address)
291{
292 u8 *ret;
293
294 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
295 return NULL;
296
297 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
298 if (ret != NULL)
299 return ret;
300
301 release_mem_region(address, MMIO_REGION_LENGTH);
302
303 return NULL;
304}
305
306static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
307{
308 if (iommu->mmio_base)
309 iounmap(iommu->mmio_base);
310 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
311}
312
Joerg Roedelb65233a2008-07-11 17:14:21 +0200313/****************************************************************************
314 *
315 * The functions below belong to the first pass of AMD IOMMU ACPI table
316 * parsing. In this pass we try to find out the highest device id this
317 * code has to handle. Upon this information the size of the shared data
318 * structures is determined later.
319 *
320 ****************************************************************************/
321
322/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200323 * This function calculates the length of a given IVHD entry
324 */
325static inline int ivhd_entry_length(u8 *ivhd)
326{
327 return 0x04 << (*ivhd >> 6);
328}
329
330/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200331 * This function reads the last device id the IOMMU has to handle from the PCI
332 * capability header for this IOMMU
333 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200334static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
335{
336 u32 cap;
337
338 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200339 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200340
341 return 0;
342}
343
Joerg Roedelb65233a2008-07-11 17:14:21 +0200344/*
345 * After reading the highest device id from the IOMMU PCI capability header
346 * this function looks if there is a higher device id defined in the ACPI table
347 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200348static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
349{
350 u8 *p = (void *)h, *end = (void *)h;
351 struct ivhd_entry *dev;
352
353 p += sizeof(*h);
354 end += h->length;
355
356 find_last_devid_on_pci(PCI_BUS(h->devid),
357 PCI_SLOT(h->devid),
358 PCI_FUNC(h->devid),
359 h->cap_ptr);
360
361 while (p < end) {
362 dev = (struct ivhd_entry *)p;
363 switch (dev->type) {
364 case IVHD_DEV_SELECT:
365 case IVHD_DEV_RANGE_END:
366 case IVHD_DEV_ALIAS:
367 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200368 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200369 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200370 break;
371 default:
372 break;
373 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200374 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200375 }
376
377 WARN_ON(p != end);
378
379 return 0;
380}
381
Joerg Roedelb65233a2008-07-11 17:14:21 +0200382/*
383 * Iterate over all IVHD entries in the ACPI table and find the highest device
384 * id which we need to handle. This is the first of three functions which parse
385 * the ACPI table. So we check the checksum here.
386 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200387static int __init find_last_devid_acpi(struct acpi_table_header *table)
388{
389 int i;
390 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
391 struct ivhd_header *h;
392
393 /*
394 * Validate checksum here so we don't need to do it when
395 * we actually parse the table
396 */
397 for (i = 0; i < table->length; ++i)
398 checksum += p[i];
399 if (checksum != 0)
400 /* ACPI table corrupt */
401 return -ENODEV;
402
403 p += IVRS_HEADER_LENGTH;
404
405 end += table->length;
406 while (p < end) {
407 h = (struct ivhd_header *)p;
408 switch (h->type) {
409 case ACPI_IVHD_TYPE:
410 find_last_devid_from_ivhd(h);
411 break;
412 default:
413 break;
414 }
415 p += h->length;
416 }
417 WARN_ON(p != end);
418
419 return 0;
420}
421
Joerg Roedelb65233a2008-07-11 17:14:21 +0200422/****************************************************************************
423 *
424 * The following functions belong the the code path which parses the ACPI table
425 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
426 * data structures, initialize the device/alias/rlookup table and also
427 * basically initialize the hardware.
428 *
429 ****************************************************************************/
430
431/*
432 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
433 * write commands to that buffer later and the IOMMU will execute them
434 * asynchronously
435 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200436static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
437{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200438 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200439 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200440
441 if (cmd_buf == NULL)
442 return NULL;
443
444 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
445
Joerg Roedel58492e12009-05-04 18:41:16 +0200446 return cmd_buf;
447}
448
449/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200450 * This function resets the command buffer if the IOMMU stopped fetching
451 * commands from it.
452 */
453void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
454{
455 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
456
457 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
458 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
459
460 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
461}
462
463/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200464 * This function writes the command buffer address to the hardware and
465 * enables it.
466 */
467static void iommu_enable_command_buffer(struct amd_iommu *iommu)
468{
469 u64 entry;
470
471 BUG_ON(iommu->cmd_buf == NULL);
472
473 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200474 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200475
Joerg Roedelb36ca912008-06-26 21:27:45 +0200476 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200477 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200478
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200479 amd_iommu_reset_cmd_buffer(iommu);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200480}
481
482static void __init free_command_buffer(struct amd_iommu *iommu)
483{
Joerg Roedel23c17132008-09-17 17:18:17 +0200484 free_pages((unsigned long)iommu->cmd_buf,
485 get_order(iommu->cmd_buf_size));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200486}
487
Joerg Roedel335503e2008-09-05 14:29:07 +0200488/* allocates the memory where the IOMMU will log its events to */
489static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
490{
Joerg Roedel335503e2008-09-05 14:29:07 +0200491 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
492 get_order(EVT_BUFFER_SIZE));
493
494 if (iommu->evt_buf == NULL)
495 return NULL;
496
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200497 iommu->evt_buf_size = EVT_BUFFER_SIZE;
498
Joerg Roedel58492e12009-05-04 18:41:16 +0200499 return iommu->evt_buf;
500}
501
502static void iommu_enable_event_buffer(struct amd_iommu *iommu)
503{
504 u64 entry;
505
506 BUG_ON(iommu->evt_buf == NULL);
507
Joerg Roedel335503e2008-09-05 14:29:07 +0200508 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200509
Joerg Roedel335503e2008-09-05 14:29:07 +0200510 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
511 &entry, sizeof(entry));
512
Joerg Roedel090672072009-06-15 16:06:48 +0200513 /* set head and tail to zero manually */
514 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
515 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
516
Joerg Roedel58492e12009-05-04 18:41:16 +0200517 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200518}
519
520static void __init free_event_buffer(struct amd_iommu *iommu)
521{
522 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
523}
524
Joerg Roedelb65233a2008-07-11 17:14:21 +0200525/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200526static void set_dev_entry_bit(u16 devid, u8 bit)
527{
528 int i = (bit >> 5) & 0x07;
529 int _bit = bit & 0x1f;
530
531 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
532}
533
Joerg Roedelc5cca142009-10-09 18:31:20 +0200534static int get_dev_entry_bit(u16 devid, u8 bit)
535{
536 int i = (bit >> 5) & 0x07;
537 int _bit = bit & 0x1f;
538
539 return (amd_iommu_dev_table[devid].data[i] & (1 << _bit)) >> _bit;
540}
541
542
543void amd_iommu_apply_erratum_63(u16 devid)
544{
545 int sysmgt;
546
547 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
548 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
549
550 if (sysmgt == 0x01)
551 set_dev_entry_bit(devid, DEV_ENTRY_IW);
552}
553
Joerg Roedel5ff47892008-07-14 20:11:18 +0200554/* Writes the specific IOMMU for a device into the rlookup table */
555static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
556{
557 amd_iommu_rlookup_table[devid] = iommu;
558}
559
Joerg Roedelb65233a2008-07-11 17:14:21 +0200560/*
561 * This function takes the device specific flags read from the ACPI
562 * table and sets up the device table entry with that information
563 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200564static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
565 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200566{
567 if (flags & ACPI_DEVFLAG_INITPASS)
568 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
569 if (flags & ACPI_DEVFLAG_EXTINT)
570 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
571 if (flags & ACPI_DEVFLAG_NMI)
572 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
573 if (flags & ACPI_DEVFLAG_SYSMGT1)
574 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
575 if (flags & ACPI_DEVFLAG_SYSMGT2)
576 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
577 if (flags & ACPI_DEVFLAG_LINT0)
578 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
579 if (flags & ACPI_DEVFLAG_LINT1)
580 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200581
Joerg Roedelc5cca142009-10-09 18:31:20 +0200582 amd_iommu_apply_erratum_63(devid);
583
Joerg Roedel5ff47892008-07-14 20:11:18 +0200584 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200585}
586
Joerg Roedelb65233a2008-07-11 17:14:21 +0200587/*
588 * Reads the device exclusion range from ACPI and initialize IOMMU with
589 * it
590 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200591static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
592{
593 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
594
595 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
596 return;
597
598 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200599 /*
600 * We only can configure exclusion ranges per IOMMU, not
601 * per device. But we can enable the exclusion range per
602 * device. This is done here
603 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200604 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
605 iommu->exclusion_start = m->range_start;
606 iommu->exclusion_length = m->range_length;
607 }
608}
609
Joerg Roedelb65233a2008-07-11 17:14:21 +0200610/*
611 * This function reads some important data from the IOMMU PCI space and
612 * initializes the driver data structure with it. It reads the hardware
613 * capabilities and the first/last device entries
614 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200615static void __init init_iommu_from_pci(struct amd_iommu *iommu)
616{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200617 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200618 u32 range, misc;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200619
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200620 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
621 &iommu->cap);
622 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
623 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200624 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
625 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200626
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200627 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
628 MMIO_GET_FD(range));
629 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
630 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200631 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200632}
633
Joerg Roedelb65233a2008-07-11 17:14:21 +0200634/*
635 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
636 * initializes the hardware and our data structures with it.
637 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200638static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
639 struct ivhd_header *h)
640{
641 u8 *p = (u8 *)h;
642 u8 *end = p, flags = 0;
643 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
644 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200645 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200646 struct ivhd_entry *e;
647
648 /*
649 * First set the recommended feature enable bits from ACPI
650 * into the IOMMU control registers
651 */
Joerg Roedel6da73422009-05-04 11:44:38 +0200652 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200653 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
654 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
655
Joerg Roedel6da73422009-05-04 11:44:38 +0200656 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200657 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
658 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
659
Joerg Roedel6da73422009-05-04 11:44:38 +0200660 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200661 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
662 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
663
Joerg Roedel6da73422009-05-04 11:44:38 +0200664 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200665 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
666 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
667
668 /*
669 * make IOMMU memory accesses cache coherent
670 */
671 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
672
673 /*
674 * Done. Now parse the device entries
675 */
676 p += sizeof(struct ivhd_header);
677 end += h->length;
678
Joerg Roedel42a698f2009-05-20 15:41:28 +0200679
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200680 while (p < end) {
681 e = (struct ivhd_entry *)p;
682 switch (e->type) {
683 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200684
685 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
686 " last device %02x:%02x.%x flags: %02x\n",
687 PCI_BUS(iommu->first_device),
688 PCI_SLOT(iommu->first_device),
689 PCI_FUNC(iommu->first_device),
690 PCI_BUS(iommu->last_device),
691 PCI_SLOT(iommu->last_device),
692 PCI_FUNC(iommu->last_device),
693 e->flags);
694
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200695 for (dev_i = iommu->first_device;
696 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200697 set_dev_entry_from_acpi(iommu, dev_i,
698 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200699 break;
700 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200701
702 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
703 "flags: %02x\n",
704 PCI_BUS(e->devid),
705 PCI_SLOT(e->devid),
706 PCI_FUNC(e->devid),
707 e->flags);
708
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200709 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200710 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200711 break;
712 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200713
714 DUMP_printk(" DEV_SELECT_RANGE_START\t "
715 "devid: %02x:%02x.%x flags: %02x\n",
716 PCI_BUS(e->devid),
717 PCI_SLOT(e->devid),
718 PCI_FUNC(e->devid),
719 e->flags);
720
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200721 devid_start = e->devid;
722 flags = e->flags;
723 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200724 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200725 break;
726 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200727
728 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
729 "flags: %02x devid_to: %02x:%02x.%x\n",
730 PCI_BUS(e->devid),
731 PCI_SLOT(e->devid),
732 PCI_FUNC(e->devid),
733 e->flags,
734 PCI_BUS(e->ext >> 8),
735 PCI_SLOT(e->ext >> 8),
736 PCI_FUNC(e->ext >> 8));
737
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200738 devid = e->devid;
739 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200740 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100741 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200742 amd_iommu_alias_table[devid] = devid_to;
743 break;
744 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200745
746 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
747 "devid: %02x:%02x.%x flags: %02x "
748 "devid_to: %02x:%02x.%x\n",
749 PCI_BUS(e->devid),
750 PCI_SLOT(e->devid),
751 PCI_FUNC(e->devid),
752 e->flags,
753 PCI_BUS(e->ext >> 8),
754 PCI_SLOT(e->ext >> 8),
755 PCI_FUNC(e->ext >> 8));
756
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200757 devid_start = e->devid;
758 flags = e->flags;
759 devid_to = e->ext >> 8;
760 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200761 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200762 break;
763 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200764
765 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
766 "flags: %02x ext: %08x\n",
767 PCI_BUS(e->devid),
768 PCI_SLOT(e->devid),
769 PCI_FUNC(e->devid),
770 e->flags, e->ext);
771
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200772 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200773 set_dev_entry_from_acpi(iommu, devid, e->flags,
774 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200775 break;
776 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200777
778 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
779 "%02x:%02x.%x flags: %02x ext: %08x\n",
780 PCI_BUS(e->devid),
781 PCI_SLOT(e->devid),
782 PCI_FUNC(e->devid),
783 e->flags, e->ext);
784
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200785 devid_start = e->devid;
786 flags = e->flags;
787 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200788 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200789 break;
790 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200791
792 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
793 PCI_BUS(e->devid),
794 PCI_SLOT(e->devid),
795 PCI_FUNC(e->devid));
796
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200797 devid = e->devid;
798 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200799 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200800 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200801 set_dev_entry_from_acpi(iommu,
802 devid_to, flags, ext_flags);
803 }
804 set_dev_entry_from_acpi(iommu, dev_i,
805 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200806 }
807 break;
808 default:
809 break;
810 }
811
Joerg Roedelb514e552008-09-17 17:14:27 +0200812 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200813 }
814}
815
Joerg Roedelb65233a2008-07-11 17:14:21 +0200816/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200817static int __init init_iommu_devices(struct amd_iommu *iommu)
818{
819 u16 i;
820
821 for (i = iommu->first_device; i <= iommu->last_device; ++i)
822 set_iommu_for_device(iommu, i);
823
824 return 0;
825}
826
Joerg Roedele47d4022008-06-26 21:27:48 +0200827static void __init free_iommu_one(struct amd_iommu *iommu)
828{
829 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200830 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200831 iommu_unmap_mmio_space(iommu);
832}
833
834static void __init free_iommu_all(void)
835{
836 struct amd_iommu *iommu, *next;
837
Joerg Roedel3bd22172009-05-04 15:06:20 +0200838 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200839 list_del(&iommu->list);
840 free_iommu_one(iommu);
841 kfree(iommu);
842 }
843}
844
Joerg Roedelb65233a2008-07-11 17:14:21 +0200845/*
846 * This function clues the initialization function for one IOMMU
847 * together and also allocates the command buffer and programs the
848 * hardware. It does NOT enable the IOMMU. This is done afterwards.
849 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200850static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
851{
852 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +0100853
854 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +0200855 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +0100856 iommu->index = amd_iommus_present++;
857
858 if (unlikely(iommu->index >= MAX_IOMMUS)) {
859 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
860 return -ENOSYS;
861 }
862
863 /* Index is fine - add IOMMU to the array */
864 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +0200865
866 /*
867 * Copy data from ACPI table entry to the iommu struct
868 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200869 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
870 if (!iommu->dev)
871 return 1;
872
Joerg Roedele47d4022008-06-26 21:27:48 +0200873 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200874 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200875 iommu->mmio_phys = h->mmio_phys;
876 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
877 if (!iommu->mmio_base)
878 return -ENOMEM;
879
Joerg Roedele47d4022008-06-26 21:27:48 +0200880 iommu->cmd_buf = alloc_command_buffer(iommu);
881 if (!iommu->cmd_buf)
882 return -ENOMEM;
883
Joerg Roedel335503e2008-09-05 14:29:07 +0200884 iommu->evt_buf = alloc_event_buffer(iommu);
885 if (!iommu->evt_buf)
886 return -ENOMEM;
887
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200888 iommu->int_enabled = false;
889
Joerg Roedele47d4022008-06-26 21:27:48 +0200890 init_iommu_from_pci(iommu);
891 init_iommu_from_acpi(iommu, h);
892 init_iommu_devices(iommu);
893
Ingo Molnar8a667122008-10-12 15:24:53 +0200894 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +0200895}
896
Joerg Roedelb65233a2008-07-11 17:14:21 +0200897/*
898 * Iterates over all IOMMU entries in the ACPI table, allocates the
899 * IOMMU structure and initializes it with init_iommu_one()
900 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200901static int __init init_iommu_all(struct acpi_table_header *table)
902{
903 u8 *p = (u8 *)table, *end = (u8 *)table;
904 struct ivhd_header *h;
905 struct amd_iommu *iommu;
906 int ret;
907
Joerg Roedele47d4022008-06-26 21:27:48 +0200908 end += table->length;
909 p += IVRS_HEADER_LENGTH;
910
911 while (p < end) {
912 h = (struct ivhd_header *)p;
913 switch (*p) {
914 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +0200915
Joerg Roedelae908c22009-09-01 16:52:16 +0200916 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +0200917 "seg: %d flags: %01x info %04x\n",
918 PCI_BUS(h->devid), PCI_SLOT(h->devid),
919 PCI_FUNC(h->devid), h->cap_ptr,
920 h->pci_seg, h->flags, h->info);
921 DUMP_printk(" mmio-addr: %016llx\n",
922 h->mmio_phys);
923
Joerg Roedele47d4022008-06-26 21:27:48 +0200924 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
925 if (iommu == NULL)
926 return -ENOMEM;
927 ret = init_iommu_one(iommu, h);
928 if (ret)
929 return ret;
930 break;
931 default:
932 break;
933 }
934 p += h->length;
935
936 }
937 WARN_ON(p != end);
938
939 return 0;
940}
941
Joerg Roedelb65233a2008-07-11 17:14:21 +0200942/****************************************************************************
943 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200944 * The following functions initialize the MSI interrupts for all IOMMUs
945 * in the system. Its a bit challenging because there could be multiple
946 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
947 * pci_dev.
948 *
949 ****************************************************************************/
950
Joerg Roedel9f800de2009-11-23 12:45:25 +0100951static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200952{
953 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200954
955 if (pci_enable_msi(iommu->dev))
956 return 1;
957
958 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
959 IRQF_SAMPLE_RANDOM,
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200960 "AMD-Vi",
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200961 NULL);
962
963 if (r) {
964 pci_disable_msi(iommu->dev);
965 return 1;
966 }
967
Joerg Roedelfab6afa2009-05-04 18:46:34 +0200968 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +0200969 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
970
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200971 return 0;
972}
973
Joerg Roedel05f92db2009-05-12 09:52:46 +0200974static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200975{
976 if (iommu->int_enabled)
977 return 0;
978
Joerg Roedeld91cecd2009-05-04 18:51:00 +0200979 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200980 return iommu_setup_msi(iommu);
981
982 return 1;
983}
984
985/****************************************************************************
986 *
Joerg Roedelb65233a2008-07-11 17:14:21 +0200987 * The next functions belong to the third pass of parsing the ACPI
988 * table. In this last pass the memory mapping requirements are
989 * gathered (like exclusion and unity mapping reanges).
990 *
991 ****************************************************************************/
992
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200993static void __init free_unity_maps(void)
994{
995 struct unity_map_entry *entry, *next;
996
997 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
998 list_del(&entry->list);
999 kfree(entry);
1000 }
1001}
1002
Joerg Roedelb65233a2008-07-11 17:14:21 +02001003/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001004static int __init init_exclusion_range(struct ivmd_header *m)
1005{
1006 int i;
1007
1008 switch (m->type) {
1009 case ACPI_IVMD_TYPE:
1010 set_device_exclusion_range(m->devid, m);
1011 break;
1012 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001013 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001014 set_device_exclusion_range(i, m);
1015 break;
1016 case ACPI_IVMD_TYPE_RANGE:
1017 for (i = m->devid; i <= m->aux; ++i)
1018 set_device_exclusion_range(i, m);
1019 break;
1020 default:
1021 break;
1022 }
1023
1024 return 0;
1025}
1026
Joerg Roedelb65233a2008-07-11 17:14:21 +02001027/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001028static int __init init_unity_map_range(struct ivmd_header *m)
1029{
1030 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +02001031 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001032
1033 e = kzalloc(sizeof(*e), GFP_KERNEL);
1034 if (e == NULL)
1035 return -ENOMEM;
1036
1037 switch (m->type) {
1038 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001039 kfree(e);
1040 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001041 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001042 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001043 e->devid_start = e->devid_end = m->devid;
1044 break;
1045 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001046 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001047 e->devid_start = 0;
1048 e->devid_end = amd_iommu_last_bdf;
1049 break;
1050 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001051 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001052 e->devid_start = m->devid;
1053 e->devid_end = m->aux;
1054 break;
1055 }
1056 e->address_start = PAGE_ALIGN(m->range_start);
1057 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1058 e->prot = m->flags >> 1;
1059
Joerg Roedel02acc432009-05-20 16:24:21 +02001060 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1061 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1062 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1063 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1064 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1065 e->address_start, e->address_end, m->flags);
1066
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001067 list_add_tail(&e->list, &amd_iommu_unity_map);
1068
1069 return 0;
1070}
1071
Joerg Roedelb65233a2008-07-11 17:14:21 +02001072/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001073static int __init init_memory_definitions(struct acpi_table_header *table)
1074{
1075 u8 *p = (u8 *)table, *end = (u8 *)table;
1076 struct ivmd_header *m;
1077
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001078 end += table->length;
1079 p += IVRS_HEADER_LENGTH;
1080
1081 while (p < end) {
1082 m = (struct ivmd_header *)p;
1083 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1084 init_exclusion_range(m);
1085 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1086 init_unity_map_range(m);
1087
1088 p += m->length;
1089 }
1090
1091 return 0;
1092}
1093
Joerg Roedelb65233a2008-07-11 17:14:21 +02001094/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001095 * Init the device table to not allow DMA access for devices and
1096 * suppress all page faults
1097 */
1098static void init_device_table(void)
1099{
1100 u16 devid;
1101
1102 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1103 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1104 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001105 }
1106}
1107
1108/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001109 * This function finally enables all IOMMUs found in the system after
1110 * they have been initialized
1111 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001112static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001113{
1114 struct amd_iommu *iommu;
1115
Joerg Roedel3bd22172009-05-04 15:06:20 +02001116 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001117 iommu_disable(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001118 iommu_set_device_table(iommu);
1119 iommu_enable_command_buffer(iommu);
1120 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001121 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001122 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001123 iommu_enable(iommu);
1124 }
1125}
1126
Joerg Roedel92ac4322009-05-19 19:06:27 +02001127static void disable_iommus(void)
1128{
1129 struct amd_iommu *iommu;
1130
1131 for_each_iommu(iommu)
1132 iommu_disable(iommu);
1133}
1134
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001135/*
1136 * Suspend/Resume support
1137 * disable suspend until real resume implemented
1138 */
1139
1140static int amd_iommu_resume(struct sys_device *dev)
1141{
Joerg Roedel736501e2009-05-12 09:56:12 +02001142 /* re-load the hardware */
1143 enable_iommus();
1144
1145 /*
1146 * we have to flush after the IOMMUs are enabled because a
1147 * disabled IOMMU will never execute the commands we send
1148 */
Joerg Roedel736501e2009-05-12 09:56:12 +02001149 amd_iommu_flush_all_devices();
Chris Wright6a047d82009-06-16 03:01:37 -04001150 amd_iommu_flush_all_domains();
Joerg Roedel736501e2009-05-12 09:56:12 +02001151
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001152 return 0;
1153}
1154
1155static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
1156{
Joerg Roedel736501e2009-05-12 09:56:12 +02001157 /* disable IOMMUs to go out of the way for BIOS */
1158 disable_iommus();
1159
1160 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001161}
1162
1163static struct sysdev_class amd_iommu_sysdev_class = {
1164 .name = "amd_iommu",
1165 .suspend = amd_iommu_suspend,
1166 .resume = amd_iommu_resume,
1167};
1168
1169static struct sys_device device_amd_iommu = {
1170 .id = 0,
1171 .cls = &amd_iommu_sysdev_class,
1172};
1173
Joerg Roedelb65233a2008-07-11 17:14:21 +02001174/*
1175 * This is the core init function for AMD IOMMU hardware in the system.
1176 * This function is called from the generic x86 DMA layer initialization
1177 * code.
1178 *
1179 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1180 * three times:
1181 *
1182 * 1 pass) Find the highest PCI device id the driver has to handle.
1183 * Upon this information the size of the data structures is
1184 * determined that needs to be allocated.
1185 *
1186 * 2 pass) Initialize the data structures just allocated with the
1187 * information in the ACPI table about available AMD IOMMUs
1188 * in the system. It also maps the PCI devices in the
1189 * system to specific IOMMUs
1190 *
1191 * 3 pass) After the basic data structures are allocated and
1192 * initialized we update them with information about memory
1193 * remapping requirements parsed out of the ACPI table in
1194 * this last pass.
1195 *
1196 * After that the hardware is initialized and ready to go. In the last
1197 * step we do some Linux specific things like registering the driver in
1198 * the dma_ops interface and initializing the suspend/resume support
1199 * functions. Finally it prints some information about AMD IOMMUs and
1200 * the driver state and enables the hardware.
1201 */
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001202static int __init amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001203{
1204 int i, ret = 0;
1205
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001206 /*
1207 * First parse ACPI tables to find the largest Bus/Dev/Func
1208 * we need to handle. Upon this information the shared data
1209 * structures for the IOMMUs in the system will be allocated
1210 */
1211 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1212 return -ENODEV;
1213
Joerg Roedelc5714842008-07-11 17:14:25 +02001214 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1215 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1216 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001217
1218 ret = -ENOMEM;
1219
1220 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001221 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001222 get_order(dev_table_size));
1223 if (amd_iommu_dev_table == NULL)
1224 goto out;
1225
1226 /*
1227 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1228 * IOMMU see for that device
1229 */
1230 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1231 get_order(alias_table_size));
1232 if (amd_iommu_alias_table == NULL)
1233 goto free;
1234
1235 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001236 amd_iommu_rlookup_table = (void *)__get_free_pages(
1237 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001238 get_order(rlookup_table_size));
1239 if (amd_iommu_rlookup_table == NULL)
1240 goto free;
1241
1242 /*
1243 * Protection Domain table - maps devices to protection domains
1244 * This table has the same size as the rlookup_table
1245 */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001246 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001247 get_order(rlookup_table_size));
1248 if (amd_iommu_pd_table == NULL)
1249 goto free;
1250
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001251 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1252 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001253 get_order(MAX_DOMAIN_ID/8));
1254 if (amd_iommu_pd_alloc_bitmap == NULL)
1255 goto free;
1256
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001257 /* init the device table */
1258 init_device_table();
1259
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001260 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001261 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001262 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001263 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001264 amd_iommu_alias_table[i] = i;
1265
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001266 /*
1267 * never allocate domain 0 because its used as the non-allocated and
1268 * error value placeholder
1269 */
1270 amd_iommu_pd_alloc_bitmap[0] = 1;
1271
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001272 spin_lock_init(&amd_iommu_pd_lock);
1273
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001274 /*
1275 * now the data structures are allocated and basically initialized
1276 * start the real acpi table scan
1277 */
1278 ret = -ENODEV;
1279 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1280 goto free;
1281
1282 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1283 goto free;
1284
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001285 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1286 if (ret)
1287 goto free;
1288
1289 ret = sysdev_register(&device_amd_iommu);
1290 if (ret)
1291 goto free;
1292
Joerg Roedel4751a952009-09-01 15:53:54 +02001293 if (iommu_pass_through)
1294 ret = amd_iommu_init_passthrough();
1295 else
1296 ret = amd_iommu_init_dma_ops();
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001297 if (ret)
1298 goto free;
1299
Joerg Roedel87361972008-06-26 21:28:07 +02001300 enable_iommus();
1301
Joerg Roedel4751a952009-09-01 15:53:54 +02001302 if (iommu_pass_through)
1303 goto out;
1304
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001305 printk(KERN_INFO "AMD-Vi: device isolation ");
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001306 if (amd_iommu_isolate)
1307 printk("enabled\n");
1308 else
1309 printk("disabled\n");
1310
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001311 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001312 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001313 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001314 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001315
FUJITA Tomonori338bac52009-10-27 16:34:44 +09001316 x86_platform.iommu_shutdown = disable_iommus;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001317out:
1318 return ret;
1319
1320free:
Joerg Roedeld58befd2008-09-17 12:19:58 +02001321 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1322 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001323
Joerg Roedel9a836de2008-07-11 17:14:26 +02001324 free_pages((unsigned long)amd_iommu_pd_table,
1325 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001326
Joerg Roedel9a836de2008-07-11 17:14:26 +02001327 free_pages((unsigned long)amd_iommu_rlookup_table,
1328 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001329
Joerg Roedel9a836de2008-07-11 17:14:26 +02001330 free_pages((unsigned long)amd_iommu_alias_table,
1331 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001332
Joerg Roedel9a836de2008-07-11 17:14:26 +02001333 free_pages((unsigned long)amd_iommu_dev_table,
1334 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001335
1336 free_iommu_all();
1337
1338 free_unity_maps();
1339
1340 goto out;
1341}
1342
Joerg Roedelb65233a2008-07-11 17:14:21 +02001343/****************************************************************************
1344 *
1345 * Early detect code. This code runs at IOMMU detection time in the DMA
1346 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1347 * IOMMUs
1348 *
1349 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001350static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1351{
1352 return 0;
1353}
1354
1355void __init amd_iommu_detect(void)
1356{
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001357 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001358 return;
1359
Joerg Roedelae7877d2008-06-26 21:27:51 +02001360 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1361 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001362 amd_iommu_detected = 1;
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001363 x86_init.iommu.iommu_init = amd_iommu_init;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001364 }
1365}
1366
Joerg Roedelb65233a2008-07-11 17:14:21 +02001367/****************************************************************************
1368 *
1369 * Parsing functions for the AMD IOMMU specific kernel command line
1370 * options.
1371 *
1372 ****************************************************************************/
1373
Joerg Roedelfefda112009-05-20 12:21:42 +02001374static int __init parse_amd_iommu_dump(char *str)
1375{
1376 amd_iommu_dump = true;
1377
1378 return 1;
1379}
1380
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001381static int __init parse_amd_iommu_options(char *str)
1382{
1383 for (; *str; ++str) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001384 if (strncmp(str, "isolate", 7) == 0)
Joerg Roedelc226f852008-12-12 13:53:54 +01001385 amd_iommu_isolate = true;
Joerg Roedele5e1f602008-11-17 15:07:17 +01001386 if (strncmp(str, "share", 5) == 0)
Joerg Roedelc226f852008-12-12 13:53:54 +01001387 amd_iommu_isolate = false;
Joerg Roedel695b5672008-11-17 15:16:43 +01001388 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001389 amd_iommu_unmap_flush = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001390 }
1391
1392 return 1;
1393}
1394
Joerg Roedelfefda112009-05-20 12:21:42 +02001395__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001396__setup("amd_iommu=", parse_amd_iommu_options);