blob: 675a4b642f704c4e61a8fc47c2f26672f7e82576 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
28#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020029#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090030#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010031#include <asm/gart.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020032
33/*
34 * definitions for the ACPI scanning code
35 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020036#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020037
38#define ACPI_IVHD_TYPE 0x10
39#define ACPI_IVMD_TYPE_ALL 0x20
40#define ACPI_IVMD_TYPE 0x21
41#define ACPI_IVMD_TYPE_RANGE 0x22
42
43#define IVHD_DEV_ALL 0x01
44#define IVHD_DEV_SELECT 0x02
45#define IVHD_DEV_SELECT_RANGE_START 0x03
46#define IVHD_DEV_RANGE_END 0x04
47#define IVHD_DEV_ALIAS 0x42
48#define IVHD_DEV_ALIAS_RANGE 0x43
49#define IVHD_DEV_EXT_SELECT 0x46
50#define IVHD_DEV_EXT_SELECT_RANGE 0x47
51
Joerg Roedel6da73422009-05-04 11:44:38 +020052#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
53#define IVHD_FLAG_PASSPW_EN_MASK 0x02
54#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
55#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020056
57#define IVMD_FLAG_EXCL_RANGE 0x08
58#define IVMD_FLAG_UNITY_MAP 0x01
59
60#define ACPI_DEVFLAG_INITPASS 0x01
61#define ACPI_DEVFLAG_EXTINT 0x02
62#define ACPI_DEVFLAG_NMI 0x04
63#define ACPI_DEVFLAG_SYSMGT1 0x10
64#define ACPI_DEVFLAG_SYSMGT2 0x20
65#define ACPI_DEVFLAG_LINT0 0x40
66#define ACPI_DEVFLAG_LINT1 0x80
67#define ACPI_DEVFLAG_ATSDIS 0x10000000
68
Joerg Roedelb65233a2008-07-11 17:14:21 +020069/*
70 * ACPI table definitions
71 *
72 * These data structures are laid over the table to parse the important values
73 * out of it.
74 */
75
76/*
77 * structure describing one IOMMU in the ACPI table. Typically followed by one
78 * or more ivhd_entrys.
79 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020080struct ivhd_header {
81 u8 type;
82 u8 flags;
83 u16 length;
84 u16 devid;
85 u16 cap_ptr;
86 u64 mmio_phys;
87 u16 pci_seg;
88 u16 info;
89 u32 reserved;
90} __attribute__((packed));
91
Joerg Roedelb65233a2008-07-11 17:14:21 +020092/*
93 * A device entry describing which devices a specific IOMMU translates and
94 * which requestor ids they use.
95 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020096struct ivhd_entry {
97 u8 type;
98 u16 devid;
99 u8 flags;
100 u32 ext;
101} __attribute__((packed));
102
Joerg Roedelb65233a2008-07-11 17:14:21 +0200103/*
104 * An AMD IOMMU memory definition structure. It defines things like exclusion
105 * ranges for devices and regions that should be unity mapped.
106 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200107struct ivmd_header {
108 u8 type;
109 u8 flags;
110 u16 length;
111 u16 devid;
112 u16 aux;
113 u64 resv;
114 u64 range_start;
115 u64 range_length;
116} __attribute__((packed));
117
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200118static int __initdata amd_iommu_detected;
119
Joerg Roedelb65233a2008-07-11 17:14:21 +0200120u16 amd_iommu_last_bdf; /* largest PCI device id we have
121 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200122LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200123 we find in ACPI */
124unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
Joerg Roedelc226f852008-12-12 13:53:54 +0100125bool amd_iommu_isolate = true; /* if true, device isolation is
126 enabled */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900127bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200128
Joerg Roedel2e228472008-07-11 17:14:31 +0200129LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200130 system */
131
132/*
133 * Pointer to the device table which is shared by all AMD IOMMUs
134 * it is indexed by the PCI device id or the HT unit id and contains
135 * information about the domain the device belongs to as well as the
136 * page table root pointer.
137 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200138struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200139
140/*
141 * The alias table is a driver specific data structure which contains the
142 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
143 * More than one device can share the same requestor id.
144 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200145u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200146
147/*
148 * The rlookup table is used to find the IOMMU which is responsible
149 * for a specific device. It is also indexed by the PCI device id.
150 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200151struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200152
153/*
154 * The pd table (protection domain table) is used to find the protection domain
155 * data structure a device belongs to. Indexed with the PCI device id too.
156 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200157struct protection_domain **amd_iommu_pd_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200158
159/*
160 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
161 * to know which ones are already in use.
162 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200163unsigned long *amd_iommu_pd_alloc_bitmap;
164
Joerg Roedelb65233a2008-07-11 17:14:21 +0200165static u32 dev_table_size; /* size of the device table */
166static u32 alias_table_size; /* size of the alias table */
167static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200168
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200169static inline void update_last_devid(u16 devid)
170{
171 if (devid > amd_iommu_last_bdf)
172 amd_iommu_last_bdf = devid;
173}
174
Joerg Roedelc5714842008-07-11 17:14:25 +0200175static inline unsigned long tbl_size(int entry_size)
176{
177 unsigned shift = PAGE_SHIFT +
178 get_order(amd_iommu_last_bdf * entry_size);
179
180 return 1UL << shift;
181}
182
Joerg Roedelb65233a2008-07-11 17:14:21 +0200183/****************************************************************************
184 *
185 * AMD IOMMU MMIO register space handling functions
186 *
187 * These functions are used to program the IOMMU device registers in
188 * MMIO space required for that driver.
189 *
190 ****************************************************************************/
191
192/*
193 * This function set the exclusion range in the IOMMU. DMA accesses to the
194 * exclusion range are passed through untranslated
195 */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200196static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
197{
198 u64 start = iommu->exclusion_start & PAGE_MASK;
199 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
200 u64 entry;
201
202 if (!iommu->exclusion_start)
203 return;
204
205 entry = start | MMIO_EXCL_ENABLE_MASK;
206 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
207 &entry, sizeof(entry));
208
209 entry = limit;
210 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
211 &entry, sizeof(entry));
212}
213
Joerg Roedelb65233a2008-07-11 17:14:21 +0200214/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200215static void __init iommu_set_device_table(struct amd_iommu *iommu)
216{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200217 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200218
219 BUG_ON(iommu->mmio_base == NULL);
220
221 entry = virt_to_phys(amd_iommu_dev_table);
222 entry |= (dev_table_size >> 12) - 1;
223 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
224 &entry, sizeof(entry));
225}
226
Joerg Roedelb65233a2008-07-11 17:14:21 +0200227/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200228static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
229{
230 u32 ctrl;
231
232 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
233 ctrl |= (1 << bit);
234 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
235}
236
237static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
238{
239 u32 ctrl;
240
Joerg Roedel199d0d52008-09-17 16:45:59 +0200241 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200242 ctrl &= ~(1 << bit);
243 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
244}
245
Joerg Roedelb65233a2008-07-11 17:14:21 +0200246/* Function to enable the hardware */
Jaswinder Singh Rajput412a1be2008-12-29 21:44:12 +0530247static void __init iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200248{
Joerg Roedela4e267c2008-12-10 20:04:18 +0100249 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at %s cap 0x%hx\n",
250 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200251
252 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200253}
254
Joerg Roedel126c52b2008-09-09 16:47:35 +0200255/* Function to enable IOMMU event logging and event interrupts */
Jaswinder Singh Rajput412a1be2008-12-29 21:44:12 +0530256static void __init iommu_enable_event_logging(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200257{
258 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
259 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
260}
261
Joerg Roedelb65233a2008-07-11 17:14:21 +0200262/*
263 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
264 * the system has one.
265 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200266static u8 * __init iommu_map_mmio_space(u64 address)
267{
268 u8 *ret;
269
270 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
271 return NULL;
272
273 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
274 if (ret != NULL)
275 return ret;
276
277 release_mem_region(address, MMIO_REGION_LENGTH);
278
279 return NULL;
280}
281
282static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
283{
284 if (iommu->mmio_base)
285 iounmap(iommu->mmio_base);
286 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
287}
288
Joerg Roedelb65233a2008-07-11 17:14:21 +0200289/****************************************************************************
290 *
291 * The functions below belong to the first pass of AMD IOMMU ACPI table
292 * parsing. In this pass we try to find out the highest device id this
293 * code has to handle. Upon this information the size of the shared data
294 * structures is determined later.
295 *
296 ****************************************************************************/
297
298/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200299 * This function calculates the length of a given IVHD entry
300 */
301static inline int ivhd_entry_length(u8 *ivhd)
302{
303 return 0x04 << (*ivhd >> 6);
304}
305
306/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200307 * This function reads the last device id the IOMMU has to handle from the PCI
308 * capability header for this IOMMU
309 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200310static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
311{
312 u32 cap;
313
314 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200315 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200316
317 return 0;
318}
319
Joerg Roedelb65233a2008-07-11 17:14:21 +0200320/*
321 * After reading the highest device id from the IOMMU PCI capability header
322 * this function looks if there is a higher device id defined in the ACPI table
323 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200324static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
325{
326 u8 *p = (void *)h, *end = (void *)h;
327 struct ivhd_entry *dev;
328
329 p += sizeof(*h);
330 end += h->length;
331
332 find_last_devid_on_pci(PCI_BUS(h->devid),
333 PCI_SLOT(h->devid),
334 PCI_FUNC(h->devid),
335 h->cap_ptr);
336
337 while (p < end) {
338 dev = (struct ivhd_entry *)p;
339 switch (dev->type) {
340 case IVHD_DEV_SELECT:
341 case IVHD_DEV_RANGE_END:
342 case IVHD_DEV_ALIAS:
343 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200344 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200345 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200346 break;
347 default:
348 break;
349 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200350 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200351 }
352
353 WARN_ON(p != end);
354
355 return 0;
356}
357
Joerg Roedelb65233a2008-07-11 17:14:21 +0200358/*
359 * Iterate over all IVHD entries in the ACPI table and find the highest device
360 * id which we need to handle. This is the first of three functions which parse
361 * the ACPI table. So we check the checksum here.
362 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200363static int __init find_last_devid_acpi(struct acpi_table_header *table)
364{
365 int i;
366 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
367 struct ivhd_header *h;
368
369 /*
370 * Validate checksum here so we don't need to do it when
371 * we actually parse the table
372 */
373 for (i = 0; i < table->length; ++i)
374 checksum += p[i];
375 if (checksum != 0)
376 /* ACPI table corrupt */
377 return -ENODEV;
378
379 p += IVRS_HEADER_LENGTH;
380
381 end += table->length;
382 while (p < end) {
383 h = (struct ivhd_header *)p;
384 switch (h->type) {
385 case ACPI_IVHD_TYPE:
386 find_last_devid_from_ivhd(h);
387 break;
388 default:
389 break;
390 }
391 p += h->length;
392 }
393 WARN_ON(p != end);
394
395 return 0;
396}
397
Joerg Roedelb65233a2008-07-11 17:14:21 +0200398/****************************************************************************
399 *
400 * The following functions belong the the code path which parses the ACPI table
401 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
402 * data structures, initialize the device/alias/rlookup table and also
403 * basically initialize the hardware.
404 *
405 ****************************************************************************/
406
407/*
408 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
409 * write commands to that buffer later and the IOMMU will execute them
410 * asynchronously
411 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200412static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
413{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200414 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200415 get_order(CMD_BUFFER_SIZE));
Joerg Roedeld0312b212008-07-11 17:14:29 +0200416 u64 entry;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200417
418 if (cmd_buf == NULL)
419 return NULL;
420
421 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
422
Joerg Roedelb36ca912008-06-26 21:27:45 +0200423 entry = (u64)virt_to_phys(cmd_buf);
424 entry |= MMIO_CMD_SIZE_512;
425 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
426 &entry, sizeof(entry));
427
Joerg Roedelcf558d22008-12-17 15:06:01 +0100428 /* set head and tail to zero manually */
429 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
430 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
431
Joerg Roedelb36ca912008-06-26 21:27:45 +0200432 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
433
434 return cmd_buf;
435}
436
437static void __init free_command_buffer(struct amd_iommu *iommu)
438{
Joerg Roedel23c17132008-09-17 17:18:17 +0200439 free_pages((unsigned long)iommu->cmd_buf,
440 get_order(iommu->cmd_buf_size));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200441}
442
Joerg Roedel335503e2008-09-05 14:29:07 +0200443/* allocates the memory where the IOMMU will log its events to */
444static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
445{
446 u64 entry;
447 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
448 get_order(EVT_BUFFER_SIZE));
449
450 if (iommu->evt_buf == NULL)
451 return NULL;
452
453 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
454 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
455 &entry, sizeof(entry));
456
457 iommu->evt_buf_size = EVT_BUFFER_SIZE;
458
459 return iommu->evt_buf;
460}
461
462static void __init free_event_buffer(struct amd_iommu *iommu)
463{
464 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
465}
466
Joerg Roedelb65233a2008-07-11 17:14:21 +0200467/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200468static void set_dev_entry_bit(u16 devid, u8 bit)
469{
470 int i = (bit >> 5) & 0x07;
471 int _bit = bit & 0x1f;
472
473 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
474}
475
Joerg Roedel5ff47892008-07-14 20:11:18 +0200476/* Writes the specific IOMMU for a device into the rlookup table */
477static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
478{
479 amd_iommu_rlookup_table[devid] = iommu;
480}
481
Joerg Roedelb65233a2008-07-11 17:14:21 +0200482/*
483 * This function takes the device specific flags read from the ACPI
484 * table and sets up the device table entry with that information
485 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200486static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
487 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200488{
489 if (flags & ACPI_DEVFLAG_INITPASS)
490 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
491 if (flags & ACPI_DEVFLAG_EXTINT)
492 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
493 if (flags & ACPI_DEVFLAG_NMI)
494 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
495 if (flags & ACPI_DEVFLAG_SYSMGT1)
496 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
497 if (flags & ACPI_DEVFLAG_SYSMGT2)
498 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
499 if (flags & ACPI_DEVFLAG_LINT0)
500 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
501 if (flags & ACPI_DEVFLAG_LINT1)
502 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200503
Joerg Roedel5ff47892008-07-14 20:11:18 +0200504 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200505}
506
Joerg Roedelb65233a2008-07-11 17:14:21 +0200507/*
508 * Reads the device exclusion range from ACPI and initialize IOMMU with
509 * it
510 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200511static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
512{
513 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
514
515 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
516 return;
517
518 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200519 /*
520 * We only can configure exclusion ranges per IOMMU, not
521 * per device. But we can enable the exclusion range per
522 * device. This is done here
523 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200524 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
525 iommu->exclusion_start = m->range_start;
526 iommu->exclusion_length = m->range_length;
527 }
528}
529
Joerg Roedelb65233a2008-07-11 17:14:21 +0200530/*
531 * This function reads some important data from the IOMMU PCI space and
532 * initializes the driver data structure with it. It reads the hardware
533 * capabilities and the first/last device entries
534 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200535static void __init init_iommu_from_pci(struct amd_iommu *iommu)
536{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200537 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200538 u32 range, misc;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200539
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200540 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
541 &iommu->cap);
542 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
543 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200544 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
545 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200546
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200547 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
548 MMIO_GET_FD(range));
549 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
550 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200551 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200552}
553
Joerg Roedelb65233a2008-07-11 17:14:21 +0200554/*
555 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
556 * initializes the hardware and our data structures with it.
557 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200558static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
559 struct ivhd_header *h)
560{
561 u8 *p = (u8 *)h;
562 u8 *end = p, flags = 0;
563 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
564 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200565 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200566 struct ivhd_entry *e;
567
568 /*
569 * First set the recommended feature enable bits from ACPI
570 * into the IOMMU control registers
571 */
Joerg Roedel6da73422009-05-04 11:44:38 +0200572 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200573 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
574 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
575
Joerg Roedel6da73422009-05-04 11:44:38 +0200576 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200577 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
578 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
579
Joerg Roedel6da73422009-05-04 11:44:38 +0200580 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200581 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
582 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
583
Joerg Roedel6da73422009-05-04 11:44:38 +0200584 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200585 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
586 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
587
588 /*
589 * make IOMMU memory accesses cache coherent
590 */
591 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
592
593 /*
594 * Done. Now parse the device entries
595 */
596 p += sizeof(struct ivhd_header);
597 end += h->length;
598
599 while (p < end) {
600 e = (struct ivhd_entry *)p;
601 switch (e->type) {
602 case IVHD_DEV_ALL:
603 for (dev_i = iommu->first_device;
604 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200605 set_dev_entry_from_acpi(iommu, dev_i,
606 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200607 break;
608 case IVHD_DEV_SELECT:
609 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200610 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200611 break;
612 case IVHD_DEV_SELECT_RANGE_START:
613 devid_start = e->devid;
614 flags = e->flags;
615 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200616 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200617 break;
618 case IVHD_DEV_ALIAS:
619 devid = e->devid;
620 devid_to = e->ext >> 8;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200621 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200622 amd_iommu_alias_table[devid] = devid_to;
623 break;
624 case IVHD_DEV_ALIAS_RANGE:
625 devid_start = e->devid;
626 flags = e->flags;
627 devid_to = e->ext >> 8;
628 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200629 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200630 break;
631 case IVHD_DEV_EXT_SELECT:
632 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200633 set_dev_entry_from_acpi(iommu, devid, e->flags,
634 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200635 break;
636 case IVHD_DEV_EXT_SELECT_RANGE:
637 devid_start = e->devid;
638 flags = e->flags;
639 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200640 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200641 break;
642 case IVHD_DEV_RANGE_END:
643 devid = e->devid;
644 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
645 if (alias)
646 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200647 set_dev_entry_from_acpi(iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200648 amd_iommu_alias_table[dev_i],
649 flags, ext_flags);
650 }
651 break;
652 default:
653 break;
654 }
655
Joerg Roedelb514e552008-09-17 17:14:27 +0200656 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200657 }
658}
659
Joerg Roedelb65233a2008-07-11 17:14:21 +0200660/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200661static int __init init_iommu_devices(struct amd_iommu *iommu)
662{
663 u16 i;
664
665 for (i = iommu->first_device; i <= iommu->last_device; ++i)
666 set_iommu_for_device(iommu, i);
667
668 return 0;
669}
670
Joerg Roedele47d4022008-06-26 21:27:48 +0200671static void __init free_iommu_one(struct amd_iommu *iommu)
672{
673 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200674 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200675 iommu_unmap_mmio_space(iommu);
676}
677
678static void __init free_iommu_all(void)
679{
680 struct amd_iommu *iommu, *next;
681
Joerg Roedel3bd22172009-05-04 15:06:20 +0200682 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200683 list_del(&iommu->list);
684 free_iommu_one(iommu);
685 kfree(iommu);
686 }
687}
688
Joerg Roedelb65233a2008-07-11 17:14:21 +0200689/*
690 * This function clues the initialization function for one IOMMU
691 * together and also allocates the command buffer and programs the
692 * hardware. It does NOT enable the IOMMU. This is done afterwards.
693 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200694static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
695{
696 spin_lock_init(&iommu->lock);
697 list_add_tail(&iommu->list, &amd_iommu_list);
698
699 /*
700 * Copy data from ACPI table entry to the iommu struct
701 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200702 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
703 if (!iommu->dev)
704 return 1;
705
Joerg Roedele47d4022008-06-26 21:27:48 +0200706 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200707 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200708 iommu->mmio_phys = h->mmio_phys;
709 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
710 if (!iommu->mmio_base)
711 return -ENOMEM;
712
713 iommu_set_device_table(iommu);
714 iommu->cmd_buf = alloc_command_buffer(iommu);
715 if (!iommu->cmd_buf)
716 return -ENOMEM;
717
Joerg Roedel335503e2008-09-05 14:29:07 +0200718 iommu->evt_buf = alloc_event_buffer(iommu);
719 if (!iommu->evt_buf)
720 return -ENOMEM;
721
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200722 iommu->int_enabled = false;
723
Joerg Roedele47d4022008-06-26 21:27:48 +0200724 init_iommu_from_pci(iommu);
725 init_iommu_from_acpi(iommu, h);
726 init_iommu_devices(iommu);
727
Ingo Molnar8a667122008-10-12 15:24:53 +0200728 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +0200729}
730
Joerg Roedelb65233a2008-07-11 17:14:21 +0200731/*
732 * Iterates over all IOMMU entries in the ACPI table, allocates the
733 * IOMMU structure and initializes it with init_iommu_one()
734 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200735static int __init init_iommu_all(struct acpi_table_header *table)
736{
737 u8 *p = (u8 *)table, *end = (u8 *)table;
738 struct ivhd_header *h;
739 struct amd_iommu *iommu;
740 int ret;
741
Joerg Roedele47d4022008-06-26 21:27:48 +0200742 end += table->length;
743 p += IVRS_HEADER_LENGTH;
744
745 while (p < end) {
746 h = (struct ivhd_header *)p;
747 switch (*p) {
748 case ACPI_IVHD_TYPE:
749 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
750 if (iommu == NULL)
751 return -ENOMEM;
752 ret = init_iommu_one(iommu, h);
753 if (ret)
754 return ret;
755 break;
756 default:
757 break;
758 }
759 p += h->length;
760
761 }
762 WARN_ON(p != end);
763
764 return 0;
765}
766
Joerg Roedelb65233a2008-07-11 17:14:21 +0200767/****************************************************************************
768 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200769 * The following functions initialize the MSI interrupts for all IOMMUs
770 * in the system. Its a bit challenging because there could be multiple
771 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
772 * pci_dev.
773 *
774 ****************************************************************************/
775
776static int __init iommu_setup_msix(struct amd_iommu *iommu)
777{
778 struct amd_iommu *curr;
779 struct msix_entry entries[32]; /* only 32 supported by AMD IOMMU */
780 int nvec = 0, i;
781
Joerg Roedel3bd22172009-05-04 15:06:20 +0200782 for_each_iommu(curr) {
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200783 if (curr->dev == iommu->dev) {
784 entries[nvec].entry = curr->evt_msi_num;
785 entries[nvec].vector = 0;
786 curr->int_enabled = true;
787 nvec++;
788 }
789 }
790
791 if (pci_enable_msix(iommu->dev, entries, nvec)) {
792 pci_disable_msix(iommu->dev);
793 return 1;
794 }
795
796 for (i = 0; i < nvec; ++i) {
797 int r = request_irq(entries->vector, amd_iommu_int_handler,
798 IRQF_SAMPLE_RANDOM,
799 "AMD IOMMU",
800 NULL);
801 if (r)
802 goto out_free;
803 }
804
805 return 0;
806
807out_free:
808 for (i -= 1; i >= 0; --i)
809 free_irq(entries->vector, NULL);
810
811 pci_disable_msix(iommu->dev);
812
813 return 1;
814}
815
816static int __init iommu_setup_msi(struct amd_iommu *iommu)
817{
818 int r;
819 struct amd_iommu *curr;
820
Joerg Roedel3bd22172009-05-04 15:06:20 +0200821 for_each_iommu(curr) {
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200822 if (curr->dev == iommu->dev)
823 curr->int_enabled = true;
824 }
825
826
827 if (pci_enable_msi(iommu->dev))
828 return 1;
829
830 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
831 IRQF_SAMPLE_RANDOM,
832 "AMD IOMMU",
833 NULL);
834
835 if (r) {
836 pci_disable_msi(iommu->dev);
837 return 1;
838 }
839
840 return 0;
841}
842
843static int __init iommu_init_msi(struct amd_iommu *iommu)
844{
845 if (iommu->int_enabled)
846 return 0;
847
848 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSIX))
849 return iommu_setup_msix(iommu);
850 else if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
851 return iommu_setup_msi(iommu);
852
853 return 1;
854}
855
856/****************************************************************************
857 *
Joerg Roedelb65233a2008-07-11 17:14:21 +0200858 * The next functions belong to the third pass of parsing the ACPI
859 * table. In this last pass the memory mapping requirements are
860 * gathered (like exclusion and unity mapping reanges).
861 *
862 ****************************************************************************/
863
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200864static void __init free_unity_maps(void)
865{
866 struct unity_map_entry *entry, *next;
867
868 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
869 list_del(&entry->list);
870 kfree(entry);
871 }
872}
873
Joerg Roedelb65233a2008-07-11 17:14:21 +0200874/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200875static int __init init_exclusion_range(struct ivmd_header *m)
876{
877 int i;
878
879 switch (m->type) {
880 case ACPI_IVMD_TYPE:
881 set_device_exclusion_range(m->devid, m);
882 break;
883 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +0200884 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200885 set_device_exclusion_range(i, m);
886 break;
887 case ACPI_IVMD_TYPE_RANGE:
888 for (i = m->devid; i <= m->aux; ++i)
889 set_device_exclusion_range(i, m);
890 break;
891 default:
892 break;
893 }
894
895 return 0;
896}
897
Joerg Roedelb65233a2008-07-11 17:14:21 +0200898/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200899static int __init init_unity_map_range(struct ivmd_header *m)
900{
901 struct unity_map_entry *e = 0;
902
903 e = kzalloc(sizeof(*e), GFP_KERNEL);
904 if (e == NULL)
905 return -ENOMEM;
906
907 switch (m->type) {
908 default:
909 case ACPI_IVMD_TYPE:
910 e->devid_start = e->devid_end = m->devid;
911 break;
912 case ACPI_IVMD_TYPE_ALL:
913 e->devid_start = 0;
914 e->devid_end = amd_iommu_last_bdf;
915 break;
916 case ACPI_IVMD_TYPE_RANGE:
917 e->devid_start = m->devid;
918 e->devid_end = m->aux;
919 break;
920 }
921 e->address_start = PAGE_ALIGN(m->range_start);
922 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
923 e->prot = m->flags >> 1;
924
925 list_add_tail(&e->list, &amd_iommu_unity_map);
926
927 return 0;
928}
929
Joerg Roedelb65233a2008-07-11 17:14:21 +0200930/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200931static int __init init_memory_definitions(struct acpi_table_header *table)
932{
933 u8 *p = (u8 *)table, *end = (u8 *)table;
934 struct ivmd_header *m;
935
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200936 end += table->length;
937 p += IVRS_HEADER_LENGTH;
938
939 while (p < end) {
940 m = (struct ivmd_header *)p;
941 if (m->flags & IVMD_FLAG_EXCL_RANGE)
942 init_exclusion_range(m);
943 else if (m->flags & IVMD_FLAG_UNITY_MAP)
944 init_unity_map_range(m);
945
946 p += m->length;
947 }
948
949 return 0;
950}
951
Joerg Roedelb65233a2008-07-11 17:14:21 +0200952/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200953 * Init the device table to not allow DMA access for devices and
954 * suppress all page faults
955 */
956static void init_device_table(void)
957{
958 u16 devid;
959
960 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
961 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
962 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200963 }
964}
965
966/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200967 * This function finally enables all IOMMUs found in the system after
968 * they have been initialized
969 */
Joerg Roedel87361972008-06-26 21:28:07 +0200970static void __init enable_iommus(void)
971{
972 struct amd_iommu *iommu;
973
Joerg Roedel3bd22172009-05-04 15:06:20 +0200974 for_each_iommu(iommu) {
Joerg Roedel87361972008-06-26 21:28:07 +0200975 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200976 iommu_init_msi(iommu);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200977 iommu_enable_event_logging(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +0200978 iommu_enable(iommu);
979 }
980}
981
Joerg Roedel7441e9c2008-06-30 20:18:02 +0200982/*
983 * Suspend/Resume support
984 * disable suspend until real resume implemented
985 */
986
987static int amd_iommu_resume(struct sys_device *dev)
988{
989 return 0;
990}
991
992static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
993{
994 return -EINVAL;
995}
996
997static struct sysdev_class amd_iommu_sysdev_class = {
998 .name = "amd_iommu",
999 .suspend = amd_iommu_suspend,
1000 .resume = amd_iommu_resume,
1001};
1002
1003static struct sys_device device_amd_iommu = {
1004 .id = 0,
1005 .cls = &amd_iommu_sysdev_class,
1006};
1007
Joerg Roedelb65233a2008-07-11 17:14:21 +02001008/*
1009 * This is the core init function for AMD IOMMU hardware in the system.
1010 * This function is called from the generic x86 DMA layer initialization
1011 * code.
1012 *
1013 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1014 * three times:
1015 *
1016 * 1 pass) Find the highest PCI device id the driver has to handle.
1017 * Upon this information the size of the data structures is
1018 * determined that needs to be allocated.
1019 *
1020 * 2 pass) Initialize the data structures just allocated with the
1021 * information in the ACPI table about available AMD IOMMUs
1022 * in the system. It also maps the PCI devices in the
1023 * system to specific IOMMUs
1024 *
1025 * 3 pass) After the basic data structures are allocated and
1026 * initialized we update them with information about memory
1027 * remapping requirements parsed out of the ACPI table in
1028 * this last pass.
1029 *
1030 * After that the hardware is initialized and ready to go. In the last
1031 * step we do some Linux specific things like registering the driver in
1032 * the dma_ops interface and initializing the suspend/resume support
1033 * functions. Finally it prints some information about AMD IOMMUs and
1034 * the driver state and enables the hardware.
1035 */
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001036int __init amd_iommu_init(void)
1037{
1038 int i, ret = 0;
1039
1040
Joerg Roedel8b145182008-07-03 19:35:09 +02001041 if (no_iommu) {
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001042 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
1043 return 0;
1044 }
1045
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001046 if (!amd_iommu_detected)
1047 return -ENODEV;
1048
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001049 /*
1050 * First parse ACPI tables to find the largest Bus/Dev/Func
1051 * we need to handle. Upon this information the shared data
1052 * structures for the IOMMUs in the system will be allocated
1053 */
1054 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1055 return -ENODEV;
1056
Joerg Roedelc5714842008-07-11 17:14:25 +02001057 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1058 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1059 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001060
1061 ret = -ENOMEM;
1062
1063 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001064 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001065 get_order(dev_table_size));
1066 if (amd_iommu_dev_table == NULL)
1067 goto out;
1068
1069 /*
1070 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1071 * IOMMU see for that device
1072 */
1073 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1074 get_order(alias_table_size));
1075 if (amd_iommu_alias_table == NULL)
1076 goto free;
1077
1078 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001079 amd_iommu_rlookup_table = (void *)__get_free_pages(
1080 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001081 get_order(rlookup_table_size));
1082 if (amd_iommu_rlookup_table == NULL)
1083 goto free;
1084
1085 /*
1086 * Protection Domain table - maps devices to protection domains
1087 * This table has the same size as the rlookup_table
1088 */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001089 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001090 get_order(rlookup_table_size));
1091 if (amd_iommu_pd_table == NULL)
1092 goto free;
1093
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001094 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1095 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001096 get_order(MAX_DOMAIN_ID/8));
1097 if (amd_iommu_pd_alloc_bitmap == NULL)
1098 goto free;
1099
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001100 /* init the device table */
1101 init_device_table();
1102
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001103 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001104 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001105 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001106 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001107 amd_iommu_alias_table[i] = i;
1108
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001109 /*
1110 * never allocate domain 0 because its used as the non-allocated and
1111 * error value placeholder
1112 */
1113 amd_iommu_pd_alloc_bitmap[0] = 1;
1114
1115 /*
1116 * now the data structures are allocated and basically initialized
1117 * start the real acpi table scan
1118 */
1119 ret = -ENODEV;
1120 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1121 goto free;
1122
1123 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1124 goto free;
1125
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001126 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1127 if (ret)
1128 goto free;
1129
1130 ret = sysdev_register(&device_amd_iommu);
1131 if (ret)
1132 goto free;
1133
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001134 ret = amd_iommu_init_dma_ops();
1135 if (ret)
1136 goto free;
1137
Joerg Roedel87361972008-06-26 21:28:07 +02001138 enable_iommus();
1139
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001140 printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
1141 (1 << (amd_iommu_aperture_order-20)));
1142
1143 printk(KERN_INFO "AMD IOMMU: device isolation ");
1144 if (amd_iommu_isolate)
1145 printk("enabled\n");
1146 else
1147 printk("disabled\n");
1148
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001149 if (amd_iommu_unmap_flush)
Joerg Roedel1c655772008-09-04 18:40:05 +02001150 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1151 else
1152 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1153
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001154out:
1155 return ret;
1156
1157free:
Joerg Roedeld58befd2008-09-17 12:19:58 +02001158 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1159 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001160
Joerg Roedel9a836de2008-07-11 17:14:26 +02001161 free_pages((unsigned long)amd_iommu_pd_table,
1162 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001163
Joerg Roedel9a836de2008-07-11 17:14:26 +02001164 free_pages((unsigned long)amd_iommu_rlookup_table,
1165 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001166
Joerg Roedel9a836de2008-07-11 17:14:26 +02001167 free_pages((unsigned long)amd_iommu_alias_table,
1168 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001169
Joerg Roedel9a836de2008-07-11 17:14:26 +02001170 free_pages((unsigned long)amd_iommu_dev_table,
1171 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001172
1173 free_iommu_all();
1174
1175 free_unity_maps();
1176
1177 goto out;
1178}
1179
Joerg Roedelb65233a2008-07-11 17:14:21 +02001180/****************************************************************************
1181 *
1182 * Early detect code. This code runs at IOMMU detection time in the DMA
1183 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1184 * IOMMUs
1185 *
1186 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001187static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1188{
1189 return 0;
1190}
1191
1192void __init amd_iommu_detect(void)
1193{
Joerg Roedel299a1402008-07-08 14:47:16 +02001194 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001195 return;
1196
Joerg Roedelae7877d2008-06-26 21:27:51 +02001197 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1198 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001199 amd_iommu_detected = 1;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001200#ifdef CONFIG_GART_IOMMU
Joerg Roedelae7877d2008-06-26 21:27:51 +02001201 gart_iommu_aperture_disabled = 1;
1202 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001203#endif
Joerg Roedelae7877d2008-06-26 21:27:51 +02001204 }
1205}
1206
Joerg Roedelb65233a2008-07-11 17:14:21 +02001207/****************************************************************************
1208 *
1209 * Parsing functions for the AMD IOMMU specific kernel command line
1210 * options.
1211 *
1212 ****************************************************************************/
1213
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001214static int __init parse_amd_iommu_options(char *str)
1215{
1216 for (; *str; ++str) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001217 if (strncmp(str, "isolate", 7) == 0)
Joerg Roedelc226f852008-12-12 13:53:54 +01001218 amd_iommu_isolate = true;
Joerg Roedele5e1f602008-11-17 15:07:17 +01001219 if (strncmp(str, "share", 5) == 0)
Joerg Roedelc226f852008-12-12 13:53:54 +01001220 amd_iommu_isolate = false;
Joerg Roedel695b5672008-11-17 15:16:43 +01001221 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001222 amd_iommu_unmap_flush = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001223 }
1224
1225 return 1;
1226}
1227
1228static int __init parse_amd_iommu_size_options(char *str)
1229{
Joerg Roedel09063722008-07-11 17:14:33 +02001230 unsigned order = PAGE_SHIFT + get_order(memparse(str, &str));
1231
1232 if ((order > 24) && (order < 31))
1233 amd_iommu_aperture_order = order;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001234
1235 return 1;
1236}
1237
1238__setup("amd_iommu=", parse_amd_iommu_options);
1239__setup("amd_iommu_size=", parse_amd_iommu_size_options);