blob: 068a3569f8375d1fd8d863585040a23be425c132 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
28#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020029#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090030#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010031#include <asm/gart.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020032
33/*
34 * definitions for the ACPI scanning code
35 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020036#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020037
38#define ACPI_IVHD_TYPE 0x10
39#define ACPI_IVMD_TYPE_ALL 0x20
40#define ACPI_IVMD_TYPE 0x21
41#define ACPI_IVMD_TYPE_RANGE 0x22
42
43#define IVHD_DEV_ALL 0x01
44#define IVHD_DEV_SELECT 0x02
45#define IVHD_DEV_SELECT_RANGE_START 0x03
46#define IVHD_DEV_RANGE_END 0x04
47#define IVHD_DEV_ALIAS 0x42
48#define IVHD_DEV_ALIAS_RANGE 0x43
49#define IVHD_DEV_EXT_SELECT 0x46
50#define IVHD_DEV_EXT_SELECT_RANGE 0x47
51
Joerg Roedel6da73422009-05-04 11:44:38 +020052#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
53#define IVHD_FLAG_PASSPW_EN_MASK 0x02
54#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
55#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020056
57#define IVMD_FLAG_EXCL_RANGE 0x08
58#define IVMD_FLAG_UNITY_MAP 0x01
59
60#define ACPI_DEVFLAG_INITPASS 0x01
61#define ACPI_DEVFLAG_EXTINT 0x02
62#define ACPI_DEVFLAG_NMI 0x04
63#define ACPI_DEVFLAG_SYSMGT1 0x10
64#define ACPI_DEVFLAG_SYSMGT2 0x20
65#define ACPI_DEVFLAG_LINT0 0x40
66#define ACPI_DEVFLAG_LINT1 0x80
67#define ACPI_DEVFLAG_ATSDIS 0x10000000
68
Joerg Roedelb65233a2008-07-11 17:14:21 +020069/*
70 * ACPI table definitions
71 *
72 * These data structures are laid over the table to parse the important values
73 * out of it.
74 */
75
76/*
77 * structure describing one IOMMU in the ACPI table. Typically followed by one
78 * or more ivhd_entrys.
79 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020080struct ivhd_header {
81 u8 type;
82 u8 flags;
83 u16 length;
84 u16 devid;
85 u16 cap_ptr;
86 u64 mmio_phys;
87 u16 pci_seg;
88 u16 info;
89 u32 reserved;
90} __attribute__((packed));
91
Joerg Roedelb65233a2008-07-11 17:14:21 +020092/*
93 * A device entry describing which devices a specific IOMMU translates and
94 * which requestor ids they use.
95 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020096struct ivhd_entry {
97 u8 type;
98 u16 devid;
99 u8 flags;
100 u32 ext;
101} __attribute__((packed));
102
Joerg Roedelb65233a2008-07-11 17:14:21 +0200103/*
104 * An AMD IOMMU memory definition structure. It defines things like exclusion
105 * ranges for devices and regions that should be unity mapped.
106 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200107struct ivmd_header {
108 u8 type;
109 u8 flags;
110 u16 length;
111 u16 devid;
112 u16 aux;
113 u64 resv;
114 u64 range_start;
115 u64 range_length;
116} __attribute__((packed));
117
Joerg Roedelfefda112009-05-20 12:21:42 +0200118bool amd_iommu_dump;
119
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200120static int __initdata amd_iommu_detected;
121
Joerg Roedelb65233a2008-07-11 17:14:21 +0200122u16 amd_iommu_last_bdf; /* largest PCI device id we have
123 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200124LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200125 we find in ACPI */
Joerg Roedel2e8b5692009-05-22 12:44:03 +0200126#ifdef CONFIG_IOMMU_STRESS
127bool amd_iommu_isolate = false;
128#else
Joerg Roedelc226f852008-12-12 13:53:54 +0100129bool amd_iommu_isolate = true; /* if true, device isolation is
130 enabled */
Joerg Roedel2e8b5692009-05-22 12:44:03 +0200131#endif
132
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900133bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200134
Joerg Roedel2e228472008-07-11 17:14:31 +0200135LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200136 system */
137
138/*
139 * Pointer to the device table which is shared by all AMD IOMMUs
140 * it is indexed by the PCI device id or the HT unit id and contains
141 * information about the domain the device belongs to as well as the
142 * page table root pointer.
143 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200144struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200145
146/*
147 * The alias table is a driver specific data structure which contains the
148 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
149 * More than one device can share the same requestor id.
150 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200151u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200152
153/*
154 * The rlookup table is used to find the IOMMU which is responsible
155 * for a specific device. It is also indexed by the PCI device id.
156 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200157struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200158
159/*
160 * The pd table (protection domain table) is used to find the protection domain
161 * data structure a device belongs to. Indexed with the PCI device id too.
162 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200163struct protection_domain **amd_iommu_pd_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200164
165/*
166 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
167 * to know which ones are already in use.
168 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200169unsigned long *amd_iommu_pd_alloc_bitmap;
170
Joerg Roedelb65233a2008-07-11 17:14:21 +0200171static u32 dev_table_size; /* size of the device table */
172static u32 alias_table_size; /* size of the alias table */
173static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200174
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200175static inline void update_last_devid(u16 devid)
176{
177 if (devid > amd_iommu_last_bdf)
178 amd_iommu_last_bdf = devid;
179}
180
Joerg Roedelc5714842008-07-11 17:14:25 +0200181static inline unsigned long tbl_size(int entry_size)
182{
183 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100184 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200185
186 return 1UL << shift;
187}
188
Joerg Roedelb65233a2008-07-11 17:14:21 +0200189/****************************************************************************
190 *
191 * AMD IOMMU MMIO register space handling functions
192 *
193 * These functions are used to program the IOMMU device registers in
194 * MMIO space required for that driver.
195 *
196 ****************************************************************************/
197
198/*
199 * This function set the exclusion range in the IOMMU. DMA accesses to the
200 * exclusion range are passed through untranslated
201 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200202static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200203{
204 u64 start = iommu->exclusion_start & PAGE_MASK;
205 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
206 u64 entry;
207
208 if (!iommu->exclusion_start)
209 return;
210
211 entry = start | MMIO_EXCL_ENABLE_MASK;
212 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
213 &entry, sizeof(entry));
214
215 entry = limit;
216 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
217 &entry, sizeof(entry));
218}
219
Joerg Roedelb65233a2008-07-11 17:14:21 +0200220/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200221static void __init iommu_set_device_table(struct amd_iommu *iommu)
222{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200223 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200224
225 BUG_ON(iommu->mmio_base == NULL);
226
227 entry = virt_to_phys(amd_iommu_dev_table);
228 entry |= (dev_table_size >> 12) - 1;
229 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
230 &entry, sizeof(entry));
231}
232
Joerg Roedelb65233a2008-07-11 17:14:21 +0200233/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200234static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200235{
236 u32 ctrl;
237
238 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
239 ctrl |= (1 << bit);
240 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
241}
242
243static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
244{
245 u32 ctrl;
246
Joerg Roedel199d0d52008-09-17 16:45:59 +0200247 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200248 ctrl &= ~(1 << bit);
249 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
250}
251
Joerg Roedelb65233a2008-07-11 17:14:21 +0200252/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200253static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200254{
Joerg Roedela4e267c2008-12-10 20:04:18 +0100255 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at %s cap 0x%hx\n",
256 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200257
258 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200259}
260
Joerg Roedel92ac4322009-05-19 19:06:27 +0200261static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200262{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200263 /* Disable command buffer */
264 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
265
266 /* Disable event logging and event interrupts */
267 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
268 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
269
270 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200271 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200272}
273
Joerg Roedelb65233a2008-07-11 17:14:21 +0200274/*
275 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
276 * the system has one.
277 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200278static u8 * __init iommu_map_mmio_space(u64 address)
279{
280 u8 *ret;
281
282 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
283 return NULL;
284
285 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
286 if (ret != NULL)
287 return ret;
288
289 release_mem_region(address, MMIO_REGION_LENGTH);
290
291 return NULL;
292}
293
294static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
295{
296 if (iommu->mmio_base)
297 iounmap(iommu->mmio_base);
298 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
299}
300
Joerg Roedelb65233a2008-07-11 17:14:21 +0200301/****************************************************************************
302 *
303 * The functions below belong to the first pass of AMD IOMMU ACPI table
304 * parsing. In this pass we try to find out the highest device id this
305 * code has to handle. Upon this information the size of the shared data
306 * structures is determined later.
307 *
308 ****************************************************************************/
309
310/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200311 * This function calculates the length of a given IVHD entry
312 */
313static inline int ivhd_entry_length(u8 *ivhd)
314{
315 return 0x04 << (*ivhd >> 6);
316}
317
318/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200319 * This function reads the last device id the IOMMU has to handle from the PCI
320 * capability header for this IOMMU
321 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200322static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
323{
324 u32 cap;
325
326 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200327 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200328
329 return 0;
330}
331
Joerg Roedelb65233a2008-07-11 17:14:21 +0200332/*
333 * After reading the highest device id from the IOMMU PCI capability header
334 * this function looks if there is a higher device id defined in the ACPI table
335 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200336static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
337{
338 u8 *p = (void *)h, *end = (void *)h;
339 struct ivhd_entry *dev;
340
341 p += sizeof(*h);
342 end += h->length;
343
344 find_last_devid_on_pci(PCI_BUS(h->devid),
345 PCI_SLOT(h->devid),
346 PCI_FUNC(h->devid),
347 h->cap_ptr);
348
349 while (p < end) {
350 dev = (struct ivhd_entry *)p;
351 switch (dev->type) {
352 case IVHD_DEV_SELECT:
353 case IVHD_DEV_RANGE_END:
354 case IVHD_DEV_ALIAS:
355 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200356 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200357 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200358 break;
359 default:
360 break;
361 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200362 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200363 }
364
365 WARN_ON(p != end);
366
367 return 0;
368}
369
Joerg Roedelb65233a2008-07-11 17:14:21 +0200370/*
371 * Iterate over all IVHD entries in the ACPI table and find the highest device
372 * id which we need to handle. This is the first of three functions which parse
373 * the ACPI table. So we check the checksum here.
374 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200375static int __init find_last_devid_acpi(struct acpi_table_header *table)
376{
377 int i;
378 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
379 struct ivhd_header *h;
380
381 /*
382 * Validate checksum here so we don't need to do it when
383 * we actually parse the table
384 */
385 for (i = 0; i < table->length; ++i)
386 checksum += p[i];
387 if (checksum != 0)
388 /* ACPI table corrupt */
389 return -ENODEV;
390
391 p += IVRS_HEADER_LENGTH;
392
393 end += table->length;
394 while (p < end) {
395 h = (struct ivhd_header *)p;
396 switch (h->type) {
397 case ACPI_IVHD_TYPE:
398 find_last_devid_from_ivhd(h);
399 break;
400 default:
401 break;
402 }
403 p += h->length;
404 }
405 WARN_ON(p != end);
406
407 return 0;
408}
409
Joerg Roedelb65233a2008-07-11 17:14:21 +0200410/****************************************************************************
411 *
412 * The following functions belong the the code path which parses the ACPI table
413 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
414 * data structures, initialize the device/alias/rlookup table and also
415 * basically initialize the hardware.
416 *
417 ****************************************************************************/
418
419/*
420 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
421 * write commands to that buffer later and the IOMMU will execute them
422 * asynchronously
423 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200424static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
425{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200426 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200427 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200428
429 if (cmd_buf == NULL)
430 return NULL;
431
432 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
433
Joerg Roedel58492e12009-05-04 18:41:16 +0200434 return cmd_buf;
435}
436
437/*
438 * This function writes the command buffer address to the hardware and
439 * enables it.
440 */
441static void iommu_enable_command_buffer(struct amd_iommu *iommu)
442{
443 u64 entry;
444
445 BUG_ON(iommu->cmd_buf == NULL);
446
447 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200448 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200449
Joerg Roedelb36ca912008-06-26 21:27:45 +0200450 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200451 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200452
Joerg Roedelcf558d22008-12-17 15:06:01 +0100453 /* set head and tail to zero manually */
454 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
455 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
456
Joerg Roedelb36ca912008-06-26 21:27:45 +0200457 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200458}
459
460static void __init free_command_buffer(struct amd_iommu *iommu)
461{
Joerg Roedel23c17132008-09-17 17:18:17 +0200462 free_pages((unsigned long)iommu->cmd_buf,
463 get_order(iommu->cmd_buf_size));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200464}
465
Joerg Roedel335503e2008-09-05 14:29:07 +0200466/* allocates the memory where the IOMMU will log its events to */
467static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
468{
Joerg Roedel335503e2008-09-05 14:29:07 +0200469 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
470 get_order(EVT_BUFFER_SIZE));
471
472 if (iommu->evt_buf == NULL)
473 return NULL;
474
Joerg Roedel58492e12009-05-04 18:41:16 +0200475 return iommu->evt_buf;
476}
477
478static void iommu_enable_event_buffer(struct amd_iommu *iommu)
479{
480 u64 entry;
481
482 BUG_ON(iommu->evt_buf == NULL);
483
Joerg Roedel335503e2008-09-05 14:29:07 +0200484 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200485
Joerg Roedel335503e2008-09-05 14:29:07 +0200486 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
487 &entry, sizeof(entry));
488
Joerg Roedel090672072009-06-15 16:06:48 +0200489 /* set head and tail to zero manually */
490 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
491 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
492
Joerg Roedel58492e12009-05-04 18:41:16 +0200493 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200494}
495
496static void __init free_event_buffer(struct amd_iommu *iommu)
497{
498 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
499}
500
Joerg Roedelb65233a2008-07-11 17:14:21 +0200501/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200502static void set_dev_entry_bit(u16 devid, u8 bit)
503{
504 int i = (bit >> 5) & 0x07;
505 int _bit = bit & 0x1f;
506
507 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
508}
509
Joerg Roedel5ff47892008-07-14 20:11:18 +0200510/* Writes the specific IOMMU for a device into the rlookup table */
511static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
512{
513 amd_iommu_rlookup_table[devid] = iommu;
514}
515
Joerg Roedelb65233a2008-07-11 17:14:21 +0200516/*
517 * This function takes the device specific flags read from the ACPI
518 * table and sets up the device table entry with that information
519 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200520static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
521 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200522{
523 if (flags & ACPI_DEVFLAG_INITPASS)
524 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
525 if (flags & ACPI_DEVFLAG_EXTINT)
526 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
527 if (flags & ACPI_DEVFLAG_NMI)
528 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
529 if (flags & ACPI_DEVFLAG_SYSMGT1)
530 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
531 if (flags & ACPI_DEVFLAG_SYSMGT2)
532 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
533 if (flags & ACPI_DEVFLAG_LINT0)
534 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
535 if (flags & ACPI_DEVFLAG_LINT1)
536 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200537
Joerg Roedel5ff47892008-07-14 20:11:18 +0200538 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200539}
540
Joerg Roedelb65233a2008-07-11 17:14:21 +0200541/*
542 * Reads the device exclusion range from ACPI and initialize IOMMU with
543 * it
544 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200545static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
546{
547 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
548
549 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
550 return;
551
552 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200553 /*
554 * We only can configure exclusion ranges per IOMMU, not
555 * per device. But we can enable the exclusion range per
556 * device. This is done here
557 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200558 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
559 iommu->exclusion_start = m->range_start;
560 iommu->exclusion_length = m->range_length;
561 }
562}
563
Joerg Roedelb65233a2008-07-11 17:14:21 +0200564/*
565 * This function reads some important data from the IOMMU PCI space and
566 * initializes the driver data structure with it. It reads the hardware
567 * capabilities and the first/last device entries
568 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200569static void __init init_iommu_from_pci(struct amd_iommu *iommu)
570{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200571 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200572 u32 range, misc;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200573
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200574 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
575 &iommu->cap);
576 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
577 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200578 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
579 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200580
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200581 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
582 MMIO_GET_FD(range));
583 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
584 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200585 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200586}
587
Joerg Roedelb65233a2008-07-11 17:14:21 +0200588/*
589 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
590 * initializes the hardware and our data structures with it.
591 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200592static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
593 struct ivhd_header *h)
594{
595 u8 *p = (u8 *)h;
596 u8 *end = p, flags = 0;
597 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
598 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200599 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200600 struct ivhd_entry *e;
601
602 /*
603 * First set the recommended feature enable bits from ACPI
604 * into the IOMMU control registers
605 */
Joerg Roedel6da73422009-05-04 11:44:38 +0200606 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200607 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
608 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
609
Joerg Roedel6da73422009-05-04 11:44:38 +0200610 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200611 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
612 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
613
Joerg Roedel6da73422009-05-04 11:44:38 +0200614 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200615 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
616 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
617
Joerg Roedel6da73422009-05-04 11:44:38 +0200618 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200619 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
620 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
621
622 /*
623 * make IOMMU memory accesses cache coherent
624 */
625 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
626
627 /*
628 * Done. Now parse the device entries
629 */
630 p += sizeof(struct ivhd_header);
631 end += h->length;
632
Joerg Roedel42a698f2009-05-20 15:41:28 +0200633
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200634 while (p < end) {
635 e = (struct ivhd_entry *)p;
636 switch (e->type) {
637 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200638
639 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
640 " last device %02x:%02x.%x flags: %02x\n",
641 PCI_BUS(iommu->first_device),
642 PCI_SLOT(iommu->first_device),
643 PCI_FUNC(iommu->first_device),
644 PCI_BUS(iommu->last_device),
645 PCI_SLOT(iommu->last_device),
646 PCI_FUNC(iommu->last_device),
647 e->flags);
648
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200649 for (dev_i = iommu->first_device;
650 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200651 set_dev_entry_from_acpi(iommu, dev_i,
652 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200653 break;
654 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200655
656 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
657 "flags: %02x\n",
658 PCI_BUS(e->devid),
659 PCI_SLOT(e->devid),
660 PCI_FUNC(e->devid),
661 e->flags);
662
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200663 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200664 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200665 break;
666 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200667
668 DUMP_printk(" DEV_SELECT_RANGE_START\t "
669 "devid: %02x:%02x.%x flags: %02x\n",
670 PCI_BUS(e->devid),
671 PCI_SLOT(e->devid),
672 PCI_FUNC(e->devid),
673 e->flags);
674
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200675 devid_start = e->devid;
676 flags = e->flags;
677 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200678 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200679 break;
680 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200681
682 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
683 "flags: %02x devid_to: %02x:%02x.%x\n",
684 PCI_BUS(e->devid),
685 PCI_SLOT(e->devid),
686 PCI_FUNC(e->devid),
687 e->flags,
688 PCI_BUS(e->ext >> 8),
689 PCI_SLOT(e->ext >> 8),
690 PCI_FUNC(e->ext >> 8));
691
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200692 devid = e->devid;
693 devid_to = e->ext >> 8;
Neil Turton7455aab2009-05-14 14:08:11 +0100694 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200695 amd_iommu_alias_table[devid] = devid_to;
696 break;
697 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200698
699 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
700 "devid: %02x:%02x.%x flags: %02x "
701 "devid_to: %02x:%02x.%x\n",
702 PCI_BUS(e->devid),
703 PCI_SLOT(e->devid),
704 PCI_FUNC(e->devid),
705 e->flags,
706 PCI_BUS(e->ext >> 8),
707 PCI_SLOT(e->ext >> 8),
708 PCI_FUNC(e->ext >> 8));
709
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200710 devid_start = e->devid;
711 flags = e->flags;
712 devid_to = e->ext >> 8;
713 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200714 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200715 break;
716 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200717
718 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
719 "flags: %02x ext: %08x\n",
720 PCI_BUS(e->devid),
721 PCI_SLOT(e->devid),
722 PCI_FUNC(e->devid),
723 e->flags, e->ext);
724
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200725 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200726 set_dev_entry_from_acpi(iommu, devid, e->flags,
727 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200728 break;
729 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200730
731 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
732 "%02x:%02x.%x flags: %02x ext: %08x\n",
733 PCI_BUS(e->devid),
734 PCI_SLOT(e->devid),
735 PCI_FUNC(e->devid),
736 e->flags, e->ext);
737
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200738 devid_start = e->devid;
739 flags = e->flags;
740 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200741 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200742 break;
743 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200744
745 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
746 PCI_BUS(e->devid),
747 PCI_SLOT(e->devid),
748 PCI_FUNC(e->devid));
749
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200750 devid = e->devid;
751 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
752 if (alias)
753 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200754 set_dev_entry_from_acpi(iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200755 amd_iommu_alias_table[dev_i],
756 flags, ext_flags);
757 }
758 break;
759 default:
760 break;
761 }
762
Joerg Roedelb514e552008-09-17 17:14:27 +0200763 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200764 }
765}
766
Joerg Roedelb65233a2008-07-11 17:14:21 +0200767/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200768static int __init init_iommu_devices(struct amd_iommu *iommu)
769{
770 u16 i;
771
772 for (i = iommu->first_device; i <= iommu->last_device; ++i)
773 set_iommu_for_device(iommu, i);
774
775 return 0;
776}
777
Joerg Roedele47d4022008-06-26 21:27:48 +0200778static void __init free_iommu_one(struct amd_iommu *iommu)
779{
780 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200781 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200782 iommu_unmap_mmio_space(iommu);
783}
784
785static void __init free_iommu_all(void)
786{
787 struct amd_iommu *iommu, *next;
788
Joerg Roedel3bd22172009-05-04 15:06:20 +0200789 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200790 list_del(&iommu->list);
791 free_iommu_one(iommu);
792 kfree(iommu);
793 }
794}
795
Joerg Roedelb65233a2008-07-11 17:14:21 +0200796/*
797 * This function clues the initialization function for one IOMMU
798 * together and also allocates the command buffer and programs the
799 * hardware. It does NOT enable the IOMMU. This is done afterwards.
800 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200801static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
802{
803 spin_lock_init(&iommu->lock);
804 list_add_tail(&iommu->list, &amd_iommu_list);
805
806 /*
807 * Copy data from ACPI table entry to the iommu struct
808 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200809 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
810 if (!iommu->dev)
811 return 1;
812
Joerg Roedele47d4022008-06-26 21:27:48 +0200813 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200814 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200815 iommu->mmio_phys = h->mmio_phys;
816 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
817 if (!iommu->mmio_base)
818 return -ENOMEM;
819
Joerg Roedele47d4022008-06-26 21:27:48 +0200820 iommu->cmd_buf = alloc_command_buffer(iommu);
821 if (!iommu->cmd_buf)
822 return -ENOMEM;
823
Joerg Roedel335503e2008-09-05 14:29:07 +0200824 iommu->evt_buf = alloc_event_buffer(iommu);
825 if (!iommu->evt_buf)
826 return -ENOMEM;
827
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200828 iommu->int_enabled = false;
829
Joerg Roedele47d4022008-06-26 21:27:48 +0200830 init_iommu_from_pci(iommu);
831 init_iommu_from_acpi(iommu, h);
832 init_iommu_devices(iommu);
833
Ingo Molnar8a667122008-10-12 15:24:53 +0200834 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +0200835}
836
Joerg Roedelb65233a2008-07-11 17:14:21 +0200837/*
838 * Iterates over all IOMMU entries in the ACPI table, allocates the
839 * IOMMU structure and initializes it with init_iommu_one()
840 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200841static int __init init_iommu_all(struct acpi_table_header *table)
842{
843 u8 *p = (u8 *)table, *end = (u8 *)table;
844 struct ivhd_header *h;
845 struct amd_iommu *iommu;
846 int ret;
847
Joerg Roedele47d4022008-06-26 21:27:48 +0200848 end += table->length;
849 p += IVRS_HEADER_LENGTH;
850
851 while (p < end) {
852 h = (struct ivhd_header *)p;
853 switch (*p) {
854 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +0200855
856 DUMP_printk("IOMMU: device: %02x:%02x.%01x cap: %04x "
857 "seg: %d flags: %01x info %04x\n",
858 PCI_BUS(h->devid), PCI_SLOT(h->devid),
859 PCI_FUNC(h->devid), h->cap_ptr,
860 h->pci_seg, h->flags, h->info);
861 DUMP_printk(" mmio-addr: %016llx\n",
862 h->mmio_phys);
863
Joerg Roedele47d4022008-06-26 21:27:48 +0200864 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
865 if (iommu == NULL)
866 return -ENOMEM;
867 ret = init_iommu_one(iommu, h);
868 if (ret)
869 return ret;
870 break;
871 default:
872 break;
873 }
874 p += h->length;
875
876 }
877 WARN_ON(p != end);
878
879 return 0;
880}
881
Joerg Roedelb65233a2008-07-11 17:14:21 +0200882/****************************************************************************
883 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200884 * The following functions initialize the MSI interrupts for all IOMMUs
885 * in the system. Its a bit challenging because there could be multiple
886 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
887 * pci_dev.
888 *
889 ****************************************************************************/
890
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200891static int __init iommu_setup_msi(struct amd_iommu *iommu)
892{
893 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200894
895 if (pci_enable_msi(iommu->dev))
896 return 1;
897
898 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
899 IRQF_SAMPLE_RANDOM,
900 "AMD IOMMU",
901 NULL);
902
903 if (r) {
904 pci_disable_msi(iommu->dev);
905 return 1;
906 }
907
Joerg Roedelfab6afa2009-05-04 18:46:34 +0200908 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +0200909 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
910
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200911 return 0;
912}
913
Joerg Roedel05f92db2009-05-12 09:52:46 +0200914static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200915{
916 if (iommu->int_enabled)
917 return 0;
918
Joerg Roedeld91cecd2009-05-04 18:51:00 +0200919 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200920 return iommu_setup_msi(iommu);
921
922 return 1;
923}
924
925/****************************************************************************
926 *
Joerg Roedelb65233a2008-07-11 17:14:21 +0200927 * The next functions belong to the third pass of parsing the ACPI
928 * table. In this last pass the memory mapping requirements are
929 * gathered (like exclusion and unity mapping reanges).
930 *
931 ****************************************************************************/
932
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200933static void __init free_unity_maps(void)
934{
935 struct unity_map_entry *entry, *next;
936
937 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
938 list_del(&entry->list);
939 kfree(entry);
940 }
941}
942
Joerg Roedelb65233a2008-07-11 17:14:21 +0200943/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200944static int __init init_exclusion_range(struct ivmd_header *m)
945{
946 int i;
947
948 switch (m->type) {
949 case ACPI_IVMD_TYPE:
950 set_device_exclusion_range(m->devid, m);
951 break;
952 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +0200953 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200954 set_device_exclusion_range(i, m);
955 break;
956 case ACPI_IVMD_TYPE_RANGE:
957 for (i = m->devid; i <= m->aux; ++i)
958 set_device_exclusion_range(i, m);
959 break;
960 default:
961 break;
962 }
963
964 return 0;
965}
966
Joerg Roedelb65233a2008-07-11 17:14:21 +0200967/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200968static int __init init_unity_map_range(struct ivmd_header *m)
969{
970 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +0200971 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200972
973 e = kzalloc(sizeof(*e), GFP_KERNEL);
974 if (e == NULL)
975 return -ENOMEM;
976
977 switch (m->type) {
978 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +0200979 kfree(e);
980 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200981 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +0200982 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200983 e->devid_start = e->devid_end = m->devid;
984 break;
985 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +0200986 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200987 e->devid_start = 0;
988 e->devid_end = amd_iommu_last_bdf;
989 break;
990 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +0200991 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200992 e->devid_start = m->devid;
993 e->devid_end = m->aux;
994 break;
995 }
996 e->address_start = PAGE_ALIGN(m->range_start);
997 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
998 e->prot = m->flags >> 1;
999
Joerg Roedel02acc432009-05-20 16:24:21 +02001000 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1001 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1002 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1003 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1004 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1005 e->address_start, e->address_end, m->flags);
1006
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001007 list_add_tail(&e->list, &amd_iommu_unity_map);
1008
1009 return 0;
1010}
1011
Joerg Roedelb65233a2008-07-11 17:14:21 +02001012/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001013static int __init init_memory_definitions(struct acpi_table_header *table)
1014{
1015 u8 *p = (u8 *)table, *end = (u8 *)table;
1016 struct ivmd_header *m;
1017
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001018 end += table->length;
1019 p += IVRS_HEADER_LENGTH;
1020
1021 while (p < end) {
1022 m = (struct ivmd_header *)p;
1023 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1024 init_exclusion_range(m);
1025 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1026 init_unity_map_range(m);
1027
1028 p += m->length;
1029 }
1030
1031 return 0;
1032}
1033
Joerg Roedelb65233a2008-07-11 17:14:21 +02001034/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001035 * Init the device table to not allow DMA access for devices and
1036 * suppress all page faults
1037 */
1038static void init_device_table(void)
1039{
1040 u16 devid;
1041
1042 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1043 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1044 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001045 }
1046}
1047
1048/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001049 * This function finally enables all IOMMUs found in the system after
1050 * they have been initialized
1051 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001052static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001053{
1054 struct amd_iommu *iommu;
1055
Joerg Roedel3bd22172009-05-04 15:06:20 +02001056 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001057 iommu_disable(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001058 iommu_set_device_table(iommu);
1059 iommu_enable_command_buffer(iommu);
1060 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001061 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001062 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001063 iommu_enable(iommu);
1064 }
1065}
1066
Joerg Roedel92ac4322009-05-19 19:06:27 +02001067static void disable_iommus(void)
1068{
1069 struct amd_iommu *iommu;
1070
1071 for_each_iommu(iommu)
1072 iommu_disable(iommu);
1073}
1074
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001075/*
1076 * Suspend/Resume support
1077 * disable suspend until real resume implemented
1078 */
1079
1080static int amd_iommu_resume(struct sys_device *dev)
1081{
Joerg Roedel736501e2009-05-12 09:56:12 +02001082 /*
1083 * Disable IOMMUs before reprogramming the hardware registers.
1084 * IOMMU is still enabled from the resume kernel.
1085 */
1086 disable_iommus();
1087
1088 /* re-load the hardware */
1089 enable_iommus();
1090
1091 /*
1092 * we have to flush after the IOMMUs are enabled because a
1093 * disabled IOMMU will never execute the commands we send
1094 */
1095 amd_iommu_flush_all_domains();
1096 amd_iommu_flush_all_devices();
1097
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001098 return 0;
1099}
1100
1101static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
1102{
Joerg Roedel736501e2009-05-12 09:56:12 +02001103 /* disable IOMMUs to go out of the way for BIOS */
1104 disable_iommus();
1105
1106 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001107}
1108
1109static struct sysdev_class amd_iommu_sysdev_class = {
1110 .name = "amd_iommu",
1111 .suspend = amd_iommu_suspend,
1112 .resume = amd_iommu_resume,
1113};
1114
1115static struct sys_device device_amd_iommu = {
1116 .id = 0,
1117 .cls = &amd_iommu_sysdev_class,
1118};
1119
Joerg Roedelb65233a2008-07-11 17:14:21 +02001120/*
1121 * This is the core init function for AMD IOMMU hardware in the system.
1122 * This function is called from the generic x86 DMA layer initialization
1123 * code.
1124 *
1125 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1126 * three times:
1127 *
1128 * 1 pass) Find the highest PCI device id the driver has to handle.
1129 * Upon this information the size of the data structures is
1130 * determined that needs to be allocated.
1131 *
1132 * 2 pass) Initialize the data structures just allocated with the
1133 * information in the ACPI table about available AMD IOMMUs
1134 * in the system. It also maps the PCI devices in the
1135 * system to specific IOMMUs
1136 *
1137 * 3 pass) After the basic data structures are allocated and
1138 * initialized we update them with information about memory
1139 * remapping requirements parsed out of the ACPI table in
1140 * this last pass.
1141 *
1142 * After that the hardware is initialized and ready to go. In the last
1143 * step we do some Linux specific things like registering the driver in
1144 * the dma_ops interface and initializing the suspend/resume support
1145 * functions. Finally it prints some information about AMD IOMMUs and
1146 * the driver state and enables the hardware.
1147 */
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001148int __init amd_iommu_init(void)
1149{
1150 int i, ret = 0;
1151
1152
Joerg Roedel8b145182008-07-03 19:35:09 +02001153 if (no_iommu) {
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001154 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
1155 return 0;
1156 }
1157
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001158 if (!amd_iommu_detected)
1159 return -ENODEV;
1160
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001161 /*
1162 * First parse ACPI tables to find the largest Bus/Dev/Func
1163 * we need to handle. Upon this information the shared data
1164 * structures for the IOMMUs in the system will be allocated
1165 */
1166 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1167 return -ENODEV;
1168
Joerg Roedelc5714842008-07-11 17:14:25 +02001169 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1170 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1171 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001172
1173 ret = -ENOMEM;
1174
1175 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001176 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001177 get_order(dev_table_size));
1178 if (amd_iommu_dev_table == NULL)
1179 goto out;
1180
1181 /*
1182 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1183 * IOMMU see for that device
1184 */
1185 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1186 get_order(alias_table_size));
1187 if (amd_iommu_alias_table == NULL)
1188 goto free;
1189
1190 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001191 amd_iommu_rlookup_table = (void *)__get_free_pages(
1192 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001193 get_order(rlookup_table_size));
1194 if (amd_iommu_rlookup_table == NULL)
1195 goto free;
1196
1197 /*
1198 * Protection Domain table - maps devices to protection domains
1199 * This table has the same size as the rlookup_table
1200 */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001201 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001202 get_order(rlookup_table_size));
1203 if (amd_iommu_pd_table == NULL)
1204 goto free;
1205
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001206 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1207 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001208 get_order(MAX_DOMAIN_ID/8));
1209 if (amd_iommu_pd_alloc_bitmap == NULL)
1210 goto free;
1211
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001212 /* init the device table */
1213 init_device_table();
1214
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001215 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001216 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001217 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001218 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001219 amd_iommu_alias_table[i] = i;
1220
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001221 /*
1222 * never allocate domain 0 because its used as the non-allocated and
1223 * error value placeholder
1224 */
1225 amd_iommu_pd_alloc_bitmap[0] = 1;
1226
1227 /*
1228 * now the data structures are allocated and basically initialized
1229 * start the real acpi table scan
1230 */
1231 ret = -ENODEV;
1232 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1233 goto free;
1234
1235 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1236 goto free;
1237
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001238 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1239 if (ret)
1240 goto free;
1241
1242 ret = sysdev_register(&device_amd_iommu);
1243 if (ret)
1244 goto free;
1245
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001246 ret = amd_iommu_init_dma_ops();
1247 if (ret)
1248 goto free;
1249
Joerg Roedel87361972008-06-26 21:28:07 +02001250 enable_iommus();
1251
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001252 printk(KERN_INFO "AMD IOMMU: device isolation ");
1253 if (amd_iommu_isolate)
1254 printk("enabled\n");
1255 else
1256 printk("disabled\n");
1257
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001258 if (amd_iommu_unmap_flush)
Joerg Roedel1c655772008-09-04 18:40:05 +02001259 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1260 else
1261 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1262
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001263out:
1264 return ret;
1265
1266free:
Joerg Roedeld58befd2008-09-17 12:19:58 +02001267 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1268 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001269
Joerg Roedel9a836de2008-07-11 17:14:26 +02001270 free_pages((unsigned long)amd_iommu_pd_table,
1271 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001272
Joerg Roedel9a836de2008-07-11 17:14:26 +02001273 free_pages((unsigned long)amd_iommu_rlookup_table,
1274 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001275
Joerg Roedel9a836de2008-07-11 17:14:26 +02001276 free_pages((unsigned long)amd_iommu_alias_table,
1277 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001278
Joerg Roedel9a836de2008-07-11 17:14:26 +02001279 free_pages((unsigned long)amd_iommu_dev_table,
1280 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001281
1282 free_iommu_all();
1283
1284 free_unity_maps();
1285
1286 goto out;
1287}
1288
Joerg Roedel09759042009-06-09 17:52:27 +02001289void amd_iommu_shutdown(void)
1290{
1291 disable_iommus();
1292}
1293
Joerg Roedelb65233a2008-07-11 17:14:21 +02001294/****************************************************************************
1295 *
1296 * Early detect code. This code runs at IOMMU detection time in the DMA
1297 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1298 * IOMMUs
1299 *
1300 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001301static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1302{
1303 return 0;
1304}
1305
1306void __init amd_iommu_detect(void)
1307{
Joerg Roedel299a1402008-07-08 14:47:16 +02001308 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001309 return;
1310
Joerg Roedelae7877d2008-06-26 21:27:51 +02001311 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1312 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001313 amd_iommu_detected = 1;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001314#ifdef CONFIG_GART_IOMMU
Joerg Roedelae7877d2008-06-26 21:27:51 +02001315 gart_iommu_aperture_disabled = 1;
1316 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001317#endif
Joerg Roedelae7877d2008-06-26 21:27:51 +02001318 }
1319}
1320
Joerg Roedelb65233a2008-07-11 17:14:21 +02001321/****************************************************************************
1322 *
1323 * Parsing functions for the AMD IOMMU specific kernel command line
1324 * options.
1325 *
1326 ****************************************************************************/
1327
Joerg Roedelfefda112009-05-20 12:21:42 +02001328static int __init parse_amd_iommu_dump(char *str)
1329{
1330 amd_iommu_dump = true;
1331
1332 return 1;
1333}
1334
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001335static int __init parse_amd_iommu_options(char *str)
1336{
1337 for (; *str; ++str) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001338 if (strncmp(str, "isolate", 7) == 0)
Joerg Roedelc226f852008-12-12 13:53:54 +01001339 amd_iommu_isolate = true;
Joerg Roedele5e1f602008-11-17 15:07:17 +01001340 if (strncmp(str, "share", 5) == 0)
Joerg Roedelc226f852008-12-12 13:53:54 +01001341 amd_iommu_isolate = false;
Joerg Roedel695b5672008-11-17 15:16:43 +01001342 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001343 amd_iommu_unmap_flush = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001344 }
1345
1346 return 1;
1347}
1348
Joerg Roedelfefda112009-05-20 12:21:42 +02001349__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001350__setup("amd_iommu=", parse_amd_iommu_options);