blob: 148fcfe22f17108f16cab1e865f123dab0f9507f [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
28#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020029#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090030#include <asm/iommu.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020031
32/*
33 * definitions for the ACPI scanning code
34 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020035#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020036
37#define ACPI_IVHD_TYPE 0x10
38#define ACPI_IVMD_TYPE_ALL 0x20
39#define ACPI_IVMD_TYPE 0x21
40#define ACPI_IVMD_TYPE_RANGE 0x22
41
42#define IVHD_DEV_ALL 0x01
43#define IVHD_DEV_SELECT 0x02
44#define IVHD_DEV_SELECT_RANGE_START 0x03
45#define IVHD_DEV_RANGE_END 0x04
46#define IVHD_DEV_ALIAS 0x42
47#define IVHD_DEV_ALIAS_RANGE 0x43
48#define IVHD_DEV_EXT_SELECT 0x46
49#define IVHD_DEV_EXT_SELECT_RANGE 0x47
50
51#define IVHD_FLAG_HT_TUN_EN 0x00
52#define IVHD_FLAG_PASSPW_EN 0x01
53#define IVHD_FLAG_RESPASSPW_EN 0x02
54#define IVHD_FLAG_ISOC_EN 0x03
55
56#define IVMD_FLAG_EXCL_RANGE 0x08
57#define IVMD_FLAG_UNITY_MAP 0x01
58
59#define ACPI_DEVFLAG_INITPASS 0x01
60#define ACPI_DEVFLAG_EXTINT 0x02
61#define ACPI_DEVFLAG_NMI 0x04
62#define ACPI_DEVFLAG_SYSMGT1 0x10
63#define ACPI_DEVFLAG_SYSMGT2 0x20
64#define ACPI_DEVFLAG_LINT0 0x40
65#define ACPI_DEVFLAG_LINT1 0x80
66#define ACPI_DEVFLAG_ATSDIS 0x10000000
67
Joerg Roedelb65233a2008-07-11 17:14:21 +020068/*
69 * ACPI table definitions
70 *
71 * These data structures are laid over the table to parse the important values
72 * out of it.
73 */
74
75/*
76 * structure describing one IOMMU in the ACPI table. Typically followed by one
77 * or more ivhd_entrys.
78 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020079struct ivhd_header {
80 u8 type;
81 u8 flags;
82 u16 length;
83 u16 devid;
84 u16 cap_ptr;
85 u64 mmio_phys;
86 u16 pci_seg;
87 u16 info;
88 u32 reserved;
89} __attribute__((packed));
90
Joerg Roedelb65233a2008-07-11 17:14:21 +020091/*
92 * A device entry describing which devices a specific IOMMU translates and
93 * which requestor ids they use.
94 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020095struct ivhd_entry {
96 u8 type;
97 u16 devid;
98 u8 flags;
99 u32 ext;
100} __attribute__((packed));
101
Joerg Roedelb65233a2008-07-11 17:14:21 +0200102/*
103 * An AMD IOMMU memory definition structure. It defines things like exclusion
104 * ranges for devices and regions that should be unity mapped.
105 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200106struct ivmd_header {
107 u8 type;
108 u8 flags;
109 u16 length;
110 u16 devid;
111 u16 aux;
112 u64 resv;
113 u64 range_start;
114 u64 range_length;
115} __attribute__((packed));
116
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200117static int __initdata amd_iommu_detected;
118
Joerg Roedelb65233a2008-07-11 17:14:21 +0200119u16 amd_iommu_last_bdf; /* largest PCI device id we have
120 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200121LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200122 we find in ACPI */
123unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
124int amd_iommu_isolate; /* if 1, device isolation is enabled */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900125bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200126
Joerg Roedel2e228472008-07-11 17:14:31 +0200127LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200128 system */
129
130/*
131 * Pointer to the device table which is shared by all AMD IOMMUs
132 * it is indexed by the PCI device id or the HT unit id and contains
133 * information about the domain the device belongs to as well as the
134 * page table root pointer.
135 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200136struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200137
138/*
139 * The alias table is a driver specific data structure which contains the
140 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
141 * More than one device can share the same requestor id.
142 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200143u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200144
145/*
146 * The rlookup table is used to find the IOMMU which is responsible
147 * for a specific device. It is also indexed by the PCI device id.
148 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200149struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200150
151/*
152 * The pd table (protection domain table) is used to find the protection domain
153 * data structure a device belongs to. Indexed with the PCI device id too.
154 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200155struct protection_domain **amd_iommu_pd_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200156
157/*
158 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
159 * to know which ones are already in use.
160 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200161unsigned long *amd_iommu_pd_alloc_bitmap;
162
Joerg Roedelb65233a2008-07-11 17:14:21 +0200163static u32 dev_table_size; /* size of the device table */
164static u32 alias_table_size; /* size of the alias table */
165static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200166
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200167static inline void update_last_devid(u16 devid)
168{
169 if (devid > amd_iommu_last_bdf)
170 amd_iommu_last_bdf = devid;
171}
172
Joerg Roedelc5714842008-07-11 17:14:25 +0200173static inline unsigned long tbl_size(int entry_size)
174{
175 unsigned shift = PAGE_SHIFT +
176 get_order(amd_iommu_last_bdf * entry_size);
177
178 return 1UL << shift;
179}
180
Joerg Roedelb65233a2008-07-11 17:14:21 +0200181/****************************************************************************
182 *
183 * AMD IOMMU MMIO register space handling functions
184 *
185 * These functions are used to program the IOMMU device registers in
186 * MMIO space required for that driver.
187 *
188 ****************************************************************************/
189
190/*
191 * This function set the exclusion range in the IOMMU. DMA accesses to the
192 * exclusion range are passed through untranslated
193 */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200194static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
195{
196 u64 start = iommu->exclusion_start & PAGE_MASK;
197 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
198 u64 entry;
199
200 if (!iommu->exclusion_start)
201 return;
202
203 entry = start | MMIO_EXCL_ENABLE_MASK;
204 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
205 &entry, sizeof(entry));
206
207 entry = limit;
208 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
209 &entry, sizeof(entry));
210}
211
Joerg Roedelb65233a2008-07-11 17:14:21 +0200212/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200213static void __init iommu_set_device_table(struct amd_iommu *iommu)
214{
215 u32 entry;
216
217 BUG_ON(iommu->mmio_base == NULL);
218
219 entry = virt_to_phys(amd_iommu_dev_table);
220 entry |= (dev_table_size >> 12) - 1;
221 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
222 &entry, sizeof(entry));
223}
224
Joerg Roedelb65233a2008-07-11 17:14:21 +0200225/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200226static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
227{
228 u32 ctrl;
229
230 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
231 ctrl |= (1 << bit);
232 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
233}
234
235static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
236{
237 u32 ctrl;
238
Joerg Roedel199d0d52008-09-17 16:45:59 +0200239 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200240 ctrl &= ~(1 << bit);
241 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
242}
243
Joerg Roedelb65233a2008-07-11 17:14:21 +0200244/* Function to enable the hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200245void __init iommu_enable(struct amd_iommu *iommu)
246{
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200247 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU "
248 "at %02x:%02x.%x cap 0x%hx\n",
249 iommu->dev->bus->number,
250 PCI_SLOT(iommu->dev->devfn),
251 PCI_FUNC(iommu->dev->devfn),
252 iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200253
254 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200255}
256
Joerg Roedel126c52b2008-09-09 16:47:35 +0200257/* Function to enable IOMMU event logging and event interrupts */
258void __init iommu_enable_event_logging(struct amd_iommu *iommu)
259{
260 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
261 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
262}
263
Joerg Roedelb65233a2008-07-11 17:14:21 +0200264/*
265 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
266 * the system has one.
267 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200268static u8 * __init iommu_map_mmio_space(u64 address)
269{
270 u8 *ret;
271
272 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
273 return NULL;
274
275 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
276 if (ret != NULL)
277 return ret;
278
279 release_mem_region(address, MMIO_REGION_LENGTH);
280
281 return NULL;
282}
283
284static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
285{
286 if (iommu->mmio_base)
287 iounmap(iommu->mmio_base);
288 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
289}
290
Joerg Roedelb65233a2008-07-11 17:14:21 +0200291/****************************************************************************
292 *
293 * The functions below belong to the first pass of AMD IOMMU ACPI table
294 * parsing. In this pass we try to find out the highest device id this
295 * code has to handle. Upon this information the size of the shared data
296 * structures is determined later.
297 *
298 ****************************************************************************/
299
300/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200301 * This function calculates the length of a given IVHD entry
302 */
303static inline int ivhd_entry_length(u8 *ivhd)
304{
305 return 0x04 << (*ivhd >> 6);
306}
307
308/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200309 * This function reads the last device id the IOMMU has to handle from the PCI
310 * capability header for this IOMMU
311 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200312static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
313{
314 u32 cap;
315
316 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200317 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200318
319 return 0;
320}
321
Joerg Roedelb65233a2008-07-11 17:14:21 +0200322/*
323 * After reading the highest device id from the IOMMU PCI capability header
324 * this function looks if there is a higher device id defined in the ACPI table
325 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200326static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
327{
328 u8 *p = (void *)h, *end = (void *)h;
329 struct ivhd_entry *dev;
330
331 p += sizeof(*h);
332 end += h->length;
333
334 find_last_devid_on_pci(PCI_BUS(h->devid),
335 PCI_SLOT(h->devid),
336 PCI_FUNC(h->devid),
337 h->cap_ptr);
338
339 while (p < end) {
340 dev = (struct ivhd_entry *)p;
341 switch (dev->type) {
342 case IVHD_DEV_SELECT:
343 case IVHD_DEV_RANGE_END:
344 case IVHD_DEV_ALIAS:
345 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200346 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200347 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200348 break;
349 default:
350 break;
351 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200352 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200353 }
354
355 WARN_ON(p != end);
356
357 return 0;
358}
359
Joerg Roedelb65233a2008-07-11 17:14:21 +0200360/*
361 * Iterate over all IVHD entries in the ACPI table and find the highest device
362 * id which we need to handle. This is the first of three functions which parse
363 * the ACPI table. So we check the checksum here.
364 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200365static int __init find_last_devid_acpi(struct acpi_table_header *table)
366{
367 int i;
368 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
369 struct ivhd_header *h;
370
371 /*
372 * Validate checksum here so we don't need to do it when
373 * we actually parse the table
374 */
375 for (i = 0; i < table->length; ++i)
376 checksum += p[i];
377 if (checksum != 0)
378 /* ACPI table corrupt */
379 return -ENODEV;
380
381 p += IVRS_HEADER_LENGTH;
382
383 end += table->length;
384 while (p < end) {
385 h = (struct ivhd_header *)p;
386 switch (h->type) {
387 case ACPI_IVHD_TYPE:
388 find_last_devid_from_ivhd(h);
389 break;
390 default:
391 break;
392 }
393 p += h->length;
394 }
395 WARN_ON(p != end);
396
397 return 0;
398}
399
Joerg Roedelb65233a2008-07-11 17:14:21 +0200400/****************************************************************************
401 *
402 * The following functions belong the the code path which parses the ACPI table
403 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
404 * data structures, initialize the device/alias/rlookup table and also
405 * basically initialize the hardware.
406 *
407 ****************************************************************************/
408
409/*
410 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
411 * write commands to that buffer later and the IOMMU will execute them
412 * asynchronously
413 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200414static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
415{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200416 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200417 get_order(CMD_BUFFER_SIZE));
Joerg Roedeld0312b212008-07-11 17:14:29 +0200418 u64 entry;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200419
420 if (cmd_buf == NULL)
421 return NULL;
422
423 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
424
Joerg Roedelb36ca912008-06-26 21:27:45 +0200425 entry = (u64)virt_to_phys(cmd_buf);
426 entry |= MMIO_CMD_SIZE_512;
427 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
428 &entry, sizeof(entry));
429
430 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
431
432 return cmd_buf;
433}
434
435static void __init free_command_buffer(struct amd_iommu *iommu)
436{
Joerg Roedel23c17132008-09-17 17:18:17 +0200437 free_pages((unsigned long)iommu->cmd_buf,
438 get_order(iommu->cmd_buf_size));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200439}
440
Joerg Roedel335503e2008-09-05 14:29:07 +0200441/* allocates the memory where the IOMMU will log its events to */
442static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
443{
444 u64 entry;
445 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
446 get_order(EVT_BUFFER_SIZE));
447
448 if (iommu->evt_buf == NULL)
449 return NULL;
450
451 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
452 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
453 &entry, sizeof(entry));
454
455 iommu->evt_buf_size = EVT_BUFFER_SIZE;
456
457 return iommu->evt_buf;
458}
459
460static void __init free_event_buffer(struct amd_iommu *iommu)
461{
462 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
463}
464
Joerg Roedelb65233a2008-07-11 17:14:21 +0200465/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200466static void set_dev_entry_bit(u16 devid, u8 bit)
467{
468 int i = (bit >> 5) & 0x07;
469 int _bit = bit & 0x1f;
470
471 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
472}
473
Joerg Roedel5ff47892008-07-14 20:11:18 +0200474/* Writes the specific IOMMU for a device into the rlookup table */
475static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
476{
477 amd_iommu_rlookup_table[devid] = iommu;
478}
479
Joerg Roedelb65233a2008-07-11 17:14:21 +0200480/*
481 * This function takes the device specific flags read from the ACPI
482 * table and sets up the device table entry with that information
483 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200484static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
485 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200486{
487 if (flags & ACPI_DEVFLAG_INITPASS)
488 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
489 if (flags & ACPI_DEVFLAG_EXTINT)
490 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
491 if (flags & ACPI_DEVFLAG_NMI)
492 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
493 if (flags & ACPI_DEVFLAG_SYSMGT1)
494 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
495 if (flags & ACPI_DEVFLAG_SYSMGT2)
496 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
497 if (flags & ACPI_DEVFLAG_LINT0)
498 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
499 if (flags & ACPI_DEVFLAG_LINT1)
500 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200501
Joerg Roedel5ff47892008-07-14 20:11:18 +0200502 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200503}
504
Joerg Roedelb65233a2008-07-11 17:14:21 +0200505/*
506 * Reads the device exclusion range from ACPI and initialize IOMMU with
507 * it
508 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200509static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
510{
511 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
512
513 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
514 return;
515
516 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200517 /*
518 * We only can configure exclusion ranges per IOMMU, not
519 * per device. But we can enable the exclusion range per
520 * device. This is done here
521 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200522 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
523 iommu->exclusion_start = m->range_start;
524 iommu->exclusion_length = m->range_length;
525 }
526}
527
Joerg Roedelb65233a2008-07-11 17:14:21 +0200528/*
529 * This function reads some important data from the IOMMU PCI space and
530 * initializes the driver data structure with it. It reads the hardware
531 * capabilities and the first/last device entries
532 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200533static void __init init_iommu_from_pci(struct amd_iommu *iommu)
534{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200535 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200536 u32 range, misc;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200537
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200538 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
539 &iommu->cap);
540 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
541 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200542 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
543 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200544
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200545 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
546 MMIO_GET_FD(range));
547 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
548 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200549 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200550}
551
Joerg Roedelb65233a2008-07-11 17:14:21 +0200552/*
553 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
554 * initializes the hardware and our data structures with it.
555 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200556static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
557 struct ivhd_header *h)
558{
559 u8 *p = (u8 *)h;
560 u8 *end = p, flags = 0;
561 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
562 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200563 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200564 struct ivhd_entry *e;
565
566 /*
567 * First set the recommended feature enable bits from ACPI
568 * into the IOMMU control registers
569 */
570 h->flags & IVHD_FLAG_HT_TUN_EN ?
571 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
572 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
573
574 h->flags & IVHD_FLAG_PASSPW_EN ?
575 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
576 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
577
578 h->flags & IVHD_FLAG_RESPASSPW_EN ?
579 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
580 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
581
582 h->flags & IVHD_FLAG_ISOC_EN ?
583 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
584 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
585
586 /*
587 * make IOMMU memory accesses cache coherent
588 */
589 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
590
591 /*
592 * Done. Now parse the device entries
593 */
594 p += sizeof(struct ivhd_header);
595 end += h->length;
596
597 while (p < end) {
598 e = (struct ivhd_entry *)p;
599 switch (e->type) {
600 case IVHD_DEV_ALL:
601 for (dev_i = iommu->first_device;
602 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200603 set_dev_entry_from_acpi(iommu, dev_i,
604 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200605 break;
606 case IVHD_DEV_SELECT:
607 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200608 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200609 break;
610 case IVHD_DEV_SELECT_RANGE_START:
611 devid_start = e->devid;
612 flags = e->flags;
613 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200614 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200615 break;
616 case IVHD_DEV_ALIAS:
617 devid = e->devid;
618 devid_to = e->ext >> 8;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200619 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200620 amd_iommu_alias_table[devid] = devid_to;
621 break;
622 case IVHD_DEV_ALIAS_RANGE:
623 devid_start = e->devid;
624 flags = e->flags;
625 devid_to = e->ext >> 8;
626 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200627 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200628 break;
629 case IVHD_DEV_EXT_SELECT:
630 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200631 set_dev_entry_from_acpi(iommu, devid, e->flags,
632 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200633 break;
634 case IVHD_DEV_EXT_SELECT_RANGE:
635 devid_start = e->devid;
636 flags = e->flags;
637 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200638 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200639 break;
640 case IVHD_DEV_RANGE_END:
641 devid = e->devid;
642 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
643 if (alias)
644 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200645 set_dev_entry_from_acpi(iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200646 amd_iommu_alias_table[dev_i],
647 flags, ext_flags);
648 }
649 break;
650 default:
651 break;
652 }
653
Joerg Roedelb514e552008-09-17 17:14:27 +0200654 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200655 }
656}
657
Joerg Roedelb65233a2008-07-11 17:14:21 +0200658/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200659static int __init init_iommu_devices(struct amd_iommu *iommu)
660{
661 u16 i;
662
663 for (i = iommu->first_device; i <= iommu->last_device; ++i)
664 set_iommu_for_device(iommu, i);
665
666 return 0;
667}
668
Joerg Roedele47d4022008-06-26 21:27:48 +0200669static void __init free_iommu_one(struct amd_iommu *iommu)
670{
671 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200672 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200673 iommu_unmap_mmio_space(iommu);
674}
675
676static void __init free_iommu_all(void)
677{
678 struct amd_iommu *iommu, *next;
679
680 list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
681 list_del(&iommu->list);
682 free_iommu_one(iommu);
683 kfree(iommu);
684 }
685}
686
Joerg Roedelb65233a2008-07-11 17:14:21 +0200687/*
688 * This function clues the initialization function for one IOMMU
689 * together and also allocates the command buffer and programs the
690 * hardware. It does NOT enable the IOMMU. This is done afterwards.
691 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200692static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
693{
694 spin_lock_init(&iommu->lock);
695 list_add_tail(&iommu->list, &amd_iommu_list);
696
697 /*
698 * Copy data from ACPI table entry to the iommu struct
699 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200700 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
701 if (!iommu->dev)
702 return 1;
703
Joerg Roedele47d4022008-06-26 21:27:48 +0200704 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200705 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200706 iommu->mmio_phys = h->mmio_phys;
707 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
708 if (!iommu->mmio_base)
709 return -ENOMEM;
710
711 iommu_set_device_table(iommu);
712 iommu->cmd_buf = alloc_command_buffer(iommu);
713 if (!iommu->cmd_buf)
714 return -ENOMEM;
715
Joerg Roedel335503e2008-09-05 14:29:07 +0200716 iommu->evt_buf = alloc_event_buffer(iommu);
717 if (!iommu->evt_buf)
718 return -ENOMEM;
719
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200720 iommu->int_enabled = false;
721
Joerg Roedele47d4022008-06-26 21:27:48 +0200722 init_iommu_from_pci(iommu);
723 init_iommu_from_acpi(iommu, h);
724 init_iommu_devices(iommu);
725
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200726 pci_enable_device(iommu->dev);
727
Joerg Roedele47d4022008-06-26 21:27:48 +0200728 return 0;
729}
730
Joerg Roedelb65233a2008-07-11 17:14:21 +0200731/*
732 * Iterates over all IOMMU entries in the ACPI table, allocates the
733 * IOMMU structure and initializes it with init_iommu_one()
734 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200735static int __init init_iommu_all(struct acpi_table_header *table)
736{
737 u8 *p = (u8 *)table, *end = (u8 *)table;
738 struct ivhd_header *h;
739 struct amd_iommu *iommu;
740 int ret;
741
Joerg Roedele47d4022008-06-26 21:27:48 +0200742 end += table->length;
743 p += IVRS_HEADER_LENGTH;
744
745 while (p < end) {
746 h = (struct ivhd_header *)p;
747 switch (*p) {
748 case ACPI_IVHD_TYPE:
749 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
750 if (iommu == NULL)
751 return -ENOMEM;
752 ret = init_iommu_one(iommu, h);
753 if (ret)
754 return ret;
755 break;
756 default:
757 break;
758 }
759 p += h->length;
760
761 }
762 WARN_ON(p != end);
763
764 return 0;
765}
766
Joerg Roedelb65233a2008-07-11 17:14:21 +0200767/****************************************************************************
768 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200769 * The following functions initialize the MSI interrupts for all IOMMUs
770 * in the system. Its a bit challenging because there could be multiple
771 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
772 * pci_dev.
773 *
774 ****************************************************************************/
775
776static int __init iommu_setup_msix(struct amd_iommu *iommu)
777{
778 struct amd_iommu *curr;
779 struct msix_entry entries[32]; /* only 32 supported by AMD IOMMU */
780 int nvec = 0, i;
781
782 list_for_each_entry(curr, &amd_iommu_list, list) {
783 if (curr->dev == iommu->dev) {
784 entries[nvec].entry = curr->evt_msi_num;
785 entries[nvec].vector = 0;
786 curr->int_enabled = true;
787 nvec++;
788 }
789 }
790
791 if (pci_enable_msix(iommu->dev, entries, nvec)) {
792 pci_disable_msix(iommu->dev);
793 return 1;
794 }
795
796 for (i = 0; i < nvec; ++i) {
797 int r = request_irq(entries->vector, amd_iommu_int_handler,
798 IRQF_SAMPLE_RANDOM,
799 "AMD IOMMU",
800 NULL);
801 if (r)
802 goto out_free;
803 }
804
805 return 0;
806
807out_free:
808 for (i -= 1; i >= 0; --i)
809 free_irq(entries->vector, NULL);
810
811 pci_disable_msix(iommu->dev);
812
813 return 1;
814}
815
816static int __init iommu_setup_msi(struct amd_iommu *iommu)
817{
818 int r;
819 struct amd_iommu *curr;
820
821 list_for_each_entry(curr, &amd_iommu_list, list) {
822 if (curr->dev == iommu->dev)
823 curr->int_enabled = true;
824 }
825
826
827 if (pci_enable_msi(iommu->dev))
828 return 1;
829
830 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
831 IRQF_SAMPLE_RANDOM,
832 "AMD IOMMU",
833 NULL);
834
835 if (r) {
836 pci_disable_msi(iommu->dev);
837 return 1;
838 }
839
840 return 0;
841}
842
843static int __init iommu_init_msi(struct amd_iommu *iommu)
844{
845 if (iommu->int_enabled)
846 return 0;
847
848 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSIX))
849 return iommu_setup_msix(iommu);
850 else if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
851 return iommu_setup_msi(iommu);
852
853 return 1;
854}
855
856/****************************************************************************
857 *
Joerg Roedelb65233a2008-07-11 17:14:21 +0200858 * The next functions belong to the third pass of parsing the ACPI
859 * table. In this last pass the memory mapping requirements are
860 * gathered (like exclusion and unity mapping reanges).
861 *
862 ****************************************************************************/
863
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200864static void __init free_unity_maps(void)
865{
866 struct unity_map_entry *entry, *next;
867
868 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
869 list_del(&entry->list);
870 kfree(entry);
871 }
872}
873
Joerg Roedelb65233a2008-07-11 17:14:21 +0200874/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200875static int __init init_exclusion_range(struct ivmd_header *m)
876{
877 int i;
878
879 switch (m->type) {
880 case ACPI_IVMD_TYPE:
881 set_device_exclusion_range(m->devid, m);
882 break;
883 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +0200884 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200885 set_device_exclusion_range(i, m);
886 break;
887 case ACPI_IVMD_TYPE_RANGE:
888 for (i = m->devid; i <= m->aux; ++i)
889 set_device_exclusion_range(i, m);
890 break;
891 default:
892 break;
893 }
894
895 return 0;
896}
897
Joerg Roedelb65233a2008-07-11 17:14:21 +0200898/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200899static int __init init_unity_map_range(struct ivmd_header *m)
900{
901 struct unity_map_entry *e = 0;
902
903 e = kzalloc(sizeof(*e), GFP_KERNEL);
904 if (e == NULL)
905 return -ENOMEM;
906
907 switch (m->type) {
908 default:
909 case ACPI_IVMD_TYPE:
910 e->devid_start = e->devid_end = m->devid;
911 break;
912 case ACPI_IVMD_TYPE_ALL:
913 e->devid_start = 0;
914 e->devid_end = amd_iommu_last_bdf;
915 break;
916 case ACPI_IVMD_TYPE_RANGE:
917 e->devid_start = m->devid;
918 e->devid_end = m->aux;
919 break;
920 }
921 e->address_start = PAGE_ALIGN(m->range_start);
922 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
923 e->prot = m->flags >> 1;
924
925 list_add_tail(&e->list, &amd_iommu_unity_map);
926
927 return 0;
928}
929
Joerg Roedelb65233a2008-07-11 17:14:21 +0200930/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200931static int __init init_memory_definitions(struct acpi_table_header *table)
932{
933 u8 *p = (u8 *)table, *end = (u8 *)table;
934 struct ivmd_header *m;
935
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200936 end += table->length;
937 p += IVRS_HEADER_LENGTH;
938
939 while (p < end) {
940 m = (struct ivmd_header *)p;
941 if (m->flags & IVMD_FLAG_EXCL_RANGE)
942 init_exclusion_range(m);
943 else if (m->flags & IVMD_FLAG_UNITY_MAP)
944 init_unity_map_range(m);
945
946 p += m->length;
947 }
948
949 return 0;
950}
951
Joerg Roedelb65233a2008-07-11 17:14:21 +0200952/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200953 * Init the device table to not allow DMA access for devices and
954 * suppress all page faults
955 */
956static void init_device_table(void)
957{
958 u16 devid;
959
960 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
961 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
962 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200963 }
964}
965
966/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200967 * This function finally enables all IOMMUs found in the system after
968 * they have been initialized
969 */
Joerg Roedel87361972008-06-26 21:28:07 +0200970static void __init enable_iommus(void)
971{
972 struct amd_iommu *iommu;
973
974 list_for_each_entry(iommu, &amd_iommu_list, list) {
975 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200976 iommu_init_msi(iommu);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200977 iommu_enable_event_logging(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +0200978 iommu_enable(iommu);
979 }
980}
981
Joerg Roedel7441e9c2008-06-30 20:18:02 +0200982/*
983 * Suspend/Resume support
984 * disable suspend until real resume implemented
985 */
986
987static int amd_iommu_resume(struct sys_device *dev)
988{
989 return 0;
990}
991
992static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
993{
994 return -EINVAL;
995}
996
997static struct sysdev_class amd_iommu_sysdev_class = {
998 .name = "amd_iommu",
999 .suspend = amd_iommu_suspend,
1000 .resume = amd_iommu_resume,
1001};
1002
1003static struct sys_device device_amd_iommu = {
1004 .id = 0,
1005 .cls = &amd_iommu_sysdev_class,
1006};
1007
Joerg Roedelb65233a2008-07-11 17:14:21 +02001008/*
1009 * This is the core init function for AMD IOMMU hardware in the system.
1010 * This function is called from the generic x86 DMA layer initialization
1011 * code.
1012 *
1013 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1014 * three times:
1015 *
1016 * 1 pass) Find the highest PCI device id the driver has to handle.
1017 * Upon this information the size of the data structures is
1018 * determined that needs to be allocated.
1019 *
1020 * 2 pass) Initialize the data structures just allocated with the
1021 * information in the ACPI table about available AMD IOMMUs
1022 * in the system. It also maps the PCI devices in the
1023 * system to specific IOMMUs
1024 *
1025 * 3 pass) After the basic data structures are allocated and
1026 * initialized we update them with information about memory
1027 * remapping requirements parsed out of the ACPI table in
1028 * this last pass.
1029 *
1030 * After that the hardware is initialized and ready to go. In the last
1031 * step we do some Linux specific things like registering the driver in
1032 * the dma_ops interface and initializing the suspend/resume support
1033 * functions. Finally it prints some information about AMD IOMMUs and
1034 * the driver state and enables the hardware.
1035 */
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001036int __init amd_iommu_init(void)
1037{
1038 int i, ret = 0;
1039
1040
Joerg Roedel8b145182008-07-03 19:35:09 +02001041 if (no_iommu) {
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001042 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
1043 return 0;
1044 }
1045
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001046 if (!amd_iommu_detected)
1047 return -ENODEV;
1048
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001049 /*
1050 * First parse ACPI tables to find the largest Bus/Dev/Func
1051 * we need to handle. Upon this information the shared data
1052 * structures for the IOMMUs in the system will be allocated
1053 */
1054 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1055 return -ENODEV;
1056
Joerg Roedelc5714842008-07-11 17:14:25 +02001057 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1058 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1059 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001060
1061 ret = -ENOMEM;
1062
1063 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001064 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001065 get_order(dev_table_size));
1066 if (amd_iommu_dev_table == NULL)
1067 goto out;
1068
1069 /*
1070 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1071 * IOMMU see for that device
1072 */
1073 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1074 get_order(alias_table_size));
1075 if (amd_iommu_alias_table == NULL)
1076 goto free;
1077
1078 /* IOMMU rlookup table - find the IOMMU for a specific device */
1079 amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
1080 get_order(rlookup_table_size));
1081 if (amd_iommu_rlookup_table == NULL)
1082 goto free;
1083
1084 /*
1085 * Protection Domain table - maps devices to protection domains
1086 * This table has the same size as the rlookup_table
1087 */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001088 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001089 get_order(rlookup_table_size));
1090 if (amd_iommu_pd_table == NULL)
1091 goto free;
1092
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001093 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1094 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001095 get_order(MAX_DOMAIN_ID/8));
1096 if (amd_iommu_pd_alloc_bitmap == NULL)
1097 goto free;
1098
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001099 /* init the device table */
1100 init_device_table();
1101
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001102 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001103 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001104 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001105 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001106 amd_iommu_alias_table[i] = i;
1107
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001108 /*
1109 * never allocate domain 0 because its used as the non-allocated and
1110 * error value placeholder
1111 */
1112 amd_iommu_pd_alloc_bitmap[0] = 1;
1113
1114 /*
1115 * now the data structures are allocated and basically initialized
1116 * start the real acpi table scan
1117 */
1118 ret = -ENODEV;
1119 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1120 goto free;
1121
1122 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1123 goto free;
1124
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001125 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1126 if (ret)
1127 goto free;
1128
1129 ret = sysdev_register(&device_amd_iommu);
1130 if (ret)
1131 goto free;
1132
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001133 ret = amd_iommu_init_dma_ops();
1134 if (ret)
1135 goto free;
1136
Joerg Roedel87361972008-06-26 21:28:07 +02001137 enable_iommus();
1138
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001139 printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
1140 (1 << (amd_iommu_aperture_order-20)));
1141
1142 printk(KERN_INFO "AMD IOMMU: device isolation ");
1143 if (amd_iommu_isolate)
1144 printk("enabled\n");
1145 else
1146 printk("disabled\n");
1147
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001148 if (amd_iommu_unmap_flush)
Joerg Roedel1c655772008-09-04 18:40:05 +02001149 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1150 else
1151 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1152
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001153out:
1154 return ret;
1155
1156free:
Joerg Roedeld58befd2008-09-17 12:19:58 +02001157 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1158 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001159
Joerg Roedel9a836de2008-07-11 17:14:26 +02001160 free_pages((unsigned long)amd_iommu_pd_table,
1161 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001162
Joerg Roedel9a836de2008-07-11 17:14:26 +02001163 free_pages((unsigned long)amd_iommu_rlookup_table,
1164 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001165
Joerg Roedel9a836de2008-07-11 17:14:26 +02001166 free_pages((unsigned long)amd_iommu_alias_table,
1167 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001168
Joerg Roedel9a836de2008-07-11 17:14:26 +02001169 free_pages((unsigned long)amd_iommu_dev_table,
1170 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001171
1172 free_iommu_all();
1173
1174 free_unity_maps();
1175
1176 goto out;
1177}
1178
Joerg Roedelb65233a2008-07-11 17:14:21 +02001179/****************************************************************************
1180 *
1181 * Early detect code. This code runs at IOMMU detection time in the DMA
1182 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1183 * IOMMUs
1184 *
1185 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001186static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1187{
1188 return 0;
1189}
1190
1191void __init amd_iommu_detect(void)
1192{
Joerg Roedel299a1402008-07-08 14:47:16 +02001193 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001194 return;
1195
Joerg Roedelae7877d2008-06-26 21:27:51 +02001196 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1197 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001198 amd_iommu_detected = 1;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001199#ifdef CONFIG_GART_IOMMU
Joerg Roedelae7877d2008-06-26 21:27:51 +02001200 gart_iommu_aperture_disabled = 1;
1201 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001202#endif
Joerg Roedelae7877d2008-06-26 21:27:51 +02001203 }
1204}
1205
Joerg Roedelb65233a2008-07-11 17:14:21 +02001206/****************************************************************************
1207 *
1208 * Parsing functions for the AMD IOMMU specific kernel command line
1209 * options.
1210 *
1211 ****************************************************************************/
1212
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001213static int __init parse_amd_iommu_options(char *str)
1214{
1215 for (; *str; ++str) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001216 if (strncmp(str, "isolate", 7) == 0)
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001217 amd_iommu_isolate = 1;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001218 if (strncmp(str, "fullflush", 11) == 0)
1219 amd_iommu_unmap_flush = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001220 }
1221
1222 return 1;
1223}
1224
1225static int __init parse_amd_iommu_size_options(char *str)
1226{
Joerg Roedel09063722008-07-11 17:14:33 +02001227 unsigned order = PAGE_SHIFT + get_order(memparse(str, &str));
1228
1229 if ((order > 24) && (order < 31))
1230 amd_iommu_aperture_order = order;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001231
1232 return 1;
1233}
1234
1235__setup("amd_iommu=", parse_amd_iommu_options);
1236__setup("amd_iommu_size=", parse_amd_iommu_size_options);