blob: 8848dda808e21ba1a3487c61ab2e873e2291f2f4 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010028#include <asm/amd_iommu_proto.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020029#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020030#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090031#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010032#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090033#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040034#include <asm/iommu_table.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020035/*
36 * definitions for the ACPI scanning code
37 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020038#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020039
40#define ACPI_IVHD_TYPE 0x10
41#define ACPI_IVMD_TYPE_ALL 0x20
42#define ACPI_IVMD_TYPE 0x21
43#define ACPI_IVMD_TYPE_RANGE 0x22
44
45#define IVHD_DEV_ALL 0x01
46#define IVHD_DEV_SELECT 0x02
47#define IVHD_DEV_SELECT_RANGE_START 0x03
48#define IVHD_DEV_RANGE_END 0x04
49#define IVHD_DEV_ALIAS 0x42
50#define IVHD_DEV_ALIAS_RANGE 0x43
51#define IVHD_DEV_EXT_SELECT 0x46
52#define IVHD_DEV_EXT_SELECT_RANGE 0x47
53
Joerg Roedel6da73422009-05-04 11:44:38 +020054#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
55#define IVHD_FLAG_PASSPW_EN_MASK 0x02
56#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
57#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020058
59#define IVMD_FLAG_EXCL_RANGE 0x08
60#define IVMD_FLAG_UNITY_MAP 0x01
61
62#define ACPI_DEVFLAG_INITPASS 0x01
63#define ACPI_DEVFLAG_EXTINT 0x02
64#define ACPI_DEVFLAG_NMI 0x04
65#define ACPI_DEVFLAG_SYSMGT1 0x10
66#define ACPI_DEVFLAG_SYSMGT2 0x20
67#define ACPI_DEVFLAG_LINT0 0x40
68#define ACPI_DEVFLAG_LINT1 0x80
69#define ACPI_DEVFLAG_ATSDIS 0x10000000
70
Joerg Roedelb65233a2008-07-11 17:14:21 +020071/*
72 * ACPI table definitions
73 *
74 * These data structures are laid over the table to parse the important values
75 * out of it.
76 */
77
78/*
79 * structure describing one IOMMU in the ACPI table. Typically followed by one
80 * or more ivhd_entrys.
81 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020082struct ivhd_header {
83 u8 type;
84 u8 flags;
85 u16 length;
86 u16 devid;
87 u16 cap_ptr;
88 u64 mmio_phys;
89 u16 pci_seg;
90 u16 info;
91 u32 reserved;
92} __attribute__((packed));
93
Joerg Roedelb65233a2008-07-11 17:14:21 +020094/*
95 * A device entry describing which devices a specific IOMMU translates and
96 * which requestor ids they use.
97 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020098struct ivhd_entry {
99 u8 type;
100 u16 devid;
101 u8 flags;
102 u32 ext;
103} __attribute__((packed));
104
Joerg Roedelb65233a2008-07-11 17:14:21 +0200105/*
106 * An AMD IOMMU memory definition structure. It defines things like exclusion
107 * ranges for devices and regions that should be unity mapped.
108 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200109struct ivmd_header {
110 u8 type;
111 u8 flags;
112 u16 length;
113 u16 devid;
114 u16 aux;
115 u64 resv;
116 u64 range_start;
117 u64 range_length;
118} __attribute__((packed));
119
Joerg Roedelfefda112009-05-20 12:21:42 +0200120bool amd_iommu_dump;
121
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200122static int __initdata amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200123static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200124
Joerg Roedelb65233a2008-07-11 17:14:21 +0200125u16 amd_iommu_last_bdf; /* largest PCI device id we have
126 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200127LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200128 we find in ACPI */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900129bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200130
Joerg Roedel2e228472008-07-11 17:14:31 +0200131LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200132 system */
133
Joerg Roedelbb527772009-11-20 14:31:51 +0100134/* Array to assign indices to IOMMUs*/
135struct amd_iommu *amd_iommus[MAX_IOMMUS];
136int amd_iommus_present;
137
Joerg Roedel318afd42009-11-23 18:32:38 +0100138/* IOMMUs have a non-present cache? */
139bool amd_iommu_np_cache __read_mostly;
140
Joerg Roedelb65233a2008-07-11 17:14:21 +0200141/*
Joerg Roedel3551a702010-03-01 13:52:19 +0100142 * The ACPI table parsing functions set this variable on an error
Joerg Roedel0f764802009-12-21 15:51:23 +0100143 */
Joerg Roedel3551a702010-03-01 13:52:19 +0100144static int __initdata amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +0100145
146/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100147 * List of protection domains - used during resume
148 */
149LIST_HEAD(amd_iommu_pd_list);
150spinlock_t amd_iommu_pd_lock;
151
152/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200153 * Pointer to the device table which is shared by all AMD IOMMUs
154 * it is indexed by the PCI device id or the HT unit id and contains
155 * information about the domain the device belongs to as well as the
156 * page table root pointer.
157 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200158struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200159
160/*
161 * The alias table is a driver specific data structure which contains the
162 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
163 * More than one device can share the same requestor id.
164 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200165u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200166
167/*
168 * The rlookup table is used to find the IOMMU which is responsible
169 * for a specific device. It is also indexed by the PCI device id.
170 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200171struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200172
173/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200174 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
175 * to know which ones are already in use.
176 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200177unsigned long *amd_iommu_pd_alloc_bitmap;
178
Joerg Roedelb65233a2008-07-11 17:14:21 +0200179static u32 dev_table_size; /* size of the device table */
180static u32 alias_table_size; /* size of the alias table */
181static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200182
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200183/*
184 * This function flushes all internal caches of
185 * the IOMMU used by this driver.
186 */
187extern void iommu_flush_all_caches(struct amd_iommu *iommu);
188
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200189static inline void update_last_devid(u16 devid)
190{
191 if (devid > amd_iommu_last_bdf)
192 amd_iommu_last_bdf = devid;
193}
194
Joerg Roedelc5714842008-07-11 17:14:25 +0200195static inline unsigned long tbl_size(int entry_size)
196{
197 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100198 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200199
200 return 1UL << shift;
201}
202
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400203/* Access to l1 and l2 indexed register spaces */
204
205static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
206{
207 u32 val;
208
209 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
210 pci_read_config_dword(iommu->dev, 0xfc, &val);
211 return val;
212}
213
214static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
215{
216 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
217 pci_write_config_dword(iommu->dev, 0xfc, val);
218 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
219}
220
221static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
222{
223 u32 val;
224
225 pci_write_config_dword(iommu->dev, 0xf0, address);
226 pci_read_config_dword(iommu->dev, 0xf4, &val);
227 return val;
228}
229
230static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
231{
232 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
233 pci_write_config_dword(iommu->dev, 0xf4, val);
234}
235
Joerg Roedelb65233a2008-07-11 17:14:21 +0200236/****************************************************************************
237 *
238 * AMD IOMMU MMIO register space handling functions
239 *
240 * These functions are used to program the IOMMU device registers in
241 * MMIO space required for that driver.
242 *
243 ****************************************************************************/
244
245/*
246 * This function set the exclusion range in the IOMMU. DMA accesses to the
247 * exclusion range are passed through untranslated
248 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200249static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200250{
251 u64 start = iommu->exclusion_start & PAGE_MASK;
252 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
253 u64 entry;
254
255 if (!iommu->exclusion_start)
256 return;
257
258 entry = start | MMIO_EXCL_ENABLE_MASK;
259 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
260 &entry, sizeof(entry));
261
262 entry = limit;
263 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
264 &entry, sizeof(entry));
265}
266
Joerg Roedelb65233a2008-07-11 17:14:21 +0200267/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200268static void __init iommu_set_device_table(struct amd_iommu *iommu)
269{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200270 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200271
272 BUG_ON(iommu->mmio_base == NULL);
273
274 entry = virt_to_phys(amd_iommu_dev_table);
275 entry |= (dev_table_size >> 12) - 1;
276 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
277 &entry, sizeof(entry));
278}
279
Joerg Roedelb65233a2008-07-11 17:14:21 +0200280/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200281static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200282{
283 u32 ctrl;
284
285 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
286 ctrl |= (1 << bit);
287 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
288}
289
Joerg Roedelca0207112009-10-28 18:02:26 +0100290static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200291{
292 u32 ctrl;
293
Joerg Roedel199d0d52008-09-17 16:45:59 +0200294 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200295 ctrl &= ~(1 << bit);
296 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
297}
298
Joerg Roedelb65233a2008-07-11 17:14:21 +0200299/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200300static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200301{
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200302 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx\n",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100303 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200304
305 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200306}
307
Joerg Roedel92ac4322009-05-19 19:06:27 +0200308static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200309{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200310 /* Disable command buffer */
311 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
312
313 /* Disable event logging and event interrupts */
314 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
315 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
316
317 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200318 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200319}
320
Joerg Roedelb65233a2008-07-11 17:14:21 +0200321/*
322 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
323 * the system has one.
324 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200325static u8 * __init iommu_map_mmio_space(u64 address)
326{
327 u8 *ret;
328
Joerg Roedele82752d2010-05-28 14:26:48 +0200329 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
330 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
331 address);
332 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200333 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200334 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200335
336 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
337 if (ret != NULL)
338 return ret;
339
340 release_mem_region(address, MMIO_REGION_LENGTH);
341
342 return NULL;
343}
344
345static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
346{
347 if (iommu->mmio_base)
348 iounmap(iommu->mmio_base);
349 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
350}
351
Joerg Roedelb65233a2008-07-11 17:14:21 +0200352/****************************************************************************
353 *
354 * The functions below belong to the first pass of AMD IOMMU ACPI table
355 * parsing. In this pass we try to find out the highest device id this
356 * code has to handle. Upon this information the size of the shared data
357 * structures is determined later.
358 *
359 ****************************************************************************/
360
361/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200362 * This function calculates the length of a given IVHD entry
363 */
364static inline int ivhd_entry_length(u8 *ivhd)
365{
366 return 0x04 << (*ivhd >> 6);
367}
368
369/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200370 * This function reads the last device id the IOMMU has to handle from the PCI
371 * capability header for this IOMMU
372 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200373static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
374{
375 u32 cap;
376
377 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200378 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200379
380 return 0;
381}
382
Joerg Roedelb65233a2008-07-11 17:14:21 +0200383/*
384 * After reading the highest device id from the IOMMU PCI capability header
385 * this function looks if there is a higher device id defined in the ACPI table
386 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200387static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
388{
389 u8 *p = (void *)h, *end = (void *)h;
390 struct ivhd_entry *dev;
391
392 p += sizeof(*h);
393 end += h->length;
394
395 find_last_devid_on_pci(PCI_BUS(h->devid),
396 PCI_SLOT(h->devid),
397 PCI_FUNC(h->devid),
398 h->cap_ptr);
399
400 while (p < end) {
401 dev = (struct ivhd_entry *)p;
402 switch (dev->type) {
403 case IVHD_DEV_SELECT:
404 case IVHD_DEV_RANGE_END:
405 case IVHD_DEV_ALIAS:
406 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200407 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200408 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200409 break;
410 default:
411 break;
412 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200413 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200414 }
415
416 WARN_ON(p != end);
417
418 return 0;
419}
420
Joerg Roedelb65233a2008-07-11 17:14:21 +0200421/*
422 * Iterate over all IVHD entries in the ACPI table and find the highest device
423 * id which we need to handle. This is the first of three functions which parse
424 * the ACPI table. So we check the checksum here.
425 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200426static int __init find_last_devid_acpi(struct acpi_table_header *table)
427{
428 int i;
429 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
430 struct ivhd_header *h;
431
432 /*
433 * Validate checksum here so we don't need to do it when
434 * we actually parse the table
435 */
436 for (i = 0; i < table->length; ++i)
437 checksum += p[i];
Joerg Roedel3551a702010-03-01 13:52:19 +0100438 if (checksum != 0) {
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200439 /* ACPI table corrupt */
Joerg Roedel3551a702010-03-01 13:52:19 +0100440 amd_iommu_init_err = -ENODEV;
441 return 0;
442 }
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200443
444 p += IVRS_HEADER_LENGTH;
445
446 end += table->length;
447 while (p < end) {
448 h = (struct ivhd_header *)p;
449 switch (h->type) {
450 case ACPI_IVHD_TYPE:
451 find_last_devid_from_ivhd(h);
452 break;
453 default:
454 break;
455 }
456 p += h->length;
457 }
458 WARN_ON(p != end);
459
460 return 0;
461}
462
Joerg Roedelb65233a2008-07-11 17:14:21 +0200463/****************************************************************************
464 *
465 * The following functions belong the the code path which parses the ACPI table
466 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
467 * data structures, initialize the device/alias/rlookup table and also
468 * basically initialize the hardware.
469 *
470 ****************************************************************************/
471
472/*
473 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
474 * write commands to that buffer later and the IOMMU will execute them
475 * asynchronously
476 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200477static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
478{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200479 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200480 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200481
482 if (cmd_buf == NULL)
483 return NULL;
484
Chris Wright549c90dc2010-04-02 18:27:53 -0700485 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200486
Joerg Roedel58492e12009-05-04 18:41:16 +0200487 return cmd_buf;
488}
489
490/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200491 * This function resets the command buffer if the IOMMU stopped fetching
492 * commands from it.
493 */
494void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
495{
496 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
497
498 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
499 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
500
501 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
502}
503
504/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200505 * This function writes the command buffer address to the hardware and
506 * enables it.
507 */
508static void iommu_enable_command_buffer(struct amd_iommu *iommu)
509{
510 u64 entry;
511
512 BUG_ON(iommu->cmd_buf == NULL);
513
514 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200515 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200516
Joerg Roedelb36ca912008-06-26 21:27:45 +0200517 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200518 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200519
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200520 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90dc2010-04-02 18:27:53 -0700521 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200522}
523
524static void __init free_command_buffer(struct amd_iommu *iommu)
525{
Joerg Roedel23c17132008-09-17 17:18:17 +0200526 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90dc2010-04-02 18:27:53 -0700527 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200528}
529
Joerg Roedel335503e2008-09-05 14:29:07 +0200530/* allocates the memory where the IOMMU will log its events to */
531static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
532{
Joerg Roedel335503e2008-09-05 14:29:07 +0200533 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
534 get_order(EVT_BUFFER_SIZE));
535
536 if (iommu->evt_buf == NULL)
537 return NULL;
538
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200539 iommu->evt_buf_size = EVT_BUFFER_SIZE;
540
Joerg Roedel58492e12009-05-04 18:41:16 +0200541 return iommu->evt_buf;
542}
543
544static void iommu_enable_event_buffer(struct amd_iommu *iommu)
545{
546 u64 entry;
547
548 BUG_ON(iommu->evt_buf == NULL);
549
Joerg Roedel335503e2008-09-05 14:29:07 +0200550 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200551
Joerg Roedel335503e2008-09-05 14:29:07 +0200552 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
553 &entry, sizeof(entry));
554
Joerg Roedel090672072009-06-15 16:06:48 +0200555 /* set head and tail to zero manually */
556 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
557 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
558
Joerg Roedel58492e12009-05-04 18:41:16 +0200559 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200560}
561
562static void __init free_event_buffer(struct amd_iommu *iommu)
563{
564 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
565}
566
Joerg Roedelb65233a2008-07-11 17:14:21 +0200567/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200568static void set_dev_entry_bit(u16 devid, u8 bit)
569{
570 int i = (bit >> 5) & 0x07;
571 int _bit = bit & 0x1f;
572
573 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
574}
575
Joerg Roedelc5cca142009-10-09 18:31:20 +0200576static int get_dev_entry_bit(u16 devid, u8 bit)
577{
578 int i = (bit >> 5) & 0x07;
579 int _bit = bit & 0x1f;
580
581 return (amd_iommu_dev_table[devid].data[i] & (1 << _bit)) >> _bit;
582}
583
584
585void amd_iommu_apply_erratum_63(u16 devid)
586{
587 int sysmgt;
588
589 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
590 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
591
592 if (sysmgt == 0x01)
593 set_dev_entry_bit(devid, DEV_ENTRY_IW);
594}
595
Joerg Roedel5ff47892008-07-14 20:11:18 +0200596/* Writes the specific IOMMU for a device into the rlookup table */
597static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
598{
599 amd_iommu_rlookup_table[devid] = iommu;
600}
601
Joerg Roedelb65233a2008-07-11 17:14:21 +0200602/*
603 * This function takes the device specific flags read from the ACPI
604 * table and sets up the device table entry with that information
605 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200606static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
607 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200608{
609 if (flags & ACPI_DEVFLAG_INITPASS)
610 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
611 if (flags & ACPI_DEVFLAG_EXTINT)
612 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
613 if (flags & ACPI_DEVFLAG_NMI)
614 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
615 if (flags & ACPI_DEVFLAG_SYSMGT1)
616 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
617 if (flags & ACPI_DEVFLAG_SYSMGT2)
618 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
619 if (flags & ACPI_DEVFLAG_LINT0)
620 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
621 if (flags & ACPI_DEVFLAG_LINT1)
622 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200623
Joerg Roedelc5cca142009-10-09 18:31:20 +0200624 amd_iommu_apply_erratum_63(devid);
625
Joerg Roedel5ff47892008-07-14 20:11:18 +0200626 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200627}
628
Joerg Roedelb65233a2008-07-11 17:14:21 +0200629/*
630 * Reads the device exclusion range from ACPI and initialize IOMMU with
631 * it
632 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200633static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
634{
635 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
636
637 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
638 return;
639
640 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200641 /*
642 * We only can configure exclusion ranges per IOMMU, not
643 * per device. But we can enable the exclusion range per
644 * device. This is done here
645 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200646 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
647 iommu->exclusion_start = m->range_start;
648 iommu->exclusion_length = m->range_length;
649 }
650}
651
Joerg Roedelb65233a2008-07-11 17:14:21 +0200652/*
653 * This function reads some important data from the IOMMU PCI space and
654 * initializes the driver data structure with it. It reads the hardware
655 * capabilities and the first/last device entries
656 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200657static void __init init_iommu_from_pci(struct amd_iommu *iommu)
658{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200659 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200660 u32 range, misc;
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400661 int i, j;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200662
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200663 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
664 &iommu->cap);
665 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
666 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200667 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
668 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200669
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200670 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
671 MMIO_GET_FD(range));
672 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
673 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200674 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel4c894f42010-09-23 15:15:19 +0200675
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400676 if (!is_rd890_iommu(iommu->dev))
677 return;
678
679 /*
680 * Some rd890 systems may not be fully reconfigured by the BIOS, so
681 * it's necessary for us to store this information so it can be
682 * reprogrammed on resume
683 */
684
685 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
686 &iommu->stored_addr_lo);
687 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
688 &iommu->stored_addr_hi);
689
690 /* Low bit locks writes to configuration space */
691 iommu->stored_addr_lo &= ~1;
692
693 for (i = 0; i < 6; i++)
694 for (j = 0; j < 0x12; j++)
695 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
696
697 for (i = 0; i < 0x83; i++)
698 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200699}
700
Joerg Roedelb65233a2008-07-11 17:14:21 +0200701/*
702 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
703 * initializes the hardware and our data structures with it.
704 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200705static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
706 struct ivhd_header *h)
707{
708 u8 *p = (u8 *)h;
709 u8 *end = p, flags = 0;
710 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
711 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200712 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200713 struct ivhd_entry *e;
714
715 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200716 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200717 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200718 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200719
720 /*
721 * Done. Now parse the device entries
722 */
723 p += sizeof(struct ivhd_header);
724 end += h->length;
725
Joerg Roedel42a698f2009-05-20 15:41:28 +0200726
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200727 while (p < end) {
728 e = (struct ivhd_entry *)p;
729 switch (e->type) {
730 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200731
732 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
733 " last device %02x:%02x.%x flags: %02x\n",
734 PCI_BUS(iommu->first_device),
735 PCI_SLOT(iommu->first_device),
736 PCI_FUNC(iommu->first_device),
737 PCI_BUS(iommu->last_device),
738 PCI_SLOT(iommu->last_device),
739 PCI_FUNC(iommu->last_device),
740 e->flags);
741
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200742 for (dev_i = iommu->first_device;
743 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200744 set_dev_entry_from_acpi(iommu, dev_i,
745 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200746 break;
747 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200748
749 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
750 "flags: %02x\n",
751 PCI_BUS(e->devid),
752 PCI_SLOT(e->devid),
753 PCI_FUNC(e->devid),
754 e->flags);
755
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200756 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200757 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200758 break;
759 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200760
761 DUMP_printk(" DEV_SELECT_RANGE_START\t "
762 "devid: %02x:%02x.%x flags: %02x\n",
763 PCI_BUS(e->devid),
764 PCI_SLOT(e->devid),
765 PCI_FUNC(e->devid),
766 e->flags);
767
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200768 devid_start = e->devid;
769 flags = e->flags;
770 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200771 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200772 break;
773 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200774
775 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
776 "flags: %02x devid_to: %02x:%02x.%x\n",
777 PCI_BUS(e->devid),
778 PCI_SLOT(e->devid),
779 PCI_FUNC(e->devid),
780 e->flags,
781 PCI_BUS(e->ext >> 8),
782 PCI_SLOT(e->ext >> 8),
783 PCI_FUNC(e->ext >> 8));
784
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200785 devid = e->devid;
786 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200787 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100788 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200789 amd_iommu_alias_table[devid] = devid_to;
790 break;
791 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200792
793 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
794 "devid: %02x:%02x.%x flags: %02x "
795 "devid_to: %02x:%02x.%x\n",
796 PCI_BUS(e->devid),
797 PCI_SLOT(e->devid),
798 PCI_FUNC(e->devid),
799 e->flags,
800 PCI_BUS(e->ext >> 8),
801 PCI_SLOT(e->ext >> 8),
802 PCI_FUNC(e->ext >> 8));
803
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200804 devid_start = e->devid;
805 flags = e->flags;
806 devid_to = e->ext >> 8;
807 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200808 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200809 break;
810 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200811
812 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
813 "flags: %02x ext: %08x\n",
814 PCI_BUS(e->devid),
815 PCI_SLOT(e->devid),
816 PCI_FUNC(e->devid),
817 e->flags, e->ext);
818
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200819 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200820 set_dev_entry_from_acpi(iommu, devid, e->flags,
821 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200822 break;
823 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200824
825 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
826 "%02x:%02x.%x flags: %02x ext: %08x\n",
827 PCI_BUS(e->devid),
828 PCI_SLOT(e->devid),
829 PCI_FUNC(e->devid),
830 e->flags, e->ext);
831
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200832 devid_start = e->devid;
833 flags = e->flags;
834 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200835 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200836 break;
837 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200838
839 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
840 PCI_BUS(e->devid),
841 PCI_SLOT(e->devid),
842 PCI_FUNC(e->devid));
843
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200844 devid = e->devid;
845 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200846 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200847 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200848 set_dev_entry_from_acpi(iommu,
849 devid_to, flags, ext_flags);
850 }
851 set_dev_entry_from_acpi(iommu, dev_i,
852 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200853 }
854 break;
855 default:
856 break;
857 }
858
Joerg Roedelb514e552008-09-17 17:14:27 +0200859 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200860 }
861}
862
Joerg Roedelb65233a2008-07-11 17:14:21 +0200863/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200864static int __init init_iommu_devices(struct amd_iommu *iommu)
865{
866 u16 i;
867
868 for (i = iommu->first_device; i <= iommu->last_device; ++i)
869 set_iommu_for_device(iommu, i);
870
871 return 0;
872}
873
Joerg Roedele47d4022008-06-26 21:27:48 +0200874static void __init free_iommu_one(struct amd_iommu *iommu)
875{
876 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200877 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200878 iommu_unmap_mmio_space(iommu);
879}
880
881static void __init free_iommu_all(void)
882{
883 struct amd_iommu *iommu, *next;
884
Joerg Roedel3bd22172009-05-04 15:06:20 +0200885 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200886 list_del(&iommu->list);
887 free_iommu_one(iommu);
888 kfree(iommu);
889 }
890}
891
Joerg Roedelb65233a2008-07-11 17:14:21 +0200892/*
893 * This function clues the initialization function for one IOMMU
894 * together and also allocates the command buffer and programs the
895 * hardware. It does NOT enable the IOMMU. This is done afterwards.
896 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200897static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
898{
899 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +0100900
901 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +0200902 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +0100903 iommu->index = amd_iommus_present++;
904
905 if (unlikely(iommu->index >= MAX_IOMMUS)) {
906 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
907 return -ENOSYS;
908 }
909
910 /* Index is fine - add IOMMU to the array */
911 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +0200912
913 /*
914 * Copy data from ACPI table entry to the iommu struct
915 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200916 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
917 if (!iommu->dev)
918 return 1;
919
Joerg Roedele47d4022008-06-26 21:27:48 +0200920 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200921 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200922 iommu->mmio_phys = h->mmio_phys;
923 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
924 if (!iommu->mmio_base)
925 return -ENOMEM;
926
Joerg Roedele47d4022008-06-26 21:27:48 +0200927 iommu->cmd_buf = alloc_command_buffer(iommu);
928 if (!iommu->cmd_buf)
929 return -ENOMEM;
930
Joerg Roedel335503e2008-09-05 14:29:07 +0200931 iommu->evt_buf = alloc_event_buffer(iommu);
932 if (!iommu->evt_buf)
933 return -ENOMEM;
934
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200935 iommu->int_enabled = false;
936
Joerg Roedele47d4022008-06-26 21:27:48 +0200937 init_iommu_from_pci(iommu);
938 init_iommu_from_acpi(iommu, h);
939 init_iommu_devices(iommu);
940
Joerg Roedel318afd42009-11-23 18:32:38 +0100941 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
942 amd_iommu_np_cache = true;
943
Ingo Molnar8a667122008-10-12 15:24:53 +0200944 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +0200945}
946
Joerg Roedelb65233a2008-07-11 17:14:21 +0200947/*
948 * Iterates over all IOMMU entries in the ACPI table, allocates the
949 * IOMMU structure and initializes it with init_iommu_one()
950 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200951static int __init init_iommu_all(struct acpi_table_header *table)
952{
953 u8 *p = (u8 *)table, *end = (u8 *)table;
954 struct ivhd_header *h;
955 struct amd_iommu *iommu;
956 int ret;
957
Joerg Roedele47d4022008-06-26 21:27:48 +0200958 end += table->length;
959 p += IVRS_HEADER_LENGTH;
960
961 while (p < end) {
962 h = (struct ivhd_header *)p;
963 switch (*p) {
964 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +0200965
Joerg Roedelae908c22009-09-01 16:52:16 +0200966 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +0200967 "seg: %d flags: %01x info %04x\n",
968 PCI_BUS(h->devid), PCI_SLOT(h->devid),
969 PCI_FUNC(h->devid), h->cap_ptr,
970 h->pci_seg, h->flags, h->info);
971 DUMP_printk(" mmio-addr: %016llx\n",
972 h->mmio_phys);
973
Joerg Roedele47d4022008-06-26 21:27:48 +0200974 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel3551a702010-03-01 13:52:19 +0100975 if (iommu == NULL) {
976 amd_iommu_init_err = -ENOMEM;
977 return 0;
978 }
979
Joerg Roedele47d4022008-06-26 21:27:48 +0200980 ret = init_iommu_one(iommu, h);
Joerg Roedel3551a702010-03-01 13:52:19 +0100981 if (ret) {
982 amd_iommu_init_err = ret;
983 return 0;
984 }
Joerg Roedele47d4022008-06-26 21:27:48 +0200985 break;
986 default:
987 break;
988 }
989 p += h->length;
990
991 }
992 WARN_ON(p != end);
993
994 return 0;
995}
996
Joerg Roedelb65233a2008-07-11 17:14:21 +0200997/****************************************************************************
998 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200999 * The following functions initialize the MSI interrupts for all IOMMUs
1000 * in the system. Its a bit challenging because there could be multiple
1001 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1002 * pci_dev.
1003 *
1004 ****************************************************************************/
1005
Joerg Roedel9f800de2009-11-23 12:45:25 +01001006static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001007{
1008 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001009
1010 if (pci_enable_msi(iommu->dev))
1011 return 1;
1012
1013 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
1014 IRQF_SAMPLE_RANDOM,
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001015 "AMD-Vi",
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001016 NULL);
1017
1018 if (r) {
1019 pci_disable_msi(iommu->dev);
1020 return 1;
1021 }
1022
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001023 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +02001024 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1025
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001026 return 0;
1027}
1028
Joerg Roedel05f92db2009-05-12 09:52:46 +02001029static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001030{
1031 if (iommu->int_enabled)
1032 return 0;
1033
Joerg Roedeld91cecd2009-05-04 18:51:00 +02001034 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001035 return iommu_setup_msi(iommu);
1036
1037 return 1;
1038}
1039
1040/****************************************************************************
1041 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001042 * The next functions belong to the third pass of parsing the ACPI
1043 * table. In this last pass the memory mapping requirements are
1044 * gathered (like exclusion and unity mapping reanges).
1045 *
1046 ****************************************************************************/
1047
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001048static void __init free_unity_maps(void)
1049{
1050 struct unity_map_entry *entry, *next;
1051
1052 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1053 list_del(&entry->list);
1054 kfree(entry);
1055 }
1056}
1057
Joerg Roedelb65233a2008-07-11 17:14:21 +02001058/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001059static int __init init_exclusion_range(struct ivmd_header *m)
1060{
1061 int i;
1062
1063 switch (m->type) {
1064 case ACPI_IVMD_TYPE:
1065 set_device_exclusion_range(m->devid, m);
1066 break;
1067 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001068 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001069 set_device_exclusion_range(i, m);
1070 break;
1071 case ACPI_IVMD_TYPE_RANGE:
1072 for (i = m->devid; i <= m->aux; ++i)
1073 set_device_exclusion_range(i, m);
1074 break;
1075 default:
1076 break;
1077 }
1078
1079 return 0;
1080}
1081
Joerg Roedelb65233a2008-07-11 17:14:21 +02001082/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001083static int __init init_unity_map_range(struct ivmd_header *m)
1084{
1085 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +02001086 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001087
1088 e = kzalloc(sizeof(*e), GFP_KERNEL);
1089 if (e == NULL)
1090 return -ENOMEM;
1091
1092 switch (m->type) {
1093 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001094 kfree(e);
1095 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001096 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001097 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001098 e->devid_start = e->devid_end = m->devid;
1099 break;
1100 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001101 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001102 e->devid_start = 0;
1103 e->devid_end = amd_iommu_last_bdf;
1104 break;
1105 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001106 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001107 e->devid_start = m->devid;
1108 e->devid_end = m->aux;
1109 break;
1110 }
1111 e->address_start = PAGE_ALIGN(m->range_start);
1112 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1113 e->prot = m->flags >> 1;
1114
Joerg Roedel02acc432009-05-20 16:24:21 +02001115 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1116 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1117 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1118 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1119 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1120 e->address_start, e->address_end, m->flags);
1121
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001122 list_add_tail(&e->list, &amd_iommu_unity_map);
1123
1124 return 0;
1125}
1126
Joerg Roedelb65233a2008-07-11 17:14:21 +02001127/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001128static int __init init_memory_definitions(struct acpi_table_header *table)
1129{
1130 u8 *p = (u8 *)table, *end = (u8 *)table;
1131 struct ivmd_header *m;
1132
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001133 end += table->length;
1134 p += IVRS_HEADER_LENGTH;
1135
1136 while (p < end) {
1137 m = (struct ivmd_header *)p;
1138 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1139 init_exclusion_range(m);
1140 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1141 init_unity_map_range(m);
1142
1143 p += m->length;
1144 }
1145
1146 return 0;
1147}
1148
Joerg Roedelb65233a2008-07-11 17:14:21 +02001149/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001150 * Init the device table to not allow DMA access for devices and
1151 * suppress all page faults
1152 */
1153static void init_device_table(void)
1154{
1155 u16 devid;
1156
1157 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1158 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1159 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001160 }
1161}
1162
Joerg Roedele9bf5192010-09-20 14:33:07 +02001163static void iommu_init_flags(struct amd_iommu *iommu)
1164{
1165 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1166 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1167 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1168
1169 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1170 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1171 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1172
1173 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1174 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1175 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1176
1177 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1178 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1179 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1180
1181 /*
1182 * make IOMMU memory accesses cache coherent
1183 */
1184 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1185}
1186
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001187static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001188{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001189 int i, j;
1190 u32 ioc_feature_control;
1191 struct pci_dev *pdev = NULL;
1192
1193 /* RD890 BIOSes may not have completely reconfigured the iommu */
1194 if (!is_rd890_iommu(iommu->dev))
1195 return;
1196
1197 /*
1198 * First, we need to ensure that the iommu is enabled. This is
1199 * controlled by a register in the northbridge
1200 */
1201 pdev = pci_get_bus_and_slot(iommu->dev->bus->number, PCI_DEVFN(0, 0));
1202
1203 if (!pdev)
1204 return;
1205
1206 /* Select Northbridge indirect register 0x75 and enable writing */
1207 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1208 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1209
1210 /* Enable the iommu */
1211 if (!(ioc_feature_control & 0x1))
1212 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1213
1214 pci_dev_put(pdev);
1215
1216 /* Restore the iommu BAR */
1217 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1218 iommu->stored_addr_lo);
1219 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1220 iommu->stored_addr_hi);
1221
1222 /* Restore the l1 indirect regs for each of the 6 l1s */
1223 for (i = 0; i < 6; i++)
1224 for (j = 0; j < 0x12; j++)
1225 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1226
1227 /* Restore the l2 indirect regs */
1228 for (i = 0; i < 0x83; i++)
1229 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1230
1231 /* Lock PCI setup registers */
1232 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1233 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001234}
1235
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001236/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001237 * This function finally enables all IOMMUs found in the system after
1238 * they have been initialized
1239 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001240static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001241{
1242 struct amd_iommu *iommu;
1243
Joerg Roedel3bd22172009-05-04 15:06:20 +02001244 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001245 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001246 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001247 iommu_set_device_table(iommu);
1248 iommu_enable_command_buffer(iommu);
1249 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001250 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001251 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001252 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001253 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001254 }
1255}
1256
Joerg Roedel92ac4322009-05-19 19:06:27 +02001257static void disable_iommus(void)
1258{
1259 struct amd_iommu *iommu;
1260
1261 for_each_iommu(iommu)
1262 iommu_disable(iommu);
1263}
1264
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001265/*
1266 * Suspend/Resume support
1267 * disable suspend until real resume implemented
1268 */
1269
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001270static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001271{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001272 struct amd_iommu *iommu;
1273
1274 for_each_iommu(iommu)
1275 iommu_apply_resume_quirks(iommu);
1276
Joerg Roedel736501e2009-05-12 09:56:12 +02001277 /* re-load the hardware */
1278 enable_iommus();
1279
1280 /*
1281 * we have to flush after the IOMMUs are enabled because a
1282 * disabled IOMMU will never execute the commands we send
1283 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001284 for_each_iommu(iommu)
1285 iommu_flush_all_caches(iommu);
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001286}
1287
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001288static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001289{
Joerg Roedel736501e2009-05-12 09:56:12 +02001290 /* disable IOMMUs to go out of the way for BIOS */
1291 disable_iommus();
1292
1293 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001294}
1295
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001296static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001297 .suspend = amd_iommu_suspend,
1298 .resume = amd_iommu_resume,
1299};
1300
Joerg Roedelb65233a2008-07-11 17:14:21 +02001301/*
1302 * This is the core init function for AMD IOMMU hardware in the system.
1303 * This function is called from the generic x86 DMA layer initialization
1304 * code.
1305 *
1306 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1307 * three times:
1308 *
1309 * 1 pass) Find the highest PCI device id the driver has to handle.
1310 * Upon this information the size of the data structures is
1311 * determined that needs to be allocated.
1312 *
1313 * 2 pass) Initialize the data structures just allocated with the
1314 * information in the ACPI table about available AMD IOMMUs
1315 * in the system. It also maps the PCI devices in the
1316 * system to specific IOMMUs
1317 *
1318 * 3 pass) After the basic data structures are allocated and
1319 * initialized we update them with information about memory
1320 * remapping requirements parsed out of the ACPI table in
1321 * this last pass.
1322 *
1323 * After that the hardware is initialized and ready to go. In the last
1324 * step we do some Linux specific things like registering the driver in
1325 * the dma_ops interface and initializing the suspend/resume support
1326 * functions. Finally it prints some information about AMD IOMMUs and
1327 * the driver state and enables the hardware.
1328 */
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001329static int __init amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001330{
1331 int i, ret = 0;
1332
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001333 /*
1334 * First parse ACPI tables to find the largest Bus/Dev/Func
1335 * we need to handle. Upon this information the shared data
1336 * structures for the IOMMUs in the system will be allocated
1337 */
1338 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1339 return -ENODEV;
1340
Joerg Roedel3551a702010-03-01 13:52:19 +01001341 ret = amd_iommu_init_err;
1342 if (ret)
1343 goto out;
1344
Joerg Roedelc5714842008-07-11 17:14:25 +02001345 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1346 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1347 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001348
1349 ret = -ENOMEM;
1350
1351 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001352 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001353 get_order(dev_table_size));
1354 if (amd_iommu_dev_table == NULL)
1355 goto out;
1356
1357 /*
1358 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1359 * IOMMU see for that device
1360 */
1361 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1362 get_order(alias_table_size));
1363 if (amd_iommu_alias_table == NULL)
1364 goto free;
1365
1366 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001367 amd_iommu_rlookup_table = (void *)__get_free_pages(
1368 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001369 get_order(rlookup_table_size));
1370 if (amd_iommu_rlookup_table == NULL)
1371 goto free;
1372
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001373 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1374 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001375 get_order(MAX_DOMAIN_ID/8));
1376 if (amd_iommu_pd_alloc_bitmap == NULL)
1377 goto free;
1378
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001379 /* init the device table */
1380 init_device_table();
1381
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001382 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001383 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001384 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001385 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001386 amd_iommu_alias_table[i] = i;
1387
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001388 /*
1389 * never allocate domain 0 because its used as the non-allocated and
1390 * error value placeholder
1391 */
1392 amd_iommu_pd_alloc_bitmap[0] = 1;
1393
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001394 spin_lock_init(&amd_iommu_pd_lock);
1395
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001396 /*
1397 * now the data structures are allocated and basically initialized
1398 * start the real acpi table scan
1399 */
1400 ret = -ENODEV;
1401 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1402 goto free;
1403
Joerg Roedel3551a702010-03-01 13:52:19 +01001404 if (amd_iommu_init_err) {
1405 ret = amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +01001406 goto free;
Joerg Roedel3551a702010-03-01 13:52:19 +01001407 }
Joerg Roedel0f764802009-12-21 15:51:23 +01001408
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001409 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1410 goto free;
1411
Joerg Roedel3551a702010-03-01 13:52:19 +01001412 if (amd_iommu_init_err) {
1413 ret = amd_iommu_init_err;
1414 goto free;
1415 }
1416
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001417 ret = amd_iommu_init_devices();
1418 if (ret)
1419 goto free;
1420
Chris Wright75f66532010-04-02 18:27:52 -07001421 enable_iommus();
1422
Joerg Roedel4751a952009-09-01 15:53:54 +02001423 if (iommu_pass_through)
1424 ret = amd_iommu_init_passthrough();
1425 else
1426 ret = amd_iommu_init_dma_ops();
Joerg Roedelf5325092010-01-22 17:44:35 +01001427
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001428 if (ret)
Joerg Roedele82752d2010-05-28 14:26:48 +02001429 goto free_disable;
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001430
Joerg Roedelf5325092010-01-22 17:44:35 +01001431 amd_iommu_init_api();
1432
Joerg Roedel8638c492009-12-10 11:12:25 +01001433 amd_iommu_init_notifier();
1434
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001435 register_syscore_ops(&amd_iommu_syscore_ops);
1436
Joerg Roedel4751a952009-09-01 15:53:54 +02001437 if (iommu_pass_through)
1438 goto out;
1439
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001440 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001441 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001442 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001443 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001444
FUJITA Tomonori338bac52009-10-27 16:34:44 +09001445 x86_platform.iommu_shutdown = disable_iommus;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001446out:
1447 return ret;
1448
Joerg Roedele82752d2010-05-28 14:26:48 +02001449free_disable:
Chris Wright75f66532010-04-02 18:27:52 -07001450 disable_iommus();
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001451
Joerg Roedele82752d2010-05-28 14:26:48 +02001452free:
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001453 amd_iommu_uninit_devices();
1454
Joerg Roedeld58befd2008-09-17 12:19:58 +02001455 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1456 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001457
Joerg Roedel9a836de2008-07-11 17:14:26 +02001458 free_pages((unsigned long)amd_iommu_rlookup_table,
1459 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001460
Joerg Roedel9a836de2008-07-11 17:14:26 +02001461 free_pages((unsigned long)amd_iommu_alias_table,
1462 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001463
Joerg Roedel9a836de2008-07-11 17:14:26 +02001464 free_pages((unsigned long)amd_iommu_dev_table,
1465 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001466
1467 free_iommu_all();
1468
1469 free_unity_maps();
1470
Joerg Roedeld7f07762010-05-31 15:05:20 +02001471#ifdef CONFIG_GART_IOMMU
1472 /*
1473 * We failed to initialize the AMD IOMMU - try fallback to GART
1474 * if possible.
1475 */
1476 gart_iommu_init();
1477
1478#endif
1479
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001480 goto out;
1481}
1482
Joerg Roedelb65233a2008-07-11 17:14:21 +02001483/****************************************************************************
1484 *
1485 * Early detect code. This code runs at IOMMU detection time in the DMA
1486 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1487 * IOMMUs
1488 *
1489 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001490static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1491{
1492 return 0;
1493}
1494
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001495int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02001496{
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001497 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001498 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001499
Joerg Roedela5235722010-05-11 17:12:33 +02001500 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001501 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02001502
Joerg Roedelae7877d2008-06-26 21:27:51 +02001503 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1504 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001505 amd_iommu_detected = 1;
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001506 x86_init.iommu.iommu_init = amd_iommu_init;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08001507
Chris Wright5d990b62009-12-04 12:15:21 -08001508 /* Make sure ACS will be enabled */
1509 pci_request_acs();
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001510 return 1;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001511 }
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001512 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001513}
1514
Joerg Roedelb65233a2008-07-11 17:14:21 +02001515/****************************************************************************
1516 *
1517 * Parsing functions for the AMD IOMMU specific kernel command line
1518 * options.
1519 *
1520 ****************************************************************************/
1521
Joerg Roedelfefda112009-05-20 12:21:42 +02001522static int __init parse_amd_iommu_dump(char *str)
1523{
1524 amd_iommu_dump = true;
1525
1526 return 1;
1527}
1528
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001529static int __init parse_amd_iommu_options(char *str)
1530{
1531 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01001532 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001533 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02001534 if (strncmp(str, "off", 3) == 0)
1535 amd_iommu_disabled = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001536 }
1537
1538 return 1;
1539}
1540
Joerg Roedelfefda112009-05-20 12:21:42 +02001541__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001542__setup("amd_iommu=", parse_amd_iommu_options);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04001543
1544IOMMU_INIT_FINISH(amd_iommu_detect,
1545 gart_iommu_hole_init,
1546 0,
1547 0);