blob: d1e5067852d414beb0d0060b9bc073ae72554c9b [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedel400a28a2011-11-28 15:11:02 +010028#include <linux/export.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020029#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090030#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010031#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090032#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040033#include <asm/iommu_table.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034
35#include "amd_iommu_proto.h"
36#include "amd_iommu_types.h"
37
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020038/*
39 * definitions for the ACPI scanning code
40 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020041#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020042
43#define ACPI_IVHD_TYPE 0x10
44#define ACPI_IVMD_TYPE_ALL 0x20
45#define ACPI_IVMD_TYPE 0x21
46#define ACPI_IVMD_TYPE_RANGE 0x22
47
48#define IVHD_DEV_ALL 0x01
49#define IVHD_DEV_SELECT 0x02
50#define IVHD_DEV_SELECT_RANGE_START 0x03
51#define IVHD_DEV_RANGE_END 0x04
52#define IVHD_DEV_ALIAS 0x42
53#define IVHD_DEV_ALIAS_RANGE 0x43
54#define IVHD_DEV_EXT_SELECT 0x46
55#define IVHD_DEV_EXT_SELECT_RANGE 0x47
56
Joerg Roedel6da73422009-05-04 11:44:38 +020057#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
58#define IVHD_FLAG_PASSPW_EN_MASK 0x02
59#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
60#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020061
62#define IVMD_FLAG_EXCL_RANGE 0x08
63#define IVMD_FLAG_UNITY_MAP 0x01
64
65#define ACPI_DEVFLAG_INITPASS 0x01
66#define ACPI_DEVFLAG_EXTINT 0x02
67#define ACPI_DEVFLAG_NMI 0x04
68#define ACPI_DEVFLAG_SYSMGT1 0x10
69#define ACPI_DEVFLAG_SYSMGT2 0x20
70#define ACPI_DEVFLAG_LINT0 0x40
71#define ACPI_DEVFLAG_LINT1 0x80
72#define ACPI_DEVFLAG_ATSDIS 0x10000000
73
Joerg Roedelb65233a2008-07-11 17:14:21 +020074/*
75 * ACPI table definitions
76 *
77 * These data structures are laid over the table to parse the important values
78 * out of it.
79 */
80
81/*
82 * structure describing one IOMMU in the ACPI table. Typically followed by one
83 * or more ivhd_entrys.
84 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020085struct ivhd_header {
86 u8 type;
87 u8 flags;
88 u16 length;
89 u16 devid;
90 u16 cap_ptr;
91 u64 mmio_phys;
92 u16 pci_seg;
93 u16 info;
94 u32 reserved;
95} __attribute__((packed));
96
Joerg Roedelb65233a2008-07-11 17:14:21 +020097/*
98 * A device entry describing which devices a specific IOMMU translates and
99 * which requestor ids they use.
100 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200101struct ivhd_entry {
102 u8 type;
103 u16 devid;
104 u8 flags;
105 u32 ext;
106} __attribute__((packed));
107
Joerg Roedelb65233a2008-07-11 17:14:21 +0200108/*
109 * An AMD IOMMU memory definition structure. It defines things like exclusion
110 * ranges for devices and regions that should be unity mapped.
111 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200112struct ivmd_header {
113 u8 type;
114 u8 flags;
115 u16 length;
116 u16 devid;
117 u16 aux;
118 u64 resv;
119 u64 range_start;
120 u64 range_length;
121} __attribute__((packed));
122
Joerg Roedelfefda112009-05-20 12:21:42 +0200123bool amd_iommu_dump;
124
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200125static int __initdata amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200126static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200127
Joerg Roedelb65233a2008-07-11 17:14:21 +0200128u16 amd_iommu_last_bdf; /* largest PCI device id we have
129 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200130LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200131 we find in ACPI */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900132bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200133
Joerg Roedel2e228472008-07-11 17:14:31 +0200134LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200135 system */
136
Joerg Roedelbb527772009-11-20 14:31:51 +0100137/* Array to assign indices to IOMMUs*/
138struct amd_iommu *amd_iommus[MAX_IOMMUS];
139int amd_iommus_present;
140
Joerg Roedel318afd42009-11-23 18:32:38 +0100141/* IOMMUs have a non-present cache? */
142bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200143bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100144
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100145u32 amd_iommu_max_pasids __read_mostly = ~0;
146
Joerg Roedel400a28a2011-11-28 15:11:02 +0100147bool amd_iommu_v2_present __read_mostly;
148
Joerg Roedelb65233a2008-07-11 17:14:21 +0200149/*
Joerg Roedel3551a702010-03-01 13:52:19 +0100150 * The ACPI table parsing functions set this variable on an error
Joerg Roedel0f764802009-12-21 15:51:23 +0100151 */
Joerg Roedel3551a702010-03-01 13:52:19 +0100152static int __initdata amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +0100153
154/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100155 * List of protection domains - used during resume
156 */
157LIST_HEAD(amd_iommu_pd_list);
158spinlock_t amd_iommu_pd_lock;
159
160/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200161 * Pointer to the device table which is shared by all AMD IOMMUs
162 * it is indexed by the PCI device id or the HT unit id and contains
163 * information about the domain the device belongs to as well as the
164 * page table root pointer.
165 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200166struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200167
168/*
169 * The alias table is a driver specific data structure which contains the
170 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
171 * More than one device can share the same requestor id.
172 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200173u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200174
175/*
176 * The rlookup table is used to find the IOMMU which is responsible
177 * for a specific device. It is also indexed by the PCI device id.
178 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200179struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200180
181/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200182 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
183 * to know which ones are already in use.
184 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200185unsigned long *amd_iommu_pd_alloc_bitmap;
186
Joerg Roedelb65233a2008-07-11 17:14:21 +0200187static u32 dev_table_size; /* size of the device table */
188static u32 alias_table_size; /* size of the alias table */
189static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200190
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200191/*
192 * This function flushes all internal caches of
193 * the IOMMU used by this driver.
194 */
195extern void iommu_flush_all_caches(struct amd_iommu *iommu);
196
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200197static inline void update_last_devid(u16 devid)
198{
199 if (devid > amd_iommu_last_bdf)
200 amd_iommu_last_bdf = devid;
201}
202
Joerg Roedelc5714842008-07-11 17:14:25 +0200203static inline unsigned long tbl_size(int entry_size)
204{
205 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100206 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200207
208 return 1UL << shift;
209}
210
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400211/* Access to l1 and l2 indexed register spaces */
212
213static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
214{
215 u32 val;
216
217 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
218 pci_read_config_dword(iommu->dev, 0xfc, &val);
219 return val;
220}
221
222static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
223{
224 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
225 pci_write_config_dword(iommu->dev, 0xfc, val);
226 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
227}
228
229static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
230{
231 u32 val;
232
233 pci_write_config_dword(iommu->dev, 0xf0, address);
234 pci_read_config_dword(iommu->dev, 0xf4, &val);
235 return val;
236}
237
238static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
239{
240 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
241 pci_write_config_dword(iommu->dev, 0xf4, val);
242}
243
Joerg Roedelb65233a2008-07-11 17:14:21 +0200244/****************************************************************************
245 *
246 * AMD IOMMU MMIO register space handling functions
247 *
248 * These functions are used to program the IOMMU device registers in
249 * MMIO space required for that driver.
250 *
251 ****************************************************************************/
252
253/*
254 * This function set the exclusion range in the IOMMU. DMA accesses to the
255 * exclusion range are passed through untranslated
256 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200257static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200258{
259 u64 start = iommu->exclusion_start & PAGE_MASK;
260 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
261 u64 entry;
262
263 if (!iommu->exclusion_start)
264 return;
265
266 entry = start | MMIO_EXCL_ENABLE_MASK;
267 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
268 &entry, sizeof(entry));
269
270 entry = limit;
271 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
272 &entry, sizeof(entry));
273}
274
Joerg Roedelb65233a2008-07-11 17:14:21 +0200275/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200276static void __init iommu_set_device_table(struct amd_iommu *iommu)
277{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200278 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200279
280 BUG_ON(iommu->mmio_base == NULL);
281
282 entry = virt_to_phys(amd_iommu_dev_table);
283 entry |= (dev_table_size >> 12) - 1;
284 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
285 &entry, sizeof(entry));
286}
287
Joerg Roedelb65233a2008-07-11 17:14:21 +0200288/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200289static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200290{
291 u32 ctrl;
292
293 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
294 ctrl |= (1 << bit);
295 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
296}
297
Joerg Roedelca0207112009-10-28 18:02:26 +0100298static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200299{
300 u32 ctrl;
301
Joerg Roedel199d0d52008-09-17 16:45:59 +0200302 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200303 ctrl &= ~(1 << bit);
304 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
305}
306
Joerg Roedelb65233a2008-07-11 17:14:21 +0200307/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200308static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200309{
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200310 static const char * const feat_str[] = {
311 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
312 "IA", "GA", "HE", "PC", NULL
313 };
314 int i;
315
316 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100317 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200318
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200319 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
320 printk(KERN_CONT " extended features: ");
321 for (i = 0; feat_str[i]; ++i)
322 if (iommu_feature(iommu, (1ULL << i)))
323 printk(KERN_CONT " %s", feat_str[i]);
324 }
325 printk(KERN_CONT "\n");
326
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200327 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200328}
329
Joerg Roedel92ac4322009-05-19 19:06:27 +0200330static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200331{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200332 /* Disable command buffer */
333 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
334
335 /* Disable event logging and event interrupts */
336 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
337 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
338
339 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200340 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200341}
342
Joerg Roedelb65233a2008-07-11 17:14:21 +0200343/*
344 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
345 * the system has one.
346 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200347static u8 * __init iommu_map_mmio_space(u64 address)
348{
349 u8 *ret;
350
Joerg Roedele82752d2010-05-28 14:26:48 +0200351 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
352 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
353 address);
354 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200355 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200356 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200357
358 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
359 if (ret != NULL)
360 return ret;
361
362 release_mem_region(address, MMIO_REGION_LENGTH);
363
364 return NULL;
365}
366
367static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
368{
369 if (iommu->mmio_base)
370 iounmap(iommu->mmio_base);
371 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
372}
373
Joerg Roedelb65233a2008-07-11 17:14:21 +0200374/****************************************************************************
375 *
376 * The functions below belong to the first pass of AMD IOMMU ACPI table
377 * parsing. In this pass we try to find out the highest device id this
378 * code has to handle. Upon this information the size of the shared data
379 * structures is determined later.
380 *
381 ****************************************************************************/
382
383/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200384 * This function calculates the length of a given IVHD entry
385 */
386static inline int ivhd_entry_length(u8 *ivhd)
387{
388 return 0x04 << (*ivhd >> 6);
389}
390
391/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200392 * This function reads the last device id the IOMMU has to handle from the PCI
393 * capability header for this IOMMU
394 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200395static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
396{
397 u32 cap;
398
399 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200400 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200401
402 return 0;
403}
404
Joerg Roedelb65233a2008-07-11 17:14:21 +0200405/*
406 * After reading the highest device id from the IOMMU PCI capability header
407 * this function looks if there is a higher device id defined in the ACPI table
408 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200409static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
410{
411 u8 *p = (void *)h, *end = (void *)h;
412 struct ivhd_entry *dev;
413
414 p += sizeof(*h);
415 end += h->length;
416
417 find_last_devid_on_pci(PCI_BUS(h->devid),
418 PCI_SLOT(h->devid),
419 PCI_FUNC(h->devid),
420 h->cap_ptr);
421
422 while (p < end) {
423 dev = (struct ivhd_entry *)p;
424 switch (dev->type) {
425 case IVHD_DEV_SELECT:
426 case IVHD_DEV_RANGE_END:
427 case IVHD_DEV_ALIAS:
428 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200429 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200430 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200431 break;
432 default:
433 break;
434 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200435 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200436 }
437
438 WARN_ON(p != end);
439
440 return 0;
441}
442
Joerg Roedelb65233a2008-07-11 17:14:21 +0200443/*
444 * Iterate over all IVHD entries in the ACPI table and find the highest device
445 * id which we need to handle. This is the first of three functions which parse
446 * the ACPI table. So we check the checksum here.
447 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200448static int __init find_last_devid_acpi(struct acpi_table_header *table)
449{
450 int i;
451 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
452 struct ivhd_header *h;
453
454 /*
455 * Validate checksum here so we don't need to do it when
456 * we actually parse the table
457 */
458 for (i = 0; i < table->length; ++i)
459 checksum += p[i];
Joerg Roedel3551a702010-03-01 13:52:19 +0100460 if (checksum != 0) {
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200461 /* ACPI table corrupt */
Joerg Roedel3551a702010-03-01 13:52:19 +0100462 amd_iommu_init_err = -ENODEV;
463 return 0;
464 }
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200465
466 p += IVRS_HEADER_LENGTH;
467
468 end += table->length;
469 while (p < end) {
470 h = (struct ivhd_header *)p;
471 switch (h->type) {
472 case ACPI_IVHD_TYPE:
473 find_last_devid_from_ivhd(h);
474 break;
475 default:
476 break;
477 }
478 p += h->length;
479 }
480 WARN_ON(p != end);
481
482 return 0;
483}
484
Joerg Roedelb65233a2008-07-11 17:14:21 +0200485/****************************************************************************
486 *
487 * The following functions belong the the code path which parses the ACPI table
488 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
489 * data structures, initialize the device/alias/rlookup table and also
490 * basically initialize the hardware.
491 *
492 ****************************************************************************/
493
494/*
495 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
496 * write commands to that buffer later and the IOMMU will execute them
497 * asynchronously
498 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200499static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
500{
Joerg Roedeld0312b212008-07-11 17:14:29 +0200501 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200502 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200503
504 if (cmd_buf == NULL)
505 return NULL;
506
Chris Wright549c90dc2010-04-02 18:27:53 -0700507 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200508
Joerg Roedel58492e12009-05-04 18:41:16 +0200509 return cmd_buf;
510}
511
512/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200513 * This function resets the command buffer if the IOMMU stopped fetching
514 * commands from it.
515 */
516void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
517{
518 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
519
520 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
521 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
522
523 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
524}
525
526/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200527 * This function writes the command buffer address to the hardware and
528 * enables it.
529 */
530static void iommu_enable_command_buffer(struct amd_iommu *iommu)
531{
532 u64 entry;
533
534 BUG_ON(iommu->cmd_buf == NULL);
535
536 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200537 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200538
Joerg Roedelb36ca912008-06-26 21:27:45 +0200539 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200540 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200541
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200542 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90dc2010-04-02 18:27:53 -0700543 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200544}
545
546static void __init free_command_buffer(struct amd_iommu *iommu)
547{
Joerg Roedel23c17132008-09-17 17:18:17 +0200548 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90dc2010-04-02 18:27:53 -0700549 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200550}
551
Joerg Roedel335503e2008-09-05 14:29:07 +0200552/* allocates the memory where the IOMMU will log its events to */
553static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
554{
Joerg Roedel335503e2008-09-05 14:29:07 +0200555 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
556 get_order(EVT_BUFFER_SIZE));
557
558 if (iommu->evt_buf == NULL)
559 return NULL;
560
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200561 iommu->evt_buf_size = EVT_BUFFER_SIZE;
562
Joerg Roedel58492e12009-05-04 18:41:16 +0200563 return iommu->evt_buf;
564}
565
566static void iommu_enable_event_buffer(struct amd_iommu *iommu)
567{
568 u64 entry;
569
570 BUG_ON(iommu->evt_buf == NULL);
571
Joerg Roedel335503e2008-09-05 14:29:07 +0200572 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200573
Joerg Roedel335503e2008-09-05 14:29:07 +0200574 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
575 &entry, sizeof(entry));
576
Joerg Roedel090672072009-06-15 16:06:48 +0200577 /* set head and tail to zero manually */
578 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
579 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
580
Joerg Roedel58492e12009-05-04 18:41:16 +0200581 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200582}
583
584static void __init free_event_buffer(struct amd_iommu *iommu)
585{
586 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
587}
588
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100589/* allocates the memory where the IOMMU will log its events to */
590static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
591{
592 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
593 get_order(PPR_LOG_SIZE));
594
595 if (iommu->ppr_log == NULL)
596 return NULL;
597
598 return iommu->ppr_log;
599}
600
601static void iommu_enable_ppr_log(struct amd_iommu *iommu)
602{
603 u64 entry;
604
605 if (iommu->ppr_log == NULL)
606 return;
607
608 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
609
610 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
611 &entry, sizeof(entry));
612
613 /* set head and tail to zero manually */
614 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
615 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
616
617 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
618 iommu_feature_enable(iommu, CONTROL_PPR_EN);
619}
620
621static void __init free_ppr_log(struct amd_iommu *iommu)
622{
623 if (iommu->ppr_log == NULL)
624 return;
625
626 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
627}
628
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100629static void iommu_enable_gt(struct amd_iommu *iommu)
630{
631 if (!iommu_feature(iommu, FEATURE_GT))
632 return;
633
634 iommu_feature_enable(iommu, CONTROL_GT_EN);
635}
636
Joerg Roedelb65233a2008-07-11 17:14:21 +0200637/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200638static void set_dev_entry_bit(u16 devid, u8 bit)
639{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100640 int i = (bit >> 6) & 0x03;
641 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200642
Joerg Roedelee6c2862011-11-09 12:06:03 +0100643 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200644}
645
Joerg Roedelc5cca142009-10-09 18:31:20 +0200646static int get_dev_entry_bit(u16 devid, u8 bit)
647{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100648 int i = (bit >> 6) & 0x03;
649 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200650
Joerg Roedelee6c2862011-11-09 12:06:03 +0100651 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200652}
653
654
655void amd_iommu_apply_erratum_63(u16 devid)
656{
657 int sysmgt;
658
659 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
660 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
661
662 if (sysmgt == 0x01)
663 set_dev_entry_bit(devid, DEV_ENTRY_IW);
664}
665
Joerg Roedel5ff47892008-07-14 20:11:18 +0200666/* Writes the specific IOMMU for a device into the rlookup table */
667static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
668{
669 amd_iommu_rlookup_table[devid] = iommu;
670}
671
Joerg Roedelb65233a2008-07-11 17:14:21 +0200672/*
673 * This function takes the device specific flags read from the ACPI
674 * table and sets up the device table entry with that information
675 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200676static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
677 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200678{
679 if (flags & ACPI_DEVFLAG_INITPASS)
680 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
681 if (flags & ACPI_DEVFLAG_EXTINT)
682 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
683 if (flags & ACPI_DEVFLAG_NMI)
684 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
685 if (flags & ACPI_DEVFLAG_SYSMGT1)
686 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
687 if (flags & ACPI_DEVFLAG_SYSMGT2)
688 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
689 if (flags & ACPI_DEVFLAG_LINT0)
690 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
691 if (flags & ACPI_DEVFLAG_LINT1)
692 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200693
Joerg Roedelc5cca142009-10-09 18:31:20 +0200694 amd_iommu_apply_erratum_63(devid);
695
Joerg Roedel5ff47892008-07-14 20:11:18 +0200696 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200697}
698
Joerg Roedelb65233a2008-07-11 17:14:21 +0200699/*
700 * Reads the device exclusion range from ACPI and initialize IOMMU with
701 * it
702 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200703static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
704{
705 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
706
707 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
708 return;
709
710 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200711 /*
712 * We only can configure exclusion ranges per IOMMU, not
713 * per device. But we can enable the exclusion range per
714 * device. This is done here
715 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200716 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
717 iommu->exclusion_start = m->range_start;
718 iommu->exclusion_length = m->range_length;
719 }
720}
721
Joerg Roedelb65233a2008-07-11 17:14:21 +0200722/*
723 * This function reads some important data from the IOMMU PCI space and
724 * initializes the driver data structure with it. It reads the hardware
725 * capabilities and the first/last device entries
726 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200727static void __init init_iommu_from_pci(struct amd_iommu *iommu)
728{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200729 int cap_ptr = iommu->cap_ptr;
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200730 u32 range, misc, low, high;
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400731 int i, j;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200732
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200733 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
734 &iommu->cap);
735 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
736 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200737 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
738 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200739
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200740 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
741 MMIO_GET_FD(range));
742 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
743 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200744 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel4c894f42010-09-23 15:15:19 +0200745
Joerg Roedel60f723b2011-04-05 12:50:24 +0200746 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
747 amd_iommu_iotlb_sup = false;
748
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200749 /* read extended feature bits */
750 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
751 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
752
753 iommu->features = ((u64)high << 32) | low;
754
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100755 if (iommu_feature(iommu, FEATURE_GT)) {
756 u32 pasids;
757 u64 shift;
758
759 shift = iommu->features & FEATURE_PASID_MASK;
760 shift >>= FEATURE_PASID_SHIFT;
761 pasids = (1 << shift);
762
763 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
764 }
765
Joerg Roedel400a28a2011-11-28 15:11:02 +0100766 if (iommu_feature(iommu, FEATURE_GT) &&
767 iommu_feature(iommu, FEATURE_PPR)) {
768 iommu->is_iommu_v2 = true;
769 amd_iommu_v2_present = true;
770 }
771
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400772 if (!is_rd890_iommu(iommu->dev))
773 return;
774
775 /*
776 * Some rd890 systems may not be fully reconfigured by the BIOS, so
777 * it's necessary for us to store this information so it can be
778 * reprogrammed on resume
779 */
780
781 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
782 &iommu->stored_addr_lo);
783 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
784 &iommu->stored_addr_hi);
785
786 /* Low bit locks writes to configuration space */
787 iommu->stored_addr_lo &= ~1;
788
789 for (i = 0; i < 6; i++)
790 for (j = 0; j < 0x12; j++)
791 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
792
793 for (i = 0; i < 0x83; i++)
794 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200795}
796
Joerg Roedelb65233a2008-07-11 17:14:21 +0200797/*
798 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
799 * initializes the hardware and our data structures with it.
800 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200801static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
802 struct ivhd_header *h)
803{
804 u8 *p = (u8 *)h;
805 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200806 u16 devid = 0, devid_start = 0, devid_to = 0;
807 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200808 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200809 struct ivhd_entry *e;
810
811 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200812 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200813 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200814 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200815
816 /*
817 * Done. Now parse the device entries
818 */
819 p += sizeof(struct ivhd_header);
820 end += h->length;
821
Joerg Roedel42a698f2009-05-20 15:41:28 +0200822
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200823 while (p < end) {
824 e = (struct ivhd_entry *)p;
825 switch (e->type) {
826 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200827
828 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
829 " last device %02x:%02x.%x flags: %02x\n",
830 PCI_BUS(iommu->first_device),
831 PCI_SLOT(iommu->first_device),
832 PCI_FUNC(iommu->first_device),
833 PCI_BUS(iommu->last_device),
834 PCI_SLOT(iommu->last_device),
835 PCI_FUNC(iommu->last_device),
836 e->flags);
837
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200838 for (dev_i = iommu->first_device;
839 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200840 set_dev_entry_from_acpi(iommu, dev_i,
841 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200842 break;
843 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200844
845 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
846 "flags: %02x\n",
847 PCI_BUS(e->devid),
848 PCI_SLOT(e->devid),
849 PCI_FUNC(e->devid),
850 e->flags);
851
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200852 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200853 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200854 break;
855 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200856
857 DUMP_printk(" DEV_SELECT_RANGE_START\t "
858 "devid: %02x:%02x.%x flags: %02x\n",
859 PCI_BUS(e->devid),
860 PCI_SLOT(e->devid),
861 PCI_FUNC(e->devid),
862 e->flags);
863
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200864 devid_start = e->devid;
865 flags = e->flags;
866 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200867 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200868 break;
869 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200870
871 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
872 "flags: %02x devid_to: %02x:%02x.%x\n",
873 PCI_BUS(e->devid),
874 PCI_SLOT(e->devid),
875 PCI_FUNC(e->devid),
876 e->flags,
877 PCI_BUS(e->ext >> 8),
878 PCI_SLOT(e->ext >> 8),
879 PCI_FUNC(e->ext >> 8));
880
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200881 devid = e->devid;
882 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200883 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100884 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200885 amd_iommu_alias_table[devid] = devid_to;
886 break;
887 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200888
889 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
890 "devid: %02x:%02x.%x flags: %02x "
891 "devid_to: %02x:%02x.%x\n",
892 PCI_BUS(e->devid),
893 PCI_SLOT(e->devid),
894 PCI_FUNC(e->devid),
895 e->flags,
896 PCI_BUS(e->ext >> 8),
897 PCI_SLOT(e->ext >> 8),
898 PCI_FUNC(e->ext >> 8));
899
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200900 devid_start = e->devid;
901 flags = e->flags;
902 devid_to = e->ext >> 8;
903 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200904 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200905 break;
906 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200907
908 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
909 "flags: %02x ext: %08x\n",
910 PCI_BUS(e->devid),
911 PCI_SLOT(e->devid),
912 PCI_FUNC(e->devid),
913 e->flags, e->ext);
914
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200915 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200916 set_dev_entry_from_acpi(iommu, devid, e->flags,
917 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200918 break;
919 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200920
921 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
922 "%02x:%02x.%x flags: %02x ext: %08x\n",
923 PCI_BUS(e->devid),
924 PCI_SLOT(e->devid),
925 PCI_FUNC(e->devid),
926 e->flags, e->ext);
927
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200928 devid_start = e->devid;
929 flags = e->flags;
930 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200931 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200932 break;
933 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200934
935 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
936 PCI_BUS(e->devid),
937 PCI_SLOT(e->devid),
938 PCI_FUNC(e->devid));
939
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200940 devid = e->devid;
941 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200942 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200943 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200944 set_dev_entry_from_acpi(iommu,
945 devid_to, flags, ext_flags);
946 }
947 set_dev_entry_from_acpi(iommu, dev_i,
948 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200949 }
950 break;
951 default:
952 break;
953 }
954
Joerg Roedelb514e552008-09-17 17:14:27 +0200955 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200956 }
957}
958
Joerg Roedelb65233a2008-07-11 17:14:21 +0200959/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200960static int __init init_iommu_devices(struct amd_iommu *iommu)
961{
Joerg Roedel0de66d52011-06-06 16:04:02 +0200962 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200963
964 for (i = iommu->first_device; i <= iommu->last_device; ++i)
965 set_iommu_for_device(iommu, i);
966
967 return 0;
968}
969
Joerg Roedele47d4022008-06-26 21:27:48 +0200970static void __init free_iommu_one(struct amd_iommu *iommu)
971{
972 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200973 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100974 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200975 iommu_unmap_mmio_space(iommu);
976}
977
978static void __init free_iommu_all(void)
979{
980 struct amd_iommu *iommu, *next;
981
Joerg Roedel3bd22172009-05-04 15:06:20 +0200982 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200983 list_del(&iommu->list);
984 free_iommu_one(iommu);
985 kfree(iommu);
986 }
987}
988
Joerg Roedelb65233a2008-07-11 17:14:21 +0200989/*
990 * This function clues the initialization function for one IOMMU
991 * together and also allocates the command buffer and programs the
992 * hardware. It does NOT enable the IOMMU. This is done afterwards.
993 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200994static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
995{
996 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +0100997
998 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +0200999 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +01001000 iommu->index = amd_iommus_present++;
1001
1002 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1003 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1004 return -ENOSYS;
1005 }
1006
1007 /* Index is fine - add IOMMU to the array */
1008 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001009
1010 /*
1011 * Copy data from ACPI table entry to the iommu struct
1012 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +02001013 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
1014 if (!iommu->dev)
1015 return 1;
1016
Joerg Roedele47d4022008-06-26 21:27:48 +02001017 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001018 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001019 iommu->mmio_phys = h->mmio_phys;
1020 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1021 if (!iommu->mmio_base)
1022 return -ENOMEM;
1023
Joerg Roedele47d4022008-06-26 21:27:48 +02001024 iommu->cmd_buf = alloc_command_buffer(iommu);
1025 if (!iommu->cmd_buf)
1026 return -ENOMEM;
1027
Joerg Roedel335503e2008-09-05 14:29:07 +02001028 iommu->evt_buf = alloc_event_buffer(iommu);
1029 if (!iommu->evt_buf)
1030 return -ENOMEM;
1031
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001032 iommu->int_enabled = false;
1033
Joerg Roedele47d4022008-06-26 21:27:48 +02001034 init_iommu_from_pci(iommu);
1035 init_iommu_from_acpi(iommu, h);
1036 init_iommu_devices(iommu);
1037
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001038 if (iommu_feature(iommu, FEATURE_PPR)) {
1039 iommu->ppr_log = alloc_ppr_log(iommu);
1040 if (!iommu->ppr_log)
1041 return -ENOMEM;
1042 }
1043
Joerg Roedel318afd42009-11-23 18:32:38 +01001044 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1045 amd_iommu_np_cache = true;
1046
Ingo Molnar8a667122008-10-12 15:24:53 +02001047 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +02001048}
1049
Joerg Roedelb65233a2008-07-11 17:14:21 +02001050/*
1051 * Iterates over all IOMMU entries in the ACPI table, allocates the
1052 * IOMMU structure and initializes it with init_iommu_one()
1053 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001054static int __init init_iommu_all(struct acpi_table_header *table)
1055{
1056 u8 *p = (u8 *)table, *end = (u8 *)table;
1057 struct ivhd_header *h;
1058 struct amd_iommu *iommu;
1059 int ret;
1060
Joerg Roedele47d4022008-06-26 21:27:48 +02001061 end += table->length;
1062 p += IVRS_HEADER_LENGTH;
1063
1064 while (p < end) {
1065 h = (struct ivhd_header *)p;
1066 switch (*p) {
1067 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001068
Joerg Roedelae908c22009-09-01 16:52:16 +02001069 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001070 "seg: %d flags: %01x info %04x\n",
1071 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1072 PCI_FUNC(h->devid), h->cap_ptr,
1073 h->pci_seg, h->flags, h->info);
1074 DUMP_printk(" mmio-addr: %016llx\n",
1075 h->mmio_phys);
1076
Joerg Roedele47d4022008-06-26 21:27:48 +02001077 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel3551a702010-03-01 13:52:19 +01001078 if (iommu == NULL) {
1079 amd_iommu_init_err = -ENOMEM;
1080 return 0;
1081 }
1082
Joerg Roedele47d4022008-06-26 21:27:48 +02001083 ret = init_iommu_one(iommu, h);
Joerg Roedel3551a702010-03-01 13:52:19 +01001084 if (ret) {
1085 amd_iommu_init_err = ret;
1086 return 0;
1087 }
Joerg Roedele47d4022008-06-26 21:27:48 +02001088 break;
1089 default:
1090 break;
1091 }
1092 p += h->length;
1093
1094 }
1095 WARN_ON(p != end);
1096
1097 return 0;
1098}
1099
Joerg Roedelb65233a2008-07-11 17:14:21 +02001100/****************************************************************************
1101 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001102 * The following functions initialize the MSI interrupts for all IOMMUs
1103 * in the system. Its a bit challenging because there could be multiple
1104 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1105 * pci_dev.
1106 *
1107 ****************************************************************************/
1108
Joerg Roedel9f800de2009-11-23 12:45:25 +01001109static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001110{
1111 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001112
1113 if (pci_enable_msi(iommu->dev))
1114 return 1;
1115
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001116 r = request_threaded_irq(iommu->dev->irq,
1117 amd_iommu_int_handler,
1118 amd_iommu_int_thread,
1119 0, "AMD-Vi",
1120 iommu->dev);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001121
1122 if (r) {
1123 pci_disable_msi(iommu->dev);
1124 return 1;
1125 }
1126
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001127 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +02001128 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1129
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001130 if (iommu->ppr_log != NULL)
1131 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1132
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001133 return 0;
1134}
1135
Joerg Roedel05f92db2009-05-12 09:52:46 +02001136static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001137{
1138 if (iommu->int_enabled)
1139 return 0;
1140
Joerg Roedeld91cecd2009-05-04 18:51:00 +02001141 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001142 return iommu_setup_msi(iommu);
1143
1144 return 1;
1145}
1146
1147/****************************************************************************
1148 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001149 * The next functions belong to the third pass of parsing the ACPI
1150 * table. In this last pass the memory mapping requirements are
1151 * gathered (like exclusion and unity mapping reanges).
1152 *
1153 ****************************************************************************/
1154
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001155static void __init free_unity_maps(void)
1156{
1157 struct unity_map_entry *entry, *next;
1158
1159 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1160 list_del(&entry->list);
1161 kfree(entry);
1162 }
1163}
1164
Joerg Roedelb65233a2008-07-11 17:14:21 +02001165/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001166static int __init init_exclusion_range(struct ivmd_header *m)
1167{
1168 int i;
1169
1170 switch (m->type) {
1171 case ACPI_IVMD_TYPE:
1172 set_device_exclusion_range(m->devid, m);
1173 break;
1174 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001175 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001176 set_device_exclusion_range(i, m);
1177 break;
1178 case ACPI_IVMD_TYPE_RANGE:
1179 for (i = m->devid; i <= m->aux; ++i)
1180 set_device_exclusion_range(i, m);
1181 break;
1182 default:
1183 break;
1184 }
1185
1186 return 0;
1187}
1188
Joerg Roedelb65233a2008-07-11 17:14:21 +02001189/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001190static int __init init_unity_map_range(struct ivmd_header *m)
1191{
1192 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +02001193 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001194
1195 e = kzalloc(sizeof(*e), GFP_KERNEL);
1196 if (e == NULL)
1197 return -ENOMEM;
1198
1199 switch (m->type) {
1200 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001201 kfree(e);
1202 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001203 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001204 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001205 e->devid_start = e->devid_end = m->devid;
1206 break;
1207 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001208 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001209 e->devid_start = 0;
1210 e->devid_end = amd_iommu_last_bdf;
1211 break;
1212 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001213 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001214 e->devid_start = m->devid;
1215 e->devid_end = m->aux;
1216 break;
1217 }
1218 e->address_start = PAGE_ALIGN(m->range_start);
1219 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1220 e->prot = m->flags >> 1;
1221
Joerg Roedel02acc432009-05-20 16:24:21 +02001222 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1223 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1224 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1225 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1226 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1227 e->address_start, e->address_end, m->flags);
1228
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001229 list_add_tail(&e->list, &amd_iommu_unity_map);
1230
1231 return 0;
1232}
1233
Joerg Roedelb65233a2008-07-11 17:14:21 +02001234/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001235static int __init init_memory_definitions(struct acpi_table_header *table)
1236{
1237 u8 *p = (u8 *)table, *end = (u8 *)table;
1238 struct ivmd_header *m;
1239
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001240 end += table->length;
1241 p += IVRS_HEADER_LENGTH;
1242
1243 while (p < end) {
1244 m = (struct ivmd_header *)p;
1245 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1246 init_exclusion_range(m);
1247 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1248 init_unity_map_range(m);
1249
1250 p += m->length;
1251 }
1252
1253 return 0;
1254}
1255
Joerg Roedelb65233a2008-07-11 17:14:21 +02001256/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001257 * Init the device table to not allow DMA access for devices and
1258 * suppress all page faults
1259 */
1260static void init_device_table(void)
1261{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001262 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001263
1264 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1265 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1266 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001267 }
1268}
1269
Joerg Roedele9bf5192010-09-20 14:33:07 +02001270static void iommu_init_flags(struct amd_iommu *iommu)
1271{
1272 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1273 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1274 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1275
1276 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1277 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1278 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1279
1280 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1281 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1282 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1283
1284 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1285 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1286 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1287
1288 /*
1289 * make IOMMU memory accesses cache coherent
1290 */
1291 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1292}
1293
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001294static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001295{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001296 int i, j;
1297 u32 ioc_feature_control;
1298 struct pci_dev *pdev = NULL;
1299
1300 /* RD890 BIOSes may not have completely reconfigured the iommu */
1301 if (!is_rd890_iommu(iommu->dev))
1302 return;
1303
1304 /*
1305 * First, we need to ensure that the iommu is enabled. This is
1306 * controlled by a register in the northbridge
1307 */
1308 pdev = pci_get_bus_and_slot(iommu->dev->bus->number, PCI_DEVFN(0, 0));
1309
1310 if (!pdev)
1311 return;
1312
1313 /* Select Northbridge indirect register 0x75 and enable writing */
1314 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1315 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1316
1317 /* Enable the iommu */
1318 if (!(ioc_feature_control & 0x1))
1319 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1320
1321 pci_dev_put(pdev);
1322
1323 /* Restore the iommu BAR */
1324 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1325 iommu->stored_addr_lo);
1326 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1327 iommu->stored_addr_hi);
1328
1329 /* Restore the l1 indirect regs for each of the 6 l1s */
1330 for (i = 0; i < 6; i++)
1331 for (j = 0; j < 0x12; j++)
1332 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1333
1334 /* Restore the l2 indirect regs */
1335 for (i = 0; i < 0x83; i++)
1336 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1337
1338 /* Lock PCI setup registers */
1339 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1340 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001341}
1342
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001343/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001344 * This function finally enables all IOMMUs found in the system after
1345 * they have been initialized
1346 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001347static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001348{
1349 struct amd_iommu *iommu;
1350
Joerg Roedel3bd22172009-05-04 15:06:20 +02001351 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001352 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001353 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001354 iommu_set_device_table(iommu);
1355 iommu_enable_command_buffer(iommu);
1356 iommu_enable_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001357 iommu_enable_ppr_log(iommu);
Joerg Roedelcbc33a92011-11-25 11:41:31 +01001358 iommu_enable_gt(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001359 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001360 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001361 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001362 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001363 }
1364}
1365
Joerg Roedel92ac4322009-05-19 19:06:27 +02001366static void disable_iommus(void)
1367{
1368 struct amd_iommu *iommu;
1369
1370 for_each_iommu(iommu)
1371 iommu_disable(iommu);
1372}
1373
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001374/*
1375 * Suspend/Resume support
1376 * disable suspend until real resume implemented
1377 */
1378
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001379static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001380{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001381 struct amd_iommu *iommu;
1382
1383 for_each_iommu(iommu)
1384 iommu_apply_resume_quirks(iommu);
1385
Joerg Roedel736501e2009-05-12 09:56:12 +02001386 /* re-load the hardware */
1387 enable_iommus();
1388
1389 /*
1390 * we have to flush after the IOMMUs are enabled because a
1391 * disabled IOMMU will never execute the commands we send
1392 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001393 for_each_iommu(iommu)
1394 iommu_flush_all_caches(iommu);
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001395}
1396
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001397static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001398{
Joerg Roedel736501e2009-05-12 09:56:12 +02001399 /* disable IOMMUs to go out of the way for BIOS */
1400 disable_iommus();
1401
1402 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001403}
1404
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001405static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001406 .suspend = amd_iommu_suspend,
1407 .resume = amd_iommu_resume,
1408};
1409
Joerg Roedelb65233a2008-07-11 17:14:21 +02001410/*
1411 * This is the core init function for AMD IOMMU hardware in the system.
1412 * This function is called from the generic x86 DMA layer initialization
1413 * code.
1414 *
1415 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1416 * three times:
1417 *
1418 * 1 pass) Find the highest PCI device id the driver has to handle.
1419 * Upon this information the size of the data structures is
1420 * determined that needs to be allocated.
1421 *
1422 * 2 pass) Initialize the data structures just allocated with the
1423 * information in the ACPI table about available AMD IOMMUs
1424 * in the system. It also maps the PCI devices in the
1425 * system to specific IOMMUs
1426 *
1427 * 3 pass) After the basic data structures are allocated and
1428 * initialized we update them with information about memory
1429 * remapping requirements parsed out of the ACPI table in
1430 * this last pass.
1431 *
1432 * After that the hardware is initialized and ready to go. In the last
1433 * step we do some Linux specific things like registering the driver in
1434 * the dma_ops interface and initializing the suspend/resume support
1435 * functions. Finally it prints some information about AMD IOMMUs and
1436 * the driver state and enables the hardware.
1437 */
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001438static int __init amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001439{
1440 int i, ret = 0;
1441
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001442 /*
1443 * First parse ACPI tables to find the largest Bus/Dev/Func
1444 * we need to handle. Upon this information the shared data
1445 * structures for the IOMMUs in the system will be allocated
1446 */
1447 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1448 return -ENODEV;
1449
Joerg Roedel3551a702010-03-01 13:52:19 +01001450 ret = amd_iommu_init_err;
1451 if (ret)
1452 goto out;
1453
Joerg Roedelc5714842008-07-11 17:14:25 +02001454 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1455 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1456 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001457
1458 ret = -ENOMEM;
1459
1460 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001461 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001462 get_order(dev_table_size));
1463 if (amd_iommu_dev_table == NULL)
1464 goto out;
1465
1466 /*
1467 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1468 * IOMMU see for that device
1469 */
1470 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1471 get_order(alias_table_size));
1472 if (amd_iommu_alias_table == NULL)
1473 goto free;
1474
1475 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001476 amd_iommu_rlookup_table = (void *)__get_free_pages(
1477 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001478 get_order(rlookup_table_size));
1479 if (amd_iommu_rlookup_table == NULL)
1480 goto free;
1481
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001482 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1483 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001484 get_order(MAX_DOMAIN_ID/8));
1485 if (amd_iommu_pd_alloc_bitmap == NULL)
1486 goto free;
1487
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001488 /* init the device table */
1489 init_device_table();
1490
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001491 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001492 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001493 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001494 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001495 amd_iommu_alias_table[i] = i;
1496
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001497 /*
1498 * never allocate domain 0 because its used as the non-allocated and
1499 * error value placeholder
1500 */
1501 amd_iommu_pd_alloc_bitmap[0] = 1;
1502
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001503 spin_lock_init(&amd_iommu_pd_lock);
1504
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001505 /*
1506 * now the data structures are allocated and basically initialized
1507 * start the real acpi table scan
1508 */
1509 ret = -ENODEV;
1510 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1511 goto free;
1512
Joerg Roedel3551a702010-03-01 13:52:19 +01001513 if (amd_iommu_init_err) {
1514 ret = amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +01001515 goto free;
Joerg Roedel3551a702010-03-01 13:52:19 +01001516 }
Joerg Roedel0f764802009-12-21 15:51:23 +01001517
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001518 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1519 goto free;
1520
Joerg Roedel3551a702010-03-01 13:52:19 +01001521 if (amd_iommu_init_err) {
1522 ret = amd_iommu_init_err;
1523 goto free;
1524 }
1525
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001526 ret = amd_iommu_init_devices();
1527 if (ret)
1528 goto free;
1529
Chris Wright75f66532010-04-02 18:27:52 -07001530 enable_iommus();
1531
Joerg Roedel4751a952009-09-01 15:53:54 +02001532 if (iommu_pass_through)
1533 ret = amd_iommu_init_passthrough();
1534 else
1535 ret = amd_iommu_init_dma_ops();
Joerg Roedelf5325092010-01-22 17:44:35 +01001536
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001537 if (ret)
Joerg Roedele82752d2010-05-28 14:26:48 +02001538 goto free_disable;
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001539
Joerg Roedelf5325092010-01-22 17:44:35 +01001540 amd_iommu_init_api();
1541
Joerg Roedel8638c492009-12-10 11:12:25 +01001542 amd_iommu_init_notifier();
1543
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001544 register_syscore_ops(&amd_iommu_syscore_ops);
1545
Joerg Roedel4751a952009-09-01 15:53:54 +02001546 if (iommu_pass_through)
1547 goto out;
1548
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001549 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001550 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001551 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001552 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001553
FUJITA Tomonori338bac52009-10-27 16:34:44 +09001554 x86_platform.iommu_shutdown = disable_iommus;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001555out:
1556 return ret;
1557
Joerg Roedele82752d2010-05-28 14:26:48 +02001558free_disable:
Chris Wright75f66532010-04-02 18:27:52 -07001559 disable_iommus();
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001560
Joerg Roedele82752d2010-05-28 14:26:48 +02001561free:
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001562 amd_iommu_uninit_devices();
1563
Joerg Roedeld58befd2008-09-17 12:19:58 +02001564 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1565 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001566
Joerg Roedel9a836de2008-07-11 17:14:26 +02001567 free_pages((unsigned long)amd_iommu_rlookup_table,
1568 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001569
Joerg Roedel9a836de2008-07-11 17:14:26 +02001570 free_pages((unsigned long)amd_iommu_alias_table,
1571 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001572
Joerg Roedel9a836de2008-07-11 17:14:26 +02001573 free_pages((unsigned long)amd_iommu_dev_table,
1574 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001575
1576 free_iommu_all();
1577
1578 free_unity_maps();
1579
Joerg Roedeld7f07762010-05-31 15:05:20 +02001580#ifdef CONFIG_GART_IOMMU
1581 /*
1582 * We failed to initialize the AMD IOMMU - try fallback to GART
1583 * if possible.
1584 */
1585 gart_iommu_init();
1586
1587#endif
1588
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001589 goto out;
1590}
1591
Joerg Roedelb65233a2008-07-11 17:14:21 +02001592/****************************************************************************
1593 *
1594 * Early detect code. This code runs at IOMMU detection time in the DMA
1595 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1596 * IOMMUs
1597 *
1598 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001599static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1600{
1601 return 0;
1602}
1603
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001604int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02001605{
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001606 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001607 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001608
Joerg Roedela5235722010-05-11 17:12:33 +02001609 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001610 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02001611
Joerg Roedelae7877d2008-06-26 21:27:51 +02001612 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1613 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001614 amd_iommu_detected = 1;
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001615 x86_init.iommu.iommu_init = amd_iommu_init;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08001616
Chris Wright5d990b62009-12-04 12:15:21 -08001617 /* Make sure ACS will be enabled */
1618 pci_request_acs();
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001619 return 1;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001620 }
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001621 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001622}
1623
Joerg Roedelb65233a2008-07-11 17:14:21 +02001624/****************************************************************************
1625 *
1626 * Parsing functions for the AMD IOMMU specific kernel command line
1627 * options.
1628 *
1629 ****************************************************************************/
1630
Joerg Roedelfefda112009-05-20 12:21:42 +02001631static int __init parse_amd_iommu_dump(char *str)
1632{
1633 amd_iommu_dump = true;
1634
1635 return 1;
1636}
1637
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001638static int __init parse_amd_iommu_options(char *str)
1639{
1640 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01001641 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001642 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02001643 if (strncmp(str, "off", 3) == 0)
1644 amd_iommu_disabled = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001645 }
1646
1647 return 1;
1648}
1649
Joerg Roedelfefda112009-05-20 12:21:42 +02001650__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001651__setup("amd_iommu=", parse_amd_iommu_options);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04001652
1653IOMMU_INIT_FINISH(amd_iommu_detect,
1654 gart_iommu_hole_init,
1655 0,
1656 0);
Joerg Roedel400a28a2011-11-28 15:11:02 +01001657
1658bool amd_iommu_v2_supported(void)
1659{
1660 return amd_iommu_v2_present;
1661}
1662EXPORT_SYMBOL(amd_iommu_v2_supported);