blob: 989c1ae039795aeb2bec7d5260ad710d85fcfb06 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
36#include <asm/irq_remapping.h>
37#include <asm/io_apic.h>
38#include <asm/apic.h>
39#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020040#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020041#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090042#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010043#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020044#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020045
46#include "amd_iommu_proto.h"
47#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020048#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020049
50#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
51
Joerg Roedel815b33f2011-04-06 17:26:49 +020052#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020053
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020054/*
55 * This bitmap is used to advertise the page sizes our hardware support
56 * to the IOMMU core, which will then use this information to split
57 * physically contiguous memory regions it is mapping into page sizes
58 * that we support.
59 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010060 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020061 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010062#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020063
Joerg Roedelb6c02712008-06-26 21:27:53 +020064static DEFINE_RWLOCK(amd_iommu_devtable_lock);
65
Joerg Roedelbd60b732008-09-11 10:24:48 +020066/* A list of preallocated protection domains */
67static LIST_HEAD(iommu_pd_list);
68static DEFINE_SPINLOCK(iommu_pd_list_lock);
69
Joerg Roedel8fa5f802011-06-09 12:24:45 +020070/* List of all available dev_data structures */
71static LIST_HEAD(dev_data_list);
72static DEFINE_SPINLOCK(dev_data_list_lock);
73
Joerg Roedel6efed632012-06-14 15:52:58 +020074LIST_HEAD(ioapic_map);
75LIST_HEAD(hpet_map);
76
Joerg Roedel0feae532009-08-26 15:26:30 +020077/*
78 * Domain for untranslated devices - only allocated
79 * if iommu=pt passed on kernel cmd line.
80 */
81static struct protection_domain *pt_domain;
82
Thierry Redingb22f6432014-06-27 09:03:12 +020083static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010084
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010085static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010086int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010087
Joerg Roedelac1534a2012-06-21 14:52:40 +020088static struct dma_map_ops amd_iommu_dma_ops;
89
Joerg Roedel431b2a22008-07-11 17:14:22 +020090/*
Joerg Roedel50917e22014-08-05 16:38:38 +020091 * This struct contains device specific data for the IOMMU
92 */
93struct iommu_dev_data {
94 struct list_head list; /* For domain->dev_list */
95 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedelf251e182014-08-05 16:48:10 +020096 struct list_head alias_list; /* Link alias-groups together */
Joerg Roedel50917e22014-08-05 16:38:38 +020097 struct iommu_dev_data *alias_data;/* The alias dev_data */
98 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +020099 u16 devid; /* PCI Device ID */
100 bool iommu_v2; /* Device can make use of IOMMUv2 */
101 bool passthrough; /* Default for device is pt_domain */
102 struct {
103 bool enabled;
104 int qdep;
105 } ats; /* ATS state */
106 bool pri_tlp; /* PASID TLB required for
107 PPR completions */
108 u32 errata; /* Bitmap for errata to apply */
109};
110
111/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200112 * general struct to manage commands send to an IOMMU
113 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200114struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200115 u32 data[4];
116};
117
Joerg Roedel05152a02012-06-15 16:53:51 +0200118struct kmem_cache *amd_iommu_irq_cache;
119
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200120static void update_domain(struct protection_domain *domain);
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100121static int __init alloc_passthrough_domain(void);
Chris Wrightc1eee672009-05-21 00:56:58 -0700122
Joerg Roedel15898bb2009-11-24 15:39:42 +0100123/****************************************************************************
124 *
125 * Helper functions
126 *
127 ****************************************************************************/
128
Joerg Roedelf62dda62011-06-09 12:55:35 +0200129static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200130{
131 struct iommu_dev_data *dev_data;
132 unsigned long flags;
133
134 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
135 if (!dev_data)
136 return NULL;
137
Joerg Roedelf251e182014-08-05 16:48:10 +0200138 INIT_LIST_HEAD(&dev_data->alias_list);
139
Joerg Roedelf62dda62011-06-09 12:55:35 +0200140 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200141
142 spin_lock_irqsave(&dev_data_list_lock, flags);
143 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
144 spin_unlock_irqrestore(&dev_data_list_lock, flags);
145
146 return dev_data;
147}
148
149static void free_dev_data(struct iommu_dev_data *dev_data)
150{
151 unsigned long flags;
152
153 spin_lock_irqsave(&dev_data_list_lock, flags);
154 list_del(&dev_data->dev_data_list);
155 spin_unlock_irqrestore(&dev_data_list_lock, flags);
156
157 kfree(dev_data);
158}
159
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200160static struct iommu_dev_data *search_dev_data(u16 devid)
161{
162 struct iommu_dev_data *dev_data;
163 unsigned long flags;
164
165 spin_lock_irqsave(&dev_data_list_lock, flags);
166 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
167 if (dev_data->devid == devid)
168 goto out_unlock;
169 }
170
171 dev_data = NULL;
172
173out_unlock:
174 spin_unlock_irqrestore(&dev_data_list_lock, flags);
175
176 return dev_data;
177}
178
179static struct iommu_dev_data *find_dev_data(u16 devid)
180{
181 struct iommu_dev_data *dev_data;
182
183 dev_data = search_dev_data(devid);
184
185 if (dev_data == NULL)
186 dev_data = alloc_dev_data(devid);
187
188 return dev_data;
189}
190
Joerg Roedel15898bb2009-11-24 15:39:42 +0100191static inline u16 get_device_id(struct device *dev)
192{
193 struct pci_dev *pdev = to_pci_dev(dev);
194
Shuah Khan6f2729b2013-02-27 17:07:30 -0700195 return PCI_DEVID(pdev->bus->number, pdev->devfn);
Joerg Roedel15898bb2009-11-24 15:39:42 +0100196}
197
Joerg Roedel657cbb62009-11-23 15:26:46 +0100198static struct iommu_dev_data *get_dev_data(struct device *dev)
199{
200 return dev->archdata.iommu;
201}
202
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100203static bool pci_iommuv2_capable(struct pci_dev *pdev)
204{
205 static const int caps[] = {
206 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100207 PCI_EXT_CAP_ID_PRI,
208 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100209 };
210 int i, pos;
211
212 for (i = 0; i < 3; ++i) {
213 pos = pci_find_ext_capability(pdev, caps[i]);
214 if (pos == 0)
215 return false;
216 }
217
218 return true;
219}
220
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100221static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
222{
223 struct iommu_dev_data *dev_data;
224
225 dev_data = get_dev_data(&pdev->dev);
226
227 return dev_data->errata & (1 << erratum) ? true : false;
228}
229
Joerg Roedel71c70982009-11-24 16:43:06 +0100230/*
231 * In this function the list of preallocated protection domains is traversed to
232 * find the domain for a specific device
233 */
234static struct dma_ops_domain *find_protection_domain(u16 devid)
235{
236 struct dma_ops_domain *entry, *ret = NULL;
237 unsigned long flags;
238 u16 alias = amd_iommu_alias_table[devid];
239
240 if (list_empty(&iommu_pd_list))
241 return NULL;
242
243 spin_lock_irqsave(&iommu_pd_list_lock, flags);
244
245 list_for_each_entry(entry, &iommu_pd_list, list) {
246 if (entry->target_dev == devid ||
247 entry->target_dev == alias) {
248 ret = entry;
249 break;
250 }
251 }
252
253 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
254
255 return ret;
256}
257
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100258/*
259 * This function checks if the driver got a valid device from the caller to
260 * avoid dereferencing invalid pointers.
261 */
262static bool check_device(struct device *dev)
263{
264 u16 devid;
265
266 if (!dev || !dev->dma_mask)
267 return false;
268
Yijing Wangb82a2272013-12-05 19:42:41 +0800269 /* No PCI device */
270 if (!dev_is_pci(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100271 return false;
272
273 devid = get_device_id(dev);
274
275 /* Out of our scope? */
276 if (devid > amd_iommu_last_bdf)
277 return false;
278
279 if (amd_iommu_rlookup_table[devid] == NULL)
280 return false;
281
282 return true;
283}
284
Alex Williamson2851db22012-10-08 22:49:41 -0600285static int init_iommu_group(struct device *dev)
286{
Alex Williamson2851db22012-10-08 22:49:41 -0600287 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600288
Alex Williamson65d53522014-07-03 09:51:30 -0600289 group = iommu_group_get_for_dev(dev);
Alex Williamson2851db22012-10-08 22:49:41 -0600290
Alex Williamson65d53522014-07-03 09:51:30 -0600291 if (IS_ERR(group))
292 return PTR_ERR(group);
Alex Williamson2851db22012-10-08 22:49:41 -0600293
Alex Williamson65d53522014-07-03 09:51:30 -0600294 iommu_group_put(group);
295 return 0;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600296}
297
Alex Williamsonc1931092014-07-03 09:51:24 -0600298static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
299{
300 *(u16 *)data = alias;
301 return 0;
302}
303
304static u16 get_alias(struct device *dev)
305{
306 struct pci_dev *pdev = to_pci_dev(dev);
307 u16 devid, ivrs_alias, pci_alias;
308
309 devid = get_device_id(dev);
310 ivrs_alias = amd_iommu_alias_table[devid];
311 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
312
313 if (ivrs_alias == pci_alias)
314 return ivrs_alias;
315
316 /*
317 * DMA alias showdown
318 *
319 * The IVRS is fairly reliable in telling us about aliases, but it
320 * can't know about every screwy device. If we don't have an IVRS
321 * reported alias, use the PCI reported alias. In that case we may
322 * still need to initialize the rlookup and dev_table entries if the
323 * alias is to a non-existent device.
324 */
325 if (ivrs_alias == devid) {
326 if (!amd_iommu_rlookup_table[pci_alias]) {
327 amd_iommu_rlookup_table[pci_alias] =
328 amd_iommu_rlookup_table[devid];
329 memcpy(amd_iommu_dev_table[pci_alias].data,
330 amd_iommu_dev_table[devid].data,
331 sizeof(amd_iommu_dev_table[pci_alias].data));
332 }
333
334 return pci_alias;
335 }
336
337 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
338 "for device %s[%04x:%04x], kernel reported alias "
339 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
340 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
341 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
342 PCI_FUNC(pci_alias));
343
344 /*
345 * If we don't have a PCI DMA alias and the IVRS alias is on the same
346 * bus, then the IVRS table may know about a quirk that we don't.
347 */
348 if (pci_alias == devid &&
349 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
350 pdev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
351 pdev->dma_alias_devfn = ivrs_alias & 0xff;
352 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
353 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
354 dev_name(dev));
355 }
356
357 return ivrs_alias;
358}
359
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600360static int iommu_init_device(struct device *dev)
361{
362 struct pci_dev *pdev = to_pci_dev(dev);
363 struct iommu_dev_data *dev_data;
364 u16 alias;
365 int ret;
366
367 if (dev->archdata.iommu)
368 return 0;
369
370 dev_data = find_dev_data(get_device_id(dev));
371 if (!dev_data)
372 return -ENOMEM;
373
Alex Williamsonc1931092014-07-03 09:51:24 -0600374 alias = get_alias(dev);
375
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600376 if (alias != dev_data->devid) {
377 struct iommu_dev_data *alias_data;
378
379 alias_data = find_dev_data(alias);
380 if (alias_data == NULL) {
381 pr_err("AMD-Vi: Warning: Unhandled device %s\n",
382 dev_name(dev));
383 free_dev_data(dev_data);
384 return -ENOTSUPP;
385 }
386 dev_data->alias_data = alias_data;
Joerg Roedelf251e182014-08-05 16:48:10 +0200387
388 /* Add device to the alias_list */
389 list_add(&dev_data->alias_list, &alias_data->alias_list);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600390 }
391
392 ret = init_iommu_group(dev);
Radmila Kompováe644a012013-05-02 17:24:25 +0200393 if (ret) {
394 free_dev_data(dev_data);
Alex Williamson9dcd6132012-05-30 14:19:07 -0600395 return ret;
Radmila Kompováe644a012013-05-02 17:24:25 +0200396 }
Alex Williamson9dcd6132012-05-30 14:19:07 -0600397
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100398 if (pci_iommuv2_capable(pdev)) {
399 struct amd_iommu *iommu;
400
401 iommu = amd_iommu_rlookup_table[dev_data->devid];
402 dev_data->iommu_v2 = iommu->is_iommu_v2;
403 }
404
Joerg Roedel657cbb62009-11-23 15:26:46 +0100405 dev->archdata.iommu = dev_data;
406
Alex Williamson066f2e92014-06-12 16:12:37 -0600407 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
408 dev);
409
Joerg Roedel657cbb62009-11-23 15:26:46 +0100410 return 0;
411}
412
Joerg Roedel26018872011-06-06 16:50:14 +0200413static void iommu_ignore_device(struct device *dev)
414{
415 u16 devid, alias;
416
417 devid = get_device_id(dev);
418 alias = amd_iommu_alias_table[devid];
419
420 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
421 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
422
423 amd_iommu_rlookup_table[devid] = NULL;
424 amd_iommu_rlookup_table[alias] = NULL;
425}
426
Joerg Roedel657cbb62009-11-23 15:26:46 +0100427static void iommu_uninit_device(struct device *dev)
428{
Alex Williamsonc1931092014-07-03 09:51:24 -0600429 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
430
431 if (!dev_data)
432 return;
433
Alex Williamson066f2e92014-06-12 16:12:37 -0600434 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
435 dev);
436
Alex Williamson9dcd6132012-05-30 14:19:07 -0600437 iommu_group_remove_device(dev);
438
Alex Williamsonc1931092014-07-03 09:51:24 -0600439 /* Unlink from alias, it may change if another device is re-plugged */
440 dev_data->alias_data = NULL;
441
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200442 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600443 * We keep dev_data around for unplugged devices and reuse it when the
444 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200445 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100446}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100447
448void __init amd_iommu_uninit_devices(void)
449{
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200450 struct iommu_dev_data *dev_data, *n;
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100451 struct pci_dev *pdev = NULL;
452
453 for_each_pci_dev(pdev) {
454
455 if (!check_device(&pdev->dev))
456 continue;
457
458 iommu_uninit_device(&pdev->dev);
459 }
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200460
461 /* Free all of our dev_data structures */
462 list_for_each_entry_safe(dev_data, n, &dev_data_list, dev_data_list)
463 free_dev_data(dev_data);
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100464}
465
466int __init amd_iommu_init_devices(void)
467{
468 struct pci_dev *pdev = NULL;
469 int ret = 0;
470
471 for_each_pci_dev(pdev) {
472
473 if (!check_device(&pdev->dev))
474 continue;
475
476 ret = iommu_init_device(&pdev->dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200477 if (ret == -ENOTSUPP)
478 iommu_ignore_device(&pdev->dev);
479 else if (ret)
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100480 goto out_free;
481 }
482
483 return 0;
484
485out_free:
486
487 amd_iommu_uninit_devices();
488
489 return ret;
490}
Joerg Roedel7f265082008-12-12 13:50:21 +0100491#ifdef CONFIG_AMD_IOMMU_STATS
492
493/*
494 * Initialization code for statistics collection
495 */
496
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100497DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100498DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100499DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100500DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100501DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100502DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100503DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100504DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100505DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100506DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100507DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100508DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100509DECLARE_STATS_COUNTER(complete_ppr);
510DECLARE_STATS_COUNTER(invalidate_iotlb);
511DECLARE_STATS_COUNTER(invalidate_iotlb_all);
512DECLARE_STATS_COUNTER(pri_requests);
513
Joerg Roedel7f265082008-12-12 13:50:21 +0100514static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100515static struct dentry *de_fflush;
516
517static void amd_iommu_stats_add(struct __iommu_counter *cnt)
518{
519 if (stats_dir == NULL)
520 return;
521
522 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
523 &cnt->value);
524}
525
526static void amd_iommu_stats_init(void)
527{
528 stats_dir = debugfs_create_dir("amd-iommu", NULL);
529 if (stats_dir == NULL)
530 return;
531
Joerg Roedel7f265082008-12-12 13:50:21 +0100532 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300533 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100534
535 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100536 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100537 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100538 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100539 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100540 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100541 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100542 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100543 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100544 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100545 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100546 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100547 amd_iommu_stats_add(&complete_ppr);
548 amd_iommu_stats_add(&invalidate_iotlb);
549 amd_iommu_stats_add(&invalidate_iotlb_all);
550 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100551}
552
553#endif
554
Joerg Roedel431b2a22008-07-11 17:14:22 +0200555/****************************************************************************
556 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200557 * Interrupt handling functions
558 *
559 ****************************************************************************/
560
Joerg Roedele3e59872009-09-03 14:02:10 +0200561static void dump_dte_entry(u16 devid)
562{
563 int i;
564
Joerg Roedelee6c2862011-11-09 12:06:03 +0100565 for (i = 0; i < 4; ++i)
566 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200567 amd_iommu_dev_table[devid].data[i]);
568}
569
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200570static void dump_command(unsigned long phys_addr)
571{
572 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
573 int i;
574
575 for (i = 0; i < 4; ++i)
576 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
577}
578
Joerg Roedela345b232009-09-03 15:01:43 +0200579static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200580{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200581 int type, devid, domid, flags;
582 volatile u32 *event = __evt;
583 int count = 0;
584 u64 address;
585
586retry:
587 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
588 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
589 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
590 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
591 address = (u64)(((u64)event[3]) << 32) | event[2];
592
593 if (type == 0) {
594 /* Did we hit the erratum? */
595 if (++count == LOOP_TIMEOUT) {
596 pr_err("AMD-Vi: No event written to event log\n");
597 return;
598 }
599 udelay(1);
600 goto retry;
601 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200602
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200603 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200604
605 switch (type) {
606 case EVENT_TYPE_ILL_DEV:
607 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
608 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700609 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200610 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200611 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200612 break;
613 case EVENT_TYPE_IO_FAULT:
614 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
615 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700616 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200617 domid, address, flags);
618 break;
619 case EVENT_TYPE_DEV_TAB_ERR:
620 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
621 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700622 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200623 address, flags);
624 break;
625 case EVENT_TYPE_PAGE_TAB_ERR:
626 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
627 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700628 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629 domid, address, flags);
630 break;
631 case EVENT_TYPE_ILL_CMD:
632 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200633 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200634 break;
635 case EVENT_TYPE_CMD_HARD_ERR:
636 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
637 "flags=0x%04x]\n", address, flags);
638 break;
639 case EVENT_TYPE_IOTLB_INV_TO:
640 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
641 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700642 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200643 address);
644 break;
645 case EVENT_TYPE_INV_DEV_REQ:
646 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
647 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700648 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200649 address, flags);
650 break;
651 default:
652 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
653 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200654
655 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200656}
657
658static void iommu_poll_events(struct amd_iommu *iommu)
659{
660 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200661
662 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
663 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
664
665 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200666 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200667 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
668 }
669
670 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200671}
672
Joerg Roedeleee53532012-06-01 15:20:23 +0200673static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100674{
675 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100676
Joerg Roedel399be2f2011-12-01 16:53:47 +0100677 INC_STATS_COUNTER(pri_requests);
678
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100679 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
680 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
681 return;
682 }
683
684 fault.address = raw[1];
685 fault.pasid = PPR_PASID(raw[0]);
686 fault.device_id = PPR_DEVID(raw[0]);
687 fault.tag = PPR_TAG(raw[0]);
688 fault.flags = PPR_FLAGS(raw[0]);
689
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100690 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
691}
692
693static void iommu_poll_ppr_log(struct amd_iommu *iommu)
694{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100695 u32 head, tail;
696
697 if (iommu->ppr_log == NULL)
698 return;
699
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100700 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
701 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
702
703 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200704 volatile u64 *raw;
705 u64 entry[2];
706 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100707
Joerg Roedeleee53532012-06-01 15:20:23 +0200708 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709
Joerg Roedeleee53532012-06-01 15:20:23 +0200710 /*
711 * Hardware bug: Interrupt may arrive before the entry is
712 * written to memory. If this happens we need to wait for the
713 * entry to arrive.
714 */
715 for (i = 0; i < LOOP_TIMEOUT; ++i) {
716 if (PPR_REQ_TYPE(raw[0]) != 0)
717 break;
718 udelay(1);
719 }
720
721 /* Avoid memcpy function-call overhead */
722 entry[0] = raw[0];
723 entry[1] = raw[1];
724
725 /*
726 * To detect the hardware bug we need to clear the entry
727 * back to zero.
728 */
729 raw[0] = raw[1] = 0UL;
730
731 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100732 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
733 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200734
Joerg Roedeleee53532012-06-01 15:20:23 +0200735 /* Handle PPR entry */
736 iommu_handle_ppr_entry(iommu, entry);
737
Joerg Roedeleee53532012-06-01 15:20:23 +0200738 /* Refresh ring-buffer information */
739 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100740 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
741 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100742}
743
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200744irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200745{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500746 struct amd_iommu *iommu = (struct amd_iommu *) data;
747 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200748
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500749 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
750 /* Enable EVT and PPR interrupts again */
751 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
752 iommu->mmio_base + MMIO_STATUS_OFFSET);
753
754 if (status & MMIO_STATUS_EVT_INT_MASK) {
755 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
756 iommu_poll_events(iommu);
757 }
758
759 if (status & MMIO_STATUS_PPR_INT_MASK) {
760 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
761 iommu_poll_ppr_log(iommu);
762 }
763
764 /*
765 * Hardware bug: ERBT1312
766 * When re-enabling interrupt (by writing 1
767 * to clear the bit), the hardware might also try to set
768 * the interrupt bit in the event status register.
769 * In this scenario, the bit will be set, and disable
770 * subsequent interrupts.
771 *
772 * Workaround: The IOMMU driver should read back the
773 * status register and check if the interrupt bits are cleared.
774 * If not, driver will need to go through the interrupt handler
775 * again and re-clear the bits
776 */
777 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100778 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200779 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200780}
781
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200782irqreturn_t amd_iommu_int_handler(int irq, void *data)
783{
784 return IRQ_WAKE_THREAD;
785}
786
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200787/****************************************************************************
788 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200789 * IOMMU command queuing functions
790 *
791 ****************************************************************************/
792
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200793static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200794{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200795 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200796
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200797 while (*sem == 0 && i < LOOP_TIMEOUT) {
798 udelay(1);
799 i += 1;
800 }
801
802 if (i == LOOP_TIMEOUT) {
803 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
804 return -EIO;
805 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200806
807 return 0;
808}
809
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200810static void copy_cmd_to_buffer(struct amd_iommu *iommu,
811 struct iommu_cmd *cmd,
812 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200813{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200814 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200815
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200816 target = iommu->cmd_buf + tail;
817 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200818
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200819 /* Copy command to buffer */
820 memcpy(target, cmd, sizeof(*cmd));
821
822 /* Tell the IOMMU about it */
823 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
824}
825
Joerg Roedel815b33f2011-04-06 17:26:49 +0200826static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200827{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200828 WARN_ON(address & 0x7ULL);
829
Joerg Roedelded46732011-04-06 10:53:48 +0200830 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200831 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
832 cmd->data[1] = upper_32_bits(__pa(address));
833 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200834 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
835}
836
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200837static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
838{
839 memset(cmd, 0, sizeof(*cmd));
840 cmd->data[0] = devid;
841 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
842}
843
Joerg Roedel11b64022011-04-06 11:49:28 +0200844static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
845 size_t size, u16 domid, int pde)
846{
847 u64 pages;
848 int s;
849
850 pages = iommu_num_pages(address, size, PAGE_SIZE);
851 s = 0;
852
853 if (pages > 1) {
854 /*
855 * If we have to flush more than one page, flush all
856 * TLB entries for this domain
857 */
858 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
859 s = 1;
860 }
861
862 address &= PAGE_MASK;
863
864 memset(cmd, 0, sizeof(*cmd));
865 cmd->data[1] |= domid;
866 cmd->data[2] = lower_32_bits(address);
867 cmd->data[3] = upper_32_bits(address);
868 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
869 if (s) /* size bit - we flush more than one 4kb page */
870 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200871 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200872 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
873}
874
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200875static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
876 u64 address, size_t size)
877{
878 u64 pages;
879 int s;
880
881 pages = iommu_num_pages(address, size, PAGE_SIZE);
882 s = 0;
883
884 if (pages > 1) {
885 /*
886 * If we have to flush more than one page, flush all
887 * TLB entries for this domain
888 */
889 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
890 s = 1;
891 }
892
893 address &= PAGE_MASK;
894
895 memset(cmd, 0, sizeof(*cmd));
896 cmd->data[0] = devid;
897 cmd->data[0] |= (qdep & 0xff) << 24;
898 cmd->data[1] = devid;
899 cmd->data[2] = lower_32_bits(address);
900 cmd->data[3] = upper_32_bits(address);
901 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
902 if (s)
903 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
904}
905
Joerg Roedel22e266c2011-11-21 15:59:08 +0100906static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
907 u64 address, bool size)
908{
909 memset(cmd, 0, sizeof(*cmd));
910
911 address &= ~(0xfffULL);
912
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600913 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100914 cmd->data[1] = domid;
915 cmd->data[2] = lower_32_bits(address);
916 cmd->data[3] = upper_32_bits(address);
917 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
918 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
919 if (size)
920 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
921 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
922}
923
924static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
925 int qdep, u64 address, bool size)
926{
927 memset(cmd, 0, sizeof(*cmd));
928
929 address &= ~(0xfffULL);
930
931 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600932 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100933 cmd->data[0] |= (qdep & 0xff) << 24;
934 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600935 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100936 cmd->data[2] = lower_32_bits(address);
937 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
938 cmd->data[3] = upper_32_bits(address);
939 if (size)
940 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
941 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
942}
943
Joerg Roedelc99afa22011-11-21 18:19:25 +0100944static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
945 int status, int tag, bool gn)
946{
947 memset(cmd, 0, sizeof(*cmd));
948
949 cmd->data[0] = devid;
950 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600951 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100952 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
953 }
954 cmd->data[3] = tag & 0x1ff;
955 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
956
957 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
958}
959
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200960static void build_inv_all(struct iommu_cmd *cmd)
961{
962 memset(cmd, 0, sizeof(*cmd));
963 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200964}
965
Joerg Roedel7ef27982012-06-21 16:46:04 +0200966static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
967{
968 memset(cmd, 0, sizeof(*cmd));
969 cmd->data[0] = devid;
970 CMD_SET_TYPE(cmd, CMD_INV_IRT);
971}
972
Joerg Roedel431b2a22008-07-11 17:14:22 +0200973/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200974 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200975 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200976 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200977static int iommu_queue_command_sync(struct amd_iommu *iommu,
978 struct iommu_cmd *cmd,
979 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200980{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200981 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +0200982 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200983
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200984 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100985
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200986again:
Joerg Roedel815b33f2011-04-06 17:26:49 +0200987 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200988
989 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
990 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
991 next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
992 left = (head - next_tail) % iommu->cmd_buf_size;
993
994 if (left <= 2) {
995 struct iommu_cmd sync_cmd;
996 volatile u64 sem = 0;
997 int ret;
998
999 build_completion_wait(&sync_cmd, (u64)&sem);
1000 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1001
1002 spin_unlock_irqrestore(&iommu->lock, flags);
1003
1004 if ((ret = wait_on_sem(&sem)) != 0)
1005 return ret;
1006
1007 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001008 }
1009
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001010 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001011
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001012 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001013 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001014
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001015 spin_unlock_irqrestore(&iommu->lock, flags);
1016
Joerg Roedel815b33f2011-04-06 17:26:49 +02001017 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001018}
1019
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001020static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1021{
1022 return iommu_queue_command_sync(iommu, cmd, true);
1023}
1024
Joerg Roedel8d201962008-12-02 20:34:41 +01001025/*
1026 * This function queues a completion wait command into the command
1027 * buffer of an IOMMU
1028 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001029static int iommu_completion_wait(struct amd_iommu *iommu)
1030{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001031 struct iommu_cmd cmd;
1032 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001033 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001034
1035 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001036 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001037
Joerg Roedel815b33f2011-04-06 17:26:49 +02001038 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +01001039
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001040 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001041 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001042 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001043
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001044 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001045}
1046
Joerg Roedeld8c13082011-04-06 18:51:26 +02001047static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001048{
1049 struct iommu_cmd cmd;
1050
Joerg Roedeld8c13082011-04-06 18:51:26 +02001051 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001052
Joerg Roedeld8c13082011-04-06 18:51:26 +02001053 return iommu_queue_command(iommu, &cmd);
1054}
1055
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001056static void iommu_flush_dte_all(struct amd_iommu *iommu)
1057{
1058 u32 devid;
1059
1060 for (devid = 0; devid <= 0xffff; ++devid)
1061 iommu_flush_dte(iommu, devid);
1062
1063 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001064}
1065
1066/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001067 * This function uses heavy locking and may disable irqs for some time. But
1068 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001069 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001070static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001071{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001072 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001073
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001074 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1075 struct iommu_cmd cmd;
1076 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1077 dom_id, 1);
1078 iommu_queue_command(iommu, &cmd);
1079 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001080
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001081 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001082}
1083
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001084static void iommu_flush_all(struct amd_iommu *iommu)
1085{
1086 struct iommu_cmd cmd;
1087
1088 build_inv_all(&cmd);
1089
1090 iommu_queue_command(iommu, &cmd);
1091 iommu_completion_wait(iommu);
1092}
1093
Joerg Roedel7ef27982012-06-21 16:46:04 +02001094static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1095{
1096 struct iommu_cmd cmd;
1097
1098 build_inv_irt(&cmd, devid);
1099
1100 iommu_queue_command(iommu, &cmd);
1101}
1102
1103static void iommu_flush_irt_all(struct amd_iommu *iommu)
1104{
1105 u32 devid;
1106
1107 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1108 iommu_flush_irt(iommu, devid);
1109
1110 iommu_completion_wait(iommu);
1111}
1112
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001113void iommu_flush_all_caches(struct amd_iommu *iommu)
1114{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001115 if (iommu_feature(iommu, FEATURE_IA)) {
1116 iommu_flush_all(iommu);
1117 } else {
1118 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001119 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001120 iommu_flush_tlb_all(iommu);
1121 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001122}
1123
Joerg Roedel431b2a22008-07-11 17:14:22 +02001124/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001125 * Command send function for flushing on-device TLB
1126 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001127static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1128 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001129{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001130 struct amd_iommu *iommu;
1131 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001132 int qdep;
1133
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001134 qdep = dev_data->ats.qdep;
1135 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001136
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001137 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001138
1139 return iommu_queue_command(iommu, &cmd);
1140}
1141
1142/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001143 * Command send function for invalidating a device table entry
1144 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001145static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001146{
1147 struct amd_iommu *iommu;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001148 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001149
Joerg Roedel6c542042011-06-09 17:07:31 +02001150 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001151
Joerg Roedelf62dda62011-06-09 12:55:35 +02001152 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001153 if (ret)
1154 return ret;
1155
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001156 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001157 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001158
1159 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001160}
1161
Joerg Roedel431b2a22008-07-11 17:14:22 +02001162/*
1163 * TLB invalidation function which is called from the mapping functions.
1164 * It invalidates a single PTE if the range to flush is within a single
1165 * page. Otherwise it flushes the whole TLB of the IOMMU.
1166 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001167static void __domain_flush_pages(struct protection_domain *domain,
1168 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001169{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001170 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001171 struct iommu_cmd cmd;
1172 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001173
Joerg Roedel11b64022011-04-06 11:49:28 +02001174 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001175
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001176 for (i = 0; i < amd_iommus_present; ++i) {
1177 if (!domain->dev_iommu[i])
1178 continue;
1179
1180 /*
1181 * Devices of this domain are behind this IOMMU
1182 * We need a TLB flush
1183 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001184 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001185 }
1186
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001187 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001188
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001189 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001190 continue;
1191
Joerg Roedel6c542042011-06-09 17:07:31 +02001192 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001193 }
1194
Joerg Roedel11b64022011-04-06 11:49:28 +02001195 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001196}
1197
Joerg Roedel17b124b2011-04-06 18:01:35 +02001198static void domain_flush_pages(struct protection_domain *domain,
1199 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001200{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001201 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001202}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001203
Joerg Roedel1c655772008-09-04 18:40:05 +02001204/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001205static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001206{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001207 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001208}
1209
Chris Wright42a49f92009-06-15 15:42:00 +02001210/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001211static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001212{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001213 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1214}
1215
1216static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001217{
1218 int i;
1219
1220 for (i = 0; i < amd_iommus_present; ++i) {
1221 if (!domain->dev_iommu[i])
1222 continue;
1223
1224 /*
1225 * Devices of this domain are behind this IOMMU
1226 * We need to wait for completion of all commands.
1227 */
1228 iommu_completion_wait(amd_iommus[i]);
1229 }
1230}
1231
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001232
Joerg Roedel43f49602008-12-02 21:01:12 +01001233/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001234 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001235 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001236static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001237{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001238 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001239
1240 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001241 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001242}
1243
Joerg Roedel431b2a22008-07-11 17:14:22 +02001244/****************************************************************************
1245 *
1246 * The functions below are used the create the page table mappings for
1247 * unity mapped regions.
1248 *
1249 ****************************************************************************/
1250
1251/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001252 * This function is used to add another level to an IO page table. Adding
1253 * another level increases the size of the address space by 9 bits to a size up
1254 * to 64 bits.
1255 */
1256static bool increase_address_space(struct protection_domain *domain,
1257 gfp_t gfp)
1258{
1259 u64 *pte;
1260
1261 if (domain->mode == PAGE_MODE_6_LEVEL)
1262 /* address space already 64 bit large */
1263 return false;
1264
1265 pte = (void *)get_zeroed_page(gfp);
1266 if (!pte)
1267 return false;
1268
1269 *pte = PM_LEVEL_PDE(domain->mode,
1270 virt_to_phys(domain->pt_root));
1271 domain->pt_root = pte;
1272 domain->mode += 1;
1273 domain->updated = true;
1274
1275 return true;
1276}
1277
1278static u64 *alloc_pte(struct protection_domain *domain,
1279 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001280 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001281 u64 **pte_page,
1282 gfp_t gfp)
1283{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001284 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001285 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001286
1287 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001288
1289 while (address > PM_LEVEL_SIZE(domain->mode))
1290 increase_address_space(domain, gfp);
1291
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001292 level = domain->mode - 1;
1293 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1294 address = PAGE_SIZE_ALIGN(address, page_size);
1295 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001296
1297 while (level > end_lvl) {
1298 if (!IOMMU_PTE_PRESENT(*pte)) {
1299 page = (u64 *)get_zeroed_page(gfp);
1300 if (!page)
1301 return NULL;
1302 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1303 }
1304
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001305 /* No level skipping support yet */
1306 if (PM_PTE_LEVEL(*pte) != level)
1307 return NULL;
1308
Joerg Roedel308973d2009-11-24 17:43:32 +01001309 level -= 1;
1310
1311 pte = IOMMU_PTE_PAGE(*pte);
1312
1313 if (pte_page && level == end_lvl)
1314 *pte_page = pte;
1315
1316 pte = &pte[PM_LEVEL_INDEX(level, address)];
1317 }
1318
1319 return pte;
1320}
1321
1322/*
1323 * This function checks if there is a PTE for a given dma address. If
1324 * there is one, it returns the pointer to it.
1325 */
Joerg Roedel24cd7722010-01-19 17:27:39 +01001326static u64 *fetch_pte(struct protection_domain *domain, unsigned long address)
Joerg Roedel308973d2009-11-24 17:43:32 +01001327{
1328 int level;
1329 u64 *pte;
1330
Joerg Roedel24cd7722010-01-19 17:27:39 +01001331 if (address > PM_LEVEL_SIZE(domain->mode))
1332 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001333
Joerg Roedel24cd7722010-01-19 17:27:39 +01001334 level = domain->mode - 1;
1335 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1336
1337 while (level > 0) {
1338
1339 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001340 if (!IOMMU_PTE_PRESENT(*pte))
1341 return NULL;
1342
Joerg Roedel24cd7722010-01-19 17:27:39 +01001343 /* Large PTE */
1344 if (PM_PTE_LEVEL(*pte) == 0x07) {
1345 unsigned long pte_mask, __pte;
1346
1347 /*
1348 * If we have a series of large PTEs, make
1349 * sure to return a pointer to the first one.
1350 */
1351 pte_mask = PTE_PAGE_SIZE(*pte);
1352 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1353 __pte = ((unsigned long)pte) & pte_mask;
1354
1355 return (u64 *)__pte;
1356 }
1357
1358 /* No level skipping support yet */
1359 if (PM_PTE_LEVEL(*pte) != level)
1360 return NULL;
1361
Joerg Roedel308973d2009-11-24 17:43:32 +01001362 level -= 1;
1363
Joerg Roedel24cd7722010-01-19 17:27:39 +01001364 /* Walk to the next level */
Joerg Roedel308973d2009-11-24 17:43:32 +01001365 pte = IOMMU_PTE_PAGE(*pte);
1366 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel308973d2009-11-24 17:43:32 +01001367 }
1368
1369 return pte;
1370}
1371
1372/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001373 * Generic mapping functions. It maps a physical address into a DMA
1374 * address space. It allocates the page table pages if necessary.
1375 * In the future it can be extended to a generic mapping function
1376 * supporting all features of AMD IOMMU page tables like level skipping
1377 * and full 64 bit address spaces.
1378 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001379static int iommu_map_page(struct protection_domain *dom,
1380 unsigned long bus_addr,
1381 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001382 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001383 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001384{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001385 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001386 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001387
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001388 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001389 return -EINVAL;
1390
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001391 bus_addr = PAGE_ALIGN(bus_addr);
1392 phys_addr = PAGE_ALIGN(phys_addr);
1393 count = PAGE_SIZE_PTE_COUNT(page_size);
1394 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001395
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001396 for (i = 0; i < count; ++i)
1397 if (IOMMU_PTE_PRESENT(pte[i]))
1398 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001399
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001400 if (page_size > PAGE_SIZE) {
1401 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1402 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1403 } else
1404 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1405
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001406 if (prot & IOMMU_PROT_IR)
1407 __pte |= IOMMU_PTE_IR;
1408 if (prot & IOMMU_PROT_IW)
1409 __pte |= IOMMU_PTE_IW;
1410
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001411 for (i = 0; i < count; ++i)
1412 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001413
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001414 update_domain(dom);
1415
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001416 return 0;
1417}
1418
Joerg Roedel24cd7722010-01-19 17:27:39 +01001419static unsigned long iommu_unmap_page(struct protection_domain *dom,
1420 unsigned long bus_addr,
1421 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001422{
Joerg Roedel24cd7722010-01-19 17:27:39 +01001423 unsigned long long unmap_size, unmapped;
1424 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001425
Joerg Roedel24cd7722010-01-19 17:27:39 +01001426 BUG_ON(!is_power_of_2(page_size));
1427
1428 unmapped = 0;
1429
1430 while (unmapped < page_size) {
1431
1432 pte = fetch_pte(dom, bus_addr);
1433
1434 if (!pte) {
1435 /*
1436 * No PTE for this address
1437 * move forward in 4kb steps
1438 */
1439 unmap_size = PAGE_SIZE;
1440 } else if (PM_PTE_LEVEL(*pte) == 0) {
1441 /* 4kb PTE found for this address */
1442 unmap_size = PAGE_SIZE;
1443 *pte = 0ULL;
1444 } else {
1445 int count, i;
1446
1447 /* Large PTE found which maps this address */
1448 unmap_size = PTE_PAGE_SIZE(*pte);
Alex Williamson60d0ca32013-06-21 14:33:19 -06001449
1450 /* Only unmap from the first pte in the page */
1451 if ((unmap_size - 1) & bus_addr)
1452 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001453 count = PAGE_SIZE_PTE_COUNT(unmap_size);
1454 for (i = 0; i < count; i++)
1455 pte[i] = 0ULL;
1456 }
1457
1458 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1459 unmapped += unmap_size;
1460 }
1461
Alex Williamson60d0ca32013-06-21 14:33:19 -06001462 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001463
1464 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001465}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001466
Joerg Roedel431b2a22008-07-11 17:14:22 +02001467/*
1468 * This function checks if a specific unity mapping entry is needed for
1469 * this specific IOMMU.
1470 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001471static int iommu_for_unity_map(struct amd_iommu *iommu,
1472 struct unity_map_entry *entry)
1473{
1474 u16 bdf, i;
1475
1476 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
1477 bdf = amd_iommu_alias_table[i];
1478 if (amd_iommu_rlookup_table[bdf] == iommu)
1479 return 1;
1480 }
1481
1482 return 0;
1483}
1484
Joerg Roedel431b2a22008-07-11 17:14:22 +02001485/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001486 * This function actually applies the mapping to the page table of the
1487 * dma_ops domain.
1488 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001489static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
1490 struct unity_map_entry *e)
1491{
1492 u64 addr;
1493 int ret;
1494
1495 for (addr = e->address_start; addr < e->address_end;
1496 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001497 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001498 PAGE_SIZE);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001499 if (ret)
1500 return ret;
1501 /*
1502 * if unity mapping is in aperture range mark the page
1503 * as allocated in the aperture
1504 */
1505 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +02001506 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +02001507 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001508 }
1509
1510 return 0;
1511}
1512
Joerg Roedel431b2a22008-07-11 17:14:22 +02001513/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001514 * Init the unity mappings for a specific IOMMU in the system
1515 *
1516 * Basically iterates over all unity mapping entries and applies them to
1517 * the default domain DMA of that IOMMU if necessary.
1518 */
1519static int iommu_init_unity_mappings(struct amd_iommu *iommu)
1520{
1521 struct unity_map_entry *entry;
1522 int ret;
1523
1524 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
1525 if (!iommu_for_unity_map(iommu, entry))
1526 continue;
1527 ret = dma_ops_unity_map(iommu->default_dom, entry);
1528 if (ret)
1529 return ret;
1530 }
1531
1532 return 0;
1533}
1534
1535/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001536 * Inits the unity mappings required for a specific device
1537 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001538static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
1539 u16 devid)
1540{
1541 struct unity_map_entry *e;
1542 int ret;
1543
1544 list_for_each_entry(e, &amd_iommu_unity_map, list) {
1545 if (!(devid >= e->devid_start && devid <= e->devid_end))
1546 continue;
1547 ret = dma_ops_unity_map(dma_dom, e);
1548 if (ret)
1549 return ret;
1550 }
1551
1552 return 0;
1553}
1554
Joerg Roedel431b2a22008-07-11 17:14:22 +02001555/****************************************************************************
1556 *
1557 * The next functions belong to the address allocator for the dma_ops
1558 * interface functions. They work like the allocators in the other IOMMU
1559 * drivers. Its basically a bitmap which marks the allocated pages in
1560 * the aperture. Maybe it could be enhanced in the future to a more
1561 * efficient allocator.
1562 *
1563 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001564
Joerg Roedel431b2a22008-07-11 17:14:22 +02001565/*
Joerg Roedel384de722009-05-15 12:30:05 +02001566 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001567 *
1568 * called with domain->lock held
1569 */
Joerg Roedel384de722009-05-15 12:30:05 +02001570
Joerg Roedel9cabe892009-05-18 16:38:55 +02001571/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001572 * Used to reserve address ranges in the aperture (e.g. for exclusion
1573 * ranges.
1574 */
1575static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1576 unsigned long start_page,
1577 unsigned int pages)
1578{
1579 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1580
1581 if (start_page + pages > last_page)
1582 pages = last_page - start_page;
1583
1584 for (i = start_page; i < start_page + pages; ++i) {
1585 int index = i / APERTURE_RANGE_PAGES;
1586 int page = i % APERTURE_RANGE_PAGES;
1587 __set_bit(page, dom->aperture[index]->bitmap);
1588 }
1589}
1590
1591/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001592 * This function is used to add a new aperture range to an existing
1593 * aperture in case of dma_ops domain allocation or address allocation
1594 * failure.
1595 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001596static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001597 bool populate, gfp_t gfp)
1598{
1599 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +01001600 struct amd_iommu *iommu;
Joerg Roedel17f5b562011-07-06 17:14:44 +02001601 unsigned long i, old_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001602
Joerg Roedelf5e97052009-05-22 12:31:53 +02001603#ifdef CONFIG_IOMMU_STRESS
1604 populate = false;
1605#endif
1606
Joerg Roedel9cabe892009-05-18 16:38:55 +02001607 if (index >= APERTURE_MAX_RANGES)
1608 return -ENOMEM;
1609
1610 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1611 if (!dma_dom->aperture[index])
1612 return -ENOMEM;
1613
1614 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1615 if (!dma_dom->aperture[index]->bitmap)
1616 goto out_free;
1617
1618 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1619
1620 if (populate) {
1621 unsigned long address = dma_dom->aperture_size;
1622 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1623 u64 *pte, *pte_page;
1624
1625 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001626 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001627 &pte_page, gfp);
1628 if (!pte)
1629 goto out_free;
1630
1631 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1632
1633 address += APERTURE_RANGE_SIZE / 64;
1634 }
1635 }
1636
Joerg Roedel17f5b562011-07-06 17:14:44 +02001637 old_size = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001638 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1639
Joerg Roedel17f5b562011-07-06 17:14:44 +02001640 /* Reserve address range used for MSI messages */
1641 if (old_size < MSI_ADDR_BASE_LO &&
1642 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1643 unsigned long spage;
1644 int pages;
1645
1646 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1647 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1648
1649 dma_ops_reserve_addresses(dma_dom, spage, pages);
1650 }
1651
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001652 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001653 for_each_iommu(iommu) {
1654 if (iommu->exclusion_start &&
1655 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1656 && iommu->exclusion_start < dma_dom->aperture_size) {
1657 unsigned long startpage;
1658 int pages = iommu_num_pages(iommu->exclusion_start,
1659 iommu->exclusion_length,
1660 PAGE_SIZE);
1661 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1662 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1663 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001664 }
1665
1666 /*
1667 * Check for areas already mapped as present in the new aperture
1668 * range and mark those pages as reserved in the allocator. Such
1669 * mappings may already exist as a result of requested unity
1670 * mappings for devices.
1671 */
1672 for (i = dma_dom->aperture[index]->offset;
1673 i < dma_dom->aperture_size;
1674 i += PAGE_SIZE) {
Joerg Roedel24cd7722010-01-19 17:27:39 +01001675 u64 *pte = fetch_pte(&dma_dom->domain, i);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001676 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1677 continue;
1678
Joerg Roedelfcd08612011-10-11 17:41:32 +02001679 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT, 1);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001680 }
1681
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001682 update_domain(&dma_dom->domain);
1683
Joerg Roedel9cabe892009-05-18 16:38:55 +02001684 return 0;
1685
1686out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001687 update_domain(&dma_dom->domain);
1688
Joerg Roedel9cabe892009-05-18 16:38:55 +02001689 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1690
1691 kfree(dma_dom->aperture[index]);
1692 dma_dom->aperture[index] = NULL;
1693
1694 return -ENOMEM;
1695}
1696
Joerg Roedel384de722009-05-15 12:30:05 +02001697static unsigned long dma_ops_area_alloc(struct device *dev,
1698 struct dma_ops_domain *dom,
1699 unsigned int pages,
1700 unsigned long align_mask,
1701 u64 dma_mask,
1702 unsigned long start)
1703{
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001704 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +02001705 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1706 int i = start >> APERTURE_RANGE_SHIFT;
1707 unsigned long boundary_size;
1708 unsigned long address = -1;
1709 unsigned long limit;
1710
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001711 next_bit >>= PAGE_SHIFT;
1712
Joerg Roedel384de722009-05-15 12:30:05 +02001713 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
1714 PAGE_SIZE) >> PAGE_SHIFT;
1715
1716 for (;i < max_index; ++i) {
1717 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1718
1719 if (dom->aperture[i]->offset >= dma_mask)
1720 break;
1721
1722 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1723 dma_mask >> PAGE_SHIFT);
1724
1725 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1726 limit, next_bit, pages, 0,
1727 boundary_size, align_mask);
1728 if (address != -1) {
1729 address = dom->aperture[i]->offset +
1730 (address << PAGE_SHIFT);
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001731 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001732 break;
1733 }
1734
1735 next_bit = 0;
1736 }
1737
1738 return address;
1739}
1740
Joerg Roedeld3086442008-06-26 21:27:57 +02001741static unsigned long dma_ops_alloc_addresses(struct device *dev,
1742 struct dma_ops_domain *dom,
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02001743 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001744 unsigned long align_mask,
1745 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001746{
Joerg Roedeld3086442008-06-26 21:27:57 +02001747 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +02001748
Joerg Roedelfe16f082009-05-22 12:27:53 +02001749#ifdef CONFIG_IOMMU_STRESS
1750 dom->next_address = 0;
1751 dom->need_flush = true;
1752#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001753
Joerg Roedel384de722009-05-15 12:30:05 +02001754 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001755 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +02001756
Joerg Roedel1c655772008-09-04 18:40:05 +02001757 if (address == -1) {
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001758 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +02001759 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1760 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001761 dom->need_flush = true;
1762 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001763
Joerg Roedel384de722009-05-15 12:30:05 +02001764 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001765 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001766
1767 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1768
1769 return address;
1770}
1771
Joerg Roedel431b2a22008-07-11 17:14:22 +02001772/*
1773 * The address free function.
1774 *
1775 * called with domain->lock held
1776 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001777static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1778 unsigned long address,
1779 unsigned int pages)
1780{
Joerg Roedel384de722009-05-15 12:30:05 +02001781 unsigned i = address >> APERTURE_RANGE_SHIFT;
1782 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +01001783
Joerg Roedel384de722009-05-15 12:30:05 +02001784 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1785
Joerg Roedel47bccd62009-05-22 12:40:54 +02001786#ifdef CONFIG_IOMMU_STRESS
1787 if (i < 4)
1788 return;
1789#endif
1790
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001791 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +01001792 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +02001793
1794 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02001795
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001796 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel384de722009-05-15 12:30:05 +02001797
Joerg Roedeld3086442008-06-26 21:27:57 +02001798}
1799
Joerg Roedel431b2a22008-07-11 17:14:22 +02001800/****************************************************************************
1801 *
1802 * The next functions belong to the domain allocation. A domain is
1803 * allocated for every IOMMU as the default domain. If device isolation
1804 * is enabled, every device get its own domain. The most important thing
1805 * about domains is the page table mapping the DMA address space they
1806 * contain.
1807 *
1808 ****************************************************************************/
1809
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001810/*
1811 * This function adds a protection domain to the global protection domain list
1812 */
1813static void add_domain_to_list(struct protection_domain *domain)
1814{
1815 unsigned long flags;
1816
1817 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1818 list_add(&domain->list, &amd_iommu_pd_list);
1819 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1820}
1821
1822/*
1823 * This function removes a protection domain to the global
1824 * protection domain list
1825 */
1826static void del_domain_from_list(struct protection_domain *domain)
1827{
1828 unsigned long flags;
1829
1830 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1831 list_del(&domain->list);
1832 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1833}
1834
Joerg Roedelec487d12008-06-26 21:27:58 +02001835static u16 domain_id_alloc(void)
1836{
1837 unsigned long flags;
1838 int id;
1839
1840 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1841 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1842 BUG_ON(id == 0);
1843 if (id > 0 && id < MAX_DOMAIN_ID)
1844 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1845 else
1846 id = 0;
1847 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1848
1849 return id;
1850}
1851
Joerg Roedela2acfb72008-12-02 18:28:53 +01001852static void domain_id_free(int id)
1853{
1854 unsigned long flags;
1855
1856 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1857 if (id > 0 && id < MAX_DOMAIN_ID)
1858 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1859 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1860}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001861
Joerg Roedel5c34c402013-06-20 20:22:58 +02001862#define DEFINE_FREE_PT_FN(LVL, FN) \
1863static void free_pt_##LVL (unsigned long __pt) \
1864{ \
1865 unsigned long p; \
1866 u64 *pt; \
1867 int i; \
1868 \
1869 pt = (u64 *)__pt; \
1870 \
1871 for (i = 0; i < 512; ++i) { \
1872 if (!IOMMU_PTE_PRESENT(pt[i])) \
1873 continue; \
1874 \
1875 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1876 FN(p); \
1877 } \
1878 free_page((unsigned long)pt); \
1879}
1880
1881DEFINE_FREE_PT_FN(l2, free_page)
1882DEFINE_FREE_PT_FN(l3, free_pt_l2)
1883DEFINE_FREE_PT_FN(l4, free_pt_l3)
1884DEFINE_FREE_PT_FN(l5, free_pt_l4)
1885DEFINE_FREE_PT_FN(l6, free_pt_l5)
1886
Joerg Roedel86db2e52008-12-02 18:20:21 +01001887static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001888{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001889 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001890
Joerg Roedel5c34c402013-06-20 20:22:58 +02001891 switch (domain->mode) {
1892 case PAGE_MODE_NONE:
1893 break;
1894 case PAGE_MODE_1_LEVEL:
1895 free_page(root);
1896 break;
1897 case PAGE_MODE_2_LEVEL:
1898 free_pt_l2(root);
1899 break;
1900 case PAGE_MODE_3_LEVEL:
1901 free_pt_l3(root);
1902 break;
1903 case PAGE_MODE_4_LEVEL:
1904 free_pt_l4(root);
1905 break;
1906 case PAGE_MODE_5_LEVEL:
1907 free_pt_l5(root);
1908 break;
1909 case PAGE_MODE_6_LEVEL:
1910 free_pt_l6(root);
1911 break;
1912 default:
1913 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001914 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001915}
1916
Joerg Roedelb16137b2011-11-21 16:50:23 +01001917static void free_gcr3_tbl_level1(u64 *tbl)
1918{
1919 u64 *ptr;
1920 int i;
1921
1922 for (i = 0; i < 512; ++i) {
1923 if (!(tbl[i] & GCR3_VALID))
1924 continue;
1925
1926 ptr = __va(tbl[i] & PAGE_MASK);
1927
1928 free_page((unsigned long)ptr);
1929 }
1930}
1931
1932static void free_gcr3_tbl_level2(u64 *tbl)
1933{
1934 u64 *ptr;
1935 int i;
1936
1937 for (i = 0; i < 512; ++i) {
1938 if (!(tbl[i] & GCR3_VALID))
1939 continue;
1940
1941 ptr = __va(tbl[i] & PAGE_MASK);
1942
1943 free_gcr3_tbl_level1(ptr);
1944 }
1945}
1946
Joerg Roedel52815b72011-11-17 17:24:28 +01001947static void free_gcr3_table(struct protection_domain *domain)
1948{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001949 if (domain->glx == 2)
1950 free_gcr3_tbl_level2(domain->gcr3_tbl);
1951 else if (domain->glx == 1)
1952 free_gcr3_tbl_level1(domain->gcr3_tbl);
1953 else if (domain->glx != 0)
1954 BUG();
1955
Joerg Roedel52815b72011-11-17 17:24:28 +01001956 free_page((unsigned long)domain->gcr3_tbl);
1957}
1958
Joerg Roedel431b2a22008-07-11 17:14:22 +02001959/*
1960 * Free a domain, only used if something went wrong in the
1961 * allocation path and we need to free an already allocated page table
1962 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001963static void dma_ops_domain_free(struct dma_ops_domain *dom)
1964{
Joerg Roedel384de722009-05-15 12:30:05 +02001965 int i;
1966
Joerg Roedelec487d12008-06-26 21:27:58 +02001967 if (!dom)
1968 return;
1969
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001970 del_domain_from_list(&dom->domain);
1971
Joerg Roedel86db2e52008-12-02 18:20:21 +01001972 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001973
Joerg Roedel384de722009-05-15 12:30:05 +02001974 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1975 if (!dom->aperture[i])
1976 continue;
1977 free_page((unsigned long)dom->aperture[i]->bitmap);
1978 kfree(dom->aperture[i]);
1979 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001980
1981 kfree(dom);
1982}
1983
Joerg Roedel431b2a22008-07-11 17:14:22 +02001984/*
1985 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001986 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001987 * structures required for the dma_ops interface
1988 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001989static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001990{
1991 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001992
1993 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1994 if (!dma_dom)
1995 return NULL;
1996
1997 spin_lock_init(&dma_dom->domain.lock);
1998
1999 dma_dom->domain.id = domain_id_alloc();
2000 if (dma_dom->domain.id == 0)
2001 goto free_dma_dom;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01002002 INIT_LIST_HEAD(&dma_dom->domain.dev_list);
Joerg Roedel8f7a0172009-09-02 16:55:24 +02002003 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02002004 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01002005 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02002006 dma_dom->domain.priv = dma_dom;
2007 if (!dma_dom->domain.pt_root)
2008 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002009
Joerg Roedel1c655772008-09-04 18:40:05 +02002010 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02002011 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02002012
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002013 add_domain_to_list(&dma_dom->domain);
2014
Joerg Roedel576175c2009-11-23 19:08:46 +01002015 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02002016 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002017
Joerg Roedel431b2a22008-07-11 17:14:22 +02002018 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02002019 * mark the first page as allocated so we never return 0 as
2020 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02002021 */
Joerg Roedel384de722009-05-15 12:30:05 +02002022 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb42009-05-18 15:32:48 +02002023 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02002024
Joerg Roedelec487d12008-06-26 21:27:58 +02002025
2026 return dma_dom;
2027
2028free_dma_dom:
2029 dma_ops_domain_free(dma_dom);
2030
2031 return NULL;
2032}
2033
Joerg Roedel431b2a22008-07-11 17:14:22 +02002034/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002035 * little helper function to check whether a given protection domain is a
2036 * dma_ops domain
2037 */
2038static bool dma_ops_domain(struct protection_domain *domain)
2039{
2040 return domain->flags & PD_DMA_OPS_MASK;
2041}
2042
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002043static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002044{
Joerg Roedel132bd682011-11-17 14:18:46 +01002045 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002046 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002047
Joerg Roedel132bd682011-11-17 14:18:46 +01002048 if (domain->mode != PAGE_MODE_NONE)
2049 pte_root = virt_to_phys(domain->pt_root);
2050
Joerg Roedel38ddf412008-09-11 10:38:32 +02002051 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2052 << DEV_ENTRY_MODE_SHIFT;
2053 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002054
Joerg Roedelee6c2862011-11-09 12:06:03 +01002055 flags = amd_iommu_dev_table[devid].data[1];
2056
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002057 if (ats)
2058 flags |= DTE_FLAG_IOTLB;
2059
Joerg Roedel52815b72011-11-17 17:24:28 +01002060 if (domain->flags & PD_IOMMUV2_MASK) {
2061 u64 gcr3 = __pa(domain->gcr3_tbl);
2062 u64 glx = domain->glx;
2063 u64 tmp;
2064
2065 pte_root |= DTE_FLAG_GV;
2066 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2067
2068 /* First mask out possible old values for GCR3 table */
2069 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2070 flags &= ~tmp;
2071
2072 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2073 flags &= ~tmp;
2074
2075 /* Encode GCR3 table into DTE */
2076 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2077 pte_root |= tmp;
2078
2079 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2080 flags |= tmp;
2081
2082 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2083 flags |= tmp;
2084 }
2085
Joerg Roedelee6c2862011-11-09 12:06:03 +01002086 flags &= ~(0xffffUL);
2087 flags |= domain->id;
2088
2089 amd_iommu_dev_table[devid].data[1] = flags;
2090 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002091}
2092
Joerg Roedel15898bb2009-11-24 15:39:42 +01002093static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002094{
Joerg Roedel355bf552008-12-08 12:02:41 +01002095 /* remove entry from the device table seen by the hardware */
2096 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2097 amd_iommu_dev_table[devid].data[1] = 0;
Joerg Roedel355bf552008-12-08 12:02:41 +01002098
Joerg Roedelc5cca142009-10-09 18:31:20 +02002099 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002100}
2101
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002102static void do_attach(struct iommu_dev_data *dev_data,
2103 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002104{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002105 struct amd_iommu *iommu;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002106 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002107
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002108 iommu = amd_iommu_rlookup_table[dev_data->devid];
2109 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002110
2111 /* Update data structures */
2112 dev_data->domain = domain;
2113 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002114 set_dte_entry(dev_data->devid, domain, ats);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002115
2116 /* Do reference counting */
2117 domain->dev_iommu[iommu->index] += 1;
2118 domain->dev_cnt += 1;
2119
2120 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002121 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002122}
2123
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002124static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002125{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002126 struct amd_iommu *iommu;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002127
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002128 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02002129
Joerg Roedelc4596112009-11-20 14:57:32 +01002130 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002131 dev_data->domain->dev_iommu[iommu->index] -= 1;
2132 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002133
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002134 /* Update data structures */
2135 dev_data->domain = NULL;
2136 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002137 clear_dte_entry(dev_data->devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002138
2139 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002140 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002141}
2142
2143/*
2144 * If a device is not yet associated with a domain, this function does
2145 * assigns it visible for the hardware
2146 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002147static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002148 struct protection_domain *domain)
2149{
Joerg Roedel397111a2014-08-05 17:31:51 +02002150 struct iommu_dev_data *head, *entry;
Julia Lawall84fe6c12010-05-27 12:31:51 +02002151 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002152
Joerg Roedel15898bb2009-11-24 15:39:42 +01002153 /* lock domain */
2154 spin_lock(&domain->lock);
2155
Joerg Roedel397111a2014-08-05 17:31:51 +02002156 head = dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002157
Joerg Roedel397111a2014-08-05 17:31:51 +02002158 if (head->alias_data != NULL)
2159 head = head->alias_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002160
Joerg Roedel397111a2014-08-05 17:31:51 +02002161 /* Now we have the root of the alias group, if any */
Joerg Roedel2b02b092011-06-09 17:48:39 +02002162
Joerg Roedel397111a2014-08-05 17:31:51 +02002163 ret = -EBUSY;
2164 if (head->domain != NULL)
2165 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002166
Joerg Roedel397111a2014-08-05 17:31:51 +02002167 /* Attach alias group root */
2168 do_attach(head, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002169
Joerg Roedel397111a2014-08-05 17:31:51 +02002170 /* Attach other devices in the alias group */
2171 list_for_each_entry(entry, &head->alias_list, alias_list)
2172 do_attach(entry, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002173
Julia Lawall84fe6c12010-05-27 12:31:51 +02002174 ret = 0;
2175
2176out_unlock:
2177
Joerg Roedel355bf552008-12-08 12:02:41 +01002178 /* ready */
2179 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002180
Julia Lawall84fe6c12010-05-27 12:31:51 +02002181 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002182}
2183
Joerg Roedel52815b72011-11-17 17:24:28 +01002184
2185static void pdev_iommuv2_disable(struct pci_dev *pdev)
2186{
2187 pci_disable_ats(pdev);
2188 pci_disable_pri(pdev);
2189 pci_disable_pasid(pdev);
2190}
2191
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002192/* FIXME: Change generic reset-function to do the same */
2193static int pri_reset_while_enabled(struct pci_dev *pdev)
2194{
2195 u16 control;
2196 int pos;
2197
Joerg Roedel46277b72011-12-07 14:34:02 +01002198 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002199 if (!pos)
2200 return -EINVAL;
2201
Joerg Roedel46277b72011-12-07 14:34:02 +01002202 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2203 control |= PCI_PRI_CTRL_RESET;
2204 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002205
2206 return 0;
2207}
2208
Joerg Roedel52815b72011-11-17 17:24:28 +01002209static int pdev_iommuv2_enable(struct pci_dev *pdev)
2210{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002211 bool reset_enable;
2212 int reqs, ret;
2213
2214 /* FIXME: Hardcode number of outstanding requests for now */
2215 reqs = 32;
2216 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2217 reqs = 1;
2218 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002219
2220 /* Only allow access to user-accessible pages */
2221 ret = pci_enable_pasid(pdev, 0);
2222 if (ret)
2223 goto out_err;
2224
2225 /* First reset the PRI state of the device */
2226 ret = pci_reset_pri(pdev);
2227 if (ret)
2228 goto out_err;
2229
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002230 /* Enable PRI */
2231 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002232 if (ret)
2233 goto out_err;
2234
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002235 if (reset_enable) {
2236 ret = pri_reset_while_enabled(pdev);
2237 if (ret)
2238 goto out_err;
2239 }
2240
Joerg Roedel52815b72011-11-17 17:24:28 +01002241 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2242 if (ret)
2243 goto out_err;
2244
2245 return 0;
2246
2247out_err:
2248 pci_disable_pri(pdev);
2249 pci_disable_pasid(pdev);
2250
2251 return ret;
2252}
2253
Joerg Roedelc99afa22011-11-21 18:19:25 +01002254/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002255#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002256
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002257static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002258{
Joerg Roedela3b93122012-04-12 12:49:26 +02002259 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002260 int pos;
2261
Joerg Roedel46277b72011-12-07 14:34:02 +01002262 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002263 if (!pos)
2264 return false;
2265
Joerg Roedela3b93122012-04-12 12:49:26 +02002266 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002267
Joerg Roedela3b93122012-04-12 12:49:26 +02002268 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002269}
2270
Joerg Roedel15898bb2009-11-24 15:39:42 +01002271/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002272 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002273 * assigns it visible for the hardware
2274 */
2275static int attach_device(struct device *dev,
2276 struct protection_domain *domain)
2277{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002278 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002279 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002280 unsigned long flags;
2281 int ret;
2282
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002283 dev_data = get_dev_data(dev);
2284
Joerg Roedel52815b72011-11-17 17:24:28 +01002285 if (domain->flags & PD_IOMMUV2_MASK) {
2286 if (!dev_data->iommu_v2 || !dev_data->passthrough)
2287 return -EINVAL;
2288
2289 if (pdev_iommuv2_enable(pdev) != 0)
2290 return -EINVAL;
2291
2292 dev_data->ats.enabled = true;
2293 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002294 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002295 } else if (amd_iommu_iotlb_sup &&
2296 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002297 dev_data->ats.enabled = true;
2298 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2299 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002300
Joerg Roedel15898bb2009-11-24 15:39:42 +01002301 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002302 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002303 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2304
2305 /*
2306 * We might boot into a crash-kernel here. The crashed kernel
2307 * left the caches in the IOMMU dirty. So we have to flush
2308 * here to evict all dirty stuff.
2309 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002310 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002311
2312 return ret;
2313}
2314
2315/*
2316 * Removes a device from a protection domain (unlocked)
2317 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002318static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002319{
Joerg Roedel397111a2014-08-05 17:31:51 +02002320 struct iommu_dev_data *head, *entry;
Joerg Roedel2ca76272010-01-22 16:45:31 +01002321 struct protection_domain *domain;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01002322 unsigned long flags;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002323
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002324 BUG_ON(!dev_data->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002325
Joerg Roedel2ca76272010-01-22 16:45:31 +01002326 domain = dev_data->domain;
2327
2328 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel24100052009-11-25 15:59:57 +01002329
Joerg Roedel397111a2014-08-05 17:31:51 +02002330 head = dev_data;
2331 if (head->alias_data != NULL)
2332 head = head->alias_data;
Joerg Roedel71f77582011-06-09 19:03:15 +02002333
Joerg Roedel397111a2014-08-05 17:31:51 +02002334 list_for_each_entry(entry, &head->alias_list, alias_list)
2335 do_detach(entry);
Joerg Roedel24100052009-11-25 15:59:57 +01002336
Joerg Roedel397111a2014-08-05 17:31:51 +02002337 do_detach(head);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002338
Joerg Roedel2ca76272010-01-22 16:45:31 +01002339 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002340
Joerg Roedel21129f72009-09-01 11:59:42 +02002341 /*
2342 * If we run in passthrough mode the device must be assigned to the
Joerg Roedeld3ad9372010-01-22 17:55:27 +01002343 * passthrough domain if it is detached from any other domain.
2344 * Make sure we can deassign from the pt_domain itself.
Joerg Roedel21129f72009-09-01 11:59:42 +02002345 */
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002346 if (dev_data->passthrough &&
Joerg Roedeld3ad9372010-01-22 17:55:27 +01002347 (dev_data->domain == NULL && domain != pt_domain))
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002348 __attach_device(dev_data, pt_domain);
Joerg Roedel355bf552008-12-08 12:02:41 +01002349}
2350
2351/*
2352 * Removes a device from a protection domain (with devtable_lock held)
2353 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002354static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002355{
Joerg Roedel52815b72011-11-17 17:24:28 +01002356 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002357 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002358 unsigned long flags;
2359
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002360 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002361 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002362
Joerg Roedel355bf552008-12-08 12:02:41 +01002363 /* lock device table */
2364 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002365 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002366 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002367
Joerg Roedel52815b72011-11-17 17:24:28 +01002368 if (domain->flags & PD_IOMMUV2_MASK)
2369 pdev_iommuv2_disable(to_pci_dev(dev));
2370 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002371 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002372
2373 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002374}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002375
Joerg Roedel15898bb2009-11-24 15:39:42 +01002376/*
2377 * Find out the protection domain structure for a given PCI device. This
2378 * will give us the pointer to the page table root for example.
2379 */
2380static struct protection_domain *domain_for_device(struct device *dev)
2381{
Joerg Roedel71f77582011-06-09 19:03:15 +02002382 struct iommu_dev_data *dev_data;
Joerg Roedel2b02b092011-06-09 17:48:39 +02002383 struct protection_domain *dom = NULL;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002384 unsigned long flags;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002385
Joerg Roedel657cbb62009-11-23 15:26:46 +01002386 dev_data = get_dev_data(dev);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002387
Joerg Roedel2b02b092011-06-09 17:48:39 +02002388 if (dev_data->domain)
2389 return dev_data->domain;
2390
Joerg Roedel71f77582011-06-09 19:03:15 +02002391 if (dev_data->alias_data != NULL) {
2392 struct iommu_dev_data *alias_data = dev_data->alias_data;
Joerg Roedel2b02b092011-06-09 17:48:39 +02002393
2394 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
2395 if (alias_data->domain != NULL) {
2396 __attach_device(dev_data, alias_data->domain);
2397 dom = alias_data->domain;
2398 }
2399 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002400 }
2401
Joerg Roedel15898bb2009-11-24 15:39:42 +01002402 return dom;
2403}
2404
Joerg Roedele275a2a2008-12-10 18:27:25 +01002405static int device_change_notifier(struct notifier_block *nb,
2406 unsigned long action, void *data)
2407{
Joerg Roedele275a2a2008-12-10 18:27:25 +01002408 struct dma_ops_domain *dma_domain;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002409 struct protection_domain *domain;
2410 struct iommu_dev_data *dev_data;
2411 struct device *dev = data;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002412 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002413 unsigned long flags;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002414 u16 devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002415
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002416 if (!check_device(dev))
2417 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002418
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002419 devid = get_device_id(dev);
2420 iommu = amd_iommu_rlookup_table[devid];
2421 dev_data = get_dev_data(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002422
2423 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07002424 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedel657cbb62009-11-23 15:26:46 +01002425
2426 domain = domain_for_device(dev);
2427
Joerg Roedele275a2a2008-12-10 18:27:25 +01002428 if (!domain)
2429 goto out;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002430 if (dev_data->passthrough)
Joerg Roedela1ca3312009-09-01 12:22:22 +02002431 break;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002432 detach_device(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002433 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002434 case BUS_NOTIFY_ADD_DEVICE:
Joerg Roedel657cbb62009-11-23 15:26:46 +01002435
2436 iommu_init_device(dev);
2437
Joerg Roedel2c9195e2012-07-19 13:42:54 +02002438 /*
2439 * dev_data is still NULL and
2440 * got initialized in iommu_init_device
2441 */
2442 dev_data = get_dev_data(dev);
2443
2444 if (iommu_pass_through || dev_data->iommu_v2) {
2445 dev_data->passthrough = true;
2446 attach_device(dev, pt_domain);
2447 break;
2448 }
2449
Joerg Roedel657cbb62009-11-23 15:26:46 +01002450 domain = domain_for_device(dev);
2451
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002452 /* allocate a protection domain if a device is added */
2453 dma_domain = find_protection_domain(devid);
Joerg Roedelc2a28762013-03-26 22:48:23 +01002454 if (!dma_domain) {
2455 dma_domain = dma_ops_domain_alloc();
2456 if (!dma_domain)
2457 goto out;
2458 dma_domain->target_dev = devid;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002459
Joerg Roedelc2a28762013-03-26 22:48:23 +01002460 spin_lock_irqsave(&iommu_pd_list_lock, flags);
2461 list_add_tail(&dma_domain->list, &iommu_pd_list);
2462 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
2463 }
Joerg Roedelac1534a2012-06-21 14:52:40 +02002464
Joerg Roedel2c9195e2012-07-19 13:42:54 +02002465 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +02002466
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01002467 break;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002468 case BUS_NOTIFY_DEL_DEVICE:
2469
2470 iommu_uninit_device(dev);
2471
Joerg Roedele275a2a2008-12-10 18:27:25 +01002472 default:
2473 goto out;
2474 }
2475
Joerg Roedele275a2a2008-12-10 18:27:25 +01002476 iommu_completion_wait(iommu);
2477
2478out:
2479 return 0;
2480}
2481
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05302482static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01002483 .notifier_call = device_change_notifier,
2484};
Joerg Roedel355bf552008-12-08 12:02:41 +01002485
Joerg Roedel8638c492009-12-10 11:12:25 +01002486void amd_iommu_init_notifier(void)
2487{
2488 bus_register_notifier(&pci_bus_type, &device_nb);
2489}
2490
Joerg Roedel431b2a22008-07-11 17:14:22 +02002491/*****************************************************************************
2492 *
2493 * The next functions belong to the dma_ops mapping/unmapping code.
2494 *
2495 *****************************************************************************/
2496
2497/*
2498 * In the dma_ops path we only have the struct device. This function
2499 * finds the corresponding IOMMU, the protection domain and the
2500 * requestor id for a given device.
2501 * If the device is not yet associated with a domain this is also done
2502 * in this function.
2503 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002504static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002505{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002506 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002507 struct dma_ops_domain *dma_dom;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002508 u16 devid = get_device_id(dev);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002509
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002510 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002511 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002512
Joerg Roedel94f6d192009-11-24 16:40:02 +01002513 domain = domain_for_device(dev);
2514 if (domain != NULL && !dma_ops_domain(domain))
2515 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002516
Joerg Roedel94f6d192009-11-24 16:40:02 +01002517 if (domain != NULL)
2518 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002519
Frank Arnolddf805ab2012-08-27 19:21:04 +02002520 /* Device not bound yet - bind it */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002521 dma_dom = find_protection_domain(devid);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002522 if (!dma_dom)
Joerg Roedel94f6d192009-11-24 16:40:02 +01002523 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
2524 attach_device(dev, &dma_dom->domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002525 DUMP_printk("Using protection domain %d for device %s\n",
Joerg Roedel94f6d192009-11-24 16:40:02 +01002526 dma_dom->domain.id, dev_name(dev));
Joerg Roedelf91ba192008-11-25 12:56:12 +01002527
Joerg Roedel94f6d192009-11-24 16:40:02 +01002528 return &dma_dom->domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002529}
2530
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002531static void update_device_table(struct protection_domain *domain)
2532{
Joerg Roedel492667d2009-11-27 13:25:47 +01002533 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002534
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002535 list_for_each_entry(dev_data, &domain->dev_list, list)
2536 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002537}
2538
2539static void update_domain(struct protection_domain *domain)
2540{
2541 if (!domain->updated)
2542 return;
2543
2544 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002545
2546 domain_flush_devices(domain);
2547 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002548
2549 domain->updated = false;
2550}
2551
Joerg Roedel431b2a22008-07-11 17:14:22 +02002552/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002553 * This function fetches the PTE for a given address in the aperture
2554 */
2555static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2556 unsigned long address)
2557{
Joerg Roedel384de722009-05-15 12:30:05 +02002558 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002559 u64 *pte, *pte_page;
2560
Joerg Roedel384de722009-05-15 12:30:05 +02002561 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2562 if (!aperture)
2563 return NULL;
2564
2565 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002566 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002567 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002568 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002569 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2570 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002571 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002572
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002573 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002574
2575 return pte;
2576}
2577
2578/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002579 * This is the generic map function. It maps one 4kb page at paddr to
2580 * the given address in the DMA address space for the domain.
2581 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002582static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002583 unsigned long address,
2584 phys_addr_t paddr,
2585 int direction)
2586{
2587 u64 *pte, __pte;
2588
2589 WARN_ON(address > dom->aperture_size);
2590
2591 paddr &= PAGE_MASK;
2592
Joerg Roedel8bda3092009-05-12 12:02:46 +02002593 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002594 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002595 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002596
2597 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2598
2599 if (direction == DMA_TO_DEVICE)
2600 __pte |= IOMMU_PTE_IR;
2601 else if (direction == DMA_FROM_DEVICE)
2602 __pte |= IOMMU_PTE_IW;
2603 else if (direction == DMA_BIDIRECTIONAL)
2604 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2605
2606 WARN_ON(*pte);
2607
2608 *pte = __pte;
2609
2610 return (dma_addr_t)address;
2611}
2612
Joerg Roedel431b2a22008-07-11 17:14:22 +02002613/*
2614 * The generic unmapping function for on page in the DMA address space.
2615 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002616static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002617 unsigned long address)
2618{
Joerg Roedel384de722009-05-15 12:30:05 +02002619 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002620 u64 *pte;
2621
2622 if (address >= dom->aperture_size)
2623 return;
2624
Joerg Roedel384de722009-05-15 12:30:05 +02002625 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2626 if (!aperture)
2627 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002628
Joerg Roedel384de722009-05-15 12:30:05 +02002629 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2630 if (!pte)
2631 return;
2632
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002633 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002634
2635 WARN_ON(!*pte);
2636
2637 *pte = 0ULL;
2638}
2639
Joerg Roedel431b2a22008-07-11 17:14:22 +02002640/*
2641 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002642 * contiguous memory region into DMA address space. It is used by all
2643 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002644 * Must be called with the domain lock held.
2645 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002646static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002647 struct dma_ops_domain *dma_dom,
2648 phys_addr_t paddr,
2649 size_t size,
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02002650 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002651 bool align,
2652 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002653{
2654 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002655 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002656 unsigned int pages;
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02002657 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002658 int i;
2659
Joerg Roedele3c449f2008-10-15 22:02:11 -07002660 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002661 paddr &= PAGE_MASK;
2662
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002663 INC_STATS_COUNTER(total_map_requests);
2664
Joerg Roedelc1858972008-12-12 15:42:39 +01002665 if (pages > 1)
2666 INC_STATS_COUNTER(cross_page);
2667
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02002668 if (align)
2669 align_mask = (1UL << get_order(size)) - 1;
2670
Joerg Roedel11b83882009-05-19 10:23:15 +02002671retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02002672 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2673 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002674 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02002675 /*
2676 * setting next_address here will let the address
2677 * allocator only scan the new allocated range in the
2678 * first run. This is a small optimization.
2679 */
2680 dma_dom->next_address = dma_dom->aperture_size;
2681
Joerg Roedel576175c2009-11-23 19:08:46 +01002682 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
Joerg Roedel11b83882009-05-19 10:23:15 +02002683 goto out;
2684
2685 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002686 * aperture was successfully enlarged by 128 MB, try
Joerg Roedel11b83882009-05-19 10:23:15 +02002687 * allocation again
2688 */
2689 goto retry;
2690 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002691
2692 start = address;
2693 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002694 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002695 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002696 goto out_unmap;
2697
Joerg Roedelcb76c322008-06-26 21:28:00 +02002698 paddr += PAGE_SIZE;
2699 start += PAGE_SIZE;
2700 }
2701 address += offset;
2702
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002703 ADD_STATS_COUNTER(alloced_io_mem, size);
2704
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002705 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002706 domain_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02002707 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01002708 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel17b124b2011-04-06 18:01:35 +02002709 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002710
Joerg Roedelcb76c322008-06-26 21:28:00 +02002711out:
2712 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002713
2714out_unmap:
2715
2716 for (--i; i >= 0; --i) {
2717 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002718 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002719 }
2720
2721 dma_ops_free_addresses(dma_dom, address, pages);
2722
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002723 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002724}
2725
Joerg Roedel431b2a22008-07-11 17:14:22 +02002726/*
2727 * Does the reverse of the __map_single function. Must be called with
2728 * the domain lock held too
2729 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002730static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002731 dma_addr_t dma_addr,
2732 size_t size,
2733 int dir)
2734{
Joerg Roedel04e04632010-09-23 16:12:48 +02002735 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002736 dma_addr_t i, start;
2737 unsigned int pages;
2738
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002739 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002740 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002741 return;
2742
Joerg Roedel04e04632010-09-23 16:12:48 +02002743 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002744 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002745 dma_addr &= PAGE_MASK;
2746 start = dma_addr;
2747
2748 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002749 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002750 start += PAGE_SIZE;
2751 }
2752
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002753 SUB_STATS_COUNTER(alloced_io_mem, size);
2754
Joerg Roedelcb76c322008-06-26 21:28:00 +02002755 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02002756
Joerg Roedel80be3082008-11-06 14:59:05 +01002757 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002758 domain_flush_pages(&dma_dom->domain, flush_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01002759 dma_dom->need_flush = false;
2760 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002761}
2762
Joerg Roedel431b2a22008-07-11 17:14:22 +02002763/*
2764 * The exported map_single function for dma_ops.
2765 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002766static dma_addr_t map_page(struct device *dev, struct page *page,
2767 unsigned long offset, size_t size,
2768 enum dma_data_direction dir,
2769 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002770{
2771 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002772 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002773 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002774 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09002775 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002776
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002777 INC_STATS_COUNTER(cnt_map_single);
2778
Joerg Roedel94f6d192009-11-24 16:40:02 +01002779 domain = get_domain(dev);
2780 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002781 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002782 else if (IS_ERR(domain))
2783 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002784
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002785 dma_mask = *dev->dma_mask;
2786
Joerg Roedel4da70b92008-06-26 21:28:01 +02002787 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002788
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002789 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002790 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002791 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002792 goto out;
2793
Joerg Roedel17b124b2011-04-06 18:01:35 +02002794 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002795
2796out:
2797 spin_unlock_irqrestore(&domain->lock, flags);
2798
2799 return addr;
2800}
2801
Joerg Roedel431b2a22008-07-11 17:14:22 +02002802/*
2803 * The exported unmap_single function for dma_ops.
2804 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002805static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2806 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002807{
2808 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002809 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002810
Joerg Roedel146a6912008-12-12 15:07:12 +01002811 INC_STATS_COUNTER(cnt_unmap_single);
2812
Joerg Roedel94f6d192009-11-24 16:40:02 +01002813 domain = get_domain(dev);
2814 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002815 return;
2816
Joerg Roedel4da70b92008-06-26 21:28:01 +02002817 spin_lock_irqsave(&domain->lock, flags);
2818
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002819 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002820
Joerg Roedel17b124b2011-04-06 18:01:35 +02002821 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002822
2823 spin_unlock_irqrestore(&domain->lock, flags);
2824}
2825
Joerg Roedel431b2a22008-07-11 17:14:22 +02002826/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002827 * The exported map_sg function for dma_ops (handles scatter-gather
2828 * lists).
2829 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002830static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002831 int nelems, enum dma_data_direction dir,
2832 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002833{
2834 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002835 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002836 int i;
2837 struct scatterlist *s;
2838 phys_addr_t paddr;
2839 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002840 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002841
Joerg Roedeld03f067a2008-12-12 15:09:48 +01002842 INC_STATS_COUNTER(cnt_map_sg);
2843
Joerg Roedel94f6d192009-11-24 16:40:02 +01002844 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002845 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002846 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002847
Joerg Roedel832a90c2008-09-18 15:54:23 +02002848 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002849
Joerg Roedel65b050a2008-06-26 21:28:02 +02002850 spin_lock_irqsave(&domain->lock, flags);
2851
2852 for_each_sg(sglist, s, nelems, i) {
2853 paddr = sg_phys(s);
2854
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002855 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002856 paddr, s->length, dir, false,
2857 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002858
2859 if (s->dma_address) {
2860 s->dma_length = s->length;
2861 mapped_elems++;
2862 } else
2863 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002864 }
2865
Joerg Roedel17b124b2011-04-06 18:01:35 +02002866 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002867
2868out:
2869 spin_unlock_irqrestore(&domain->lock, flags);
2870
2871 return mapped_elems;
2872unmap:
2873 for_each_sg(sglist, s, mapped_elems, i) {
2874 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002875 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002876 s->dma_length, dir);
2877 s->dma_address = s->dma_length = 0;
2878 }
2879
2880 mapped_elems = 0;
2881
2882 goto out;
2883}
2884
Joerg Roedel431b2a22008-07-11 17:14:22 +02002885/*
2886 * The exported map_sg function for dma_ops (handles scatter-gather
2887 * lists).
2888 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002889static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002890 int nelems, enum dma_data_direction dir,
2891 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002892{
2893 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002894 struct protection_domain *domain;
2895 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002896 int i;
2897
Joerg Roedel55877a62008-12-12 15:12:14 +01002898 INC_STATS_COUNTER(cnt_unmap_sg);
2899
Joerg Roedel94f6d192009-11-24 16:40:02 +01002900 domain = get_domain(dev);
2901 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002902 return;
2903
Joerg Roedel65b050a2008-06-26 21:28:02 +02002904 spin_lock_irqsave(&domain->lock, flags);
2905
2906 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002907 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002908 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002909 s->dma_address = s->dma_length = 0;
2910 }
2911
Joerg Roedel17b124b2011-04-06 18:01:35 +02002912 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002913
2914 spin_unlock_irqrestore(&domain->lock, flags);
2915}
2916
Joerg Roedel431b2a22008-07-11 17:14:22 +02002917/*
2918 * The exported alloc_coherent function for dma_ops.
2919 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002920static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002921 dma_addr_t *dma_addr, gfp_t flag,
2922 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002923{
2924 unsigned long flags;
2925 void *virt_addr;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002926 struct protection_domain *domain;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002927 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002928 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002929
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002930 INC_STATS_COUNTER(cnt_alloc_coherent);
2931
Joerg Roedel94f6d192009-11-24 16:40:02 +01002932 domain = get_domain(dev);
2933 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002934 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2935 *dma_addr = __pa(virt_addr);
2936 return virt_addr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002937 } else if (IS_ERR(domain))
2938 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002939
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002940 dma_mask = dev->coherent_dma_mask;
2941 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2942 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002943
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002944 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2945 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05302946 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002947
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002948 paddr = virt_to_phys(virt_addr);
2949
Joerg Roedel832a90c2008-09-18 15:54:23 +02002950 if (!dma_mask)
2951 dma_mask = *dev->dma_mask;
2952
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002953 spin_lock_irqsave(&domain->lock, flags);
2954
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002955 *dma_addr = __map_single(dev, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002956 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002957
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002958 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002959 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002960 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002961 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002962
Joerg Roedel17b124b2011-04-06 18:01:35 +02002963 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002964
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002965 spin_unlock_irqrestore(&domain->lock, flags);
2966
2967 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002968
2969out_free:
2970
2971 free_pages((unsigned long)virt_addr, get_order(size));
2972
2973 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002974}
2975
Joerg Roedel431b2a22008-07-11 17:14:22 +02002976/*
2977 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002978 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002979static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002980 void *virt_addr, dma_addr_t dma_addr,
2981 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002982{
2983 unsigned long flags;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002984 struct protection_domain *domain;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002985
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002986 INC_STATS_COUNTER(cnt_free_coherent);
2987
Joerg Roedel94f6d192009-11-24 16:40:02 +01002988 domain = get_domain(dev);
2989 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002990 goto free_mem;
2991
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002992 spin_lock_irqsave(&domain->lock, flags);
2993
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002994 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002995
Joerg Roedel17b124b2011-04-06 18:01:35 +02002996 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002997
2998 spin_unlock_irqrestore(&domain->lock, flags);
2999
3000free_mem:
3001 free_pages((unsigned long)virt_addr, get_order(size));
3002}
3003
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003004/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003005 * This function is called by the DMA layer to find out if we can handle a
3006 * particular device. It is part of the dma_ops.
3007 */
3008static int amd_iommu_dma_supported(struct device *dev, u64 mask)
3009{
Joerg Roedel420aef82009-11-23 16:14:57 +01003010 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003011}
3012
3013/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02003014 * The function for pre-allocating protection domains.
3015 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003016 * If the driver core informs the DMA layer if a driver grabs a device
3017 * we don't need to preallocate the protection domains anymore.
3018 * For now we have to.
3019 */
Steffen Persvold943bc7e2012-03-15 12:16:28 +01003020static void __init prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003021{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003022 struct iommu_dev_data *dev_data;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003023 struct dma_ops_domain *dma_dom;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003024 struct pci_dev *dev = NULL;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003025 u16 devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003026
Chris Wrightd18c69d2010-04-02 18:27:55 -07003027 for_each_pci_dev(dev) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003028
3029 /* Do we handle this device? */
3030 if (!check_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003031 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003032
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003033 dev_data = get_dev_data(&dev->dev);
3034 if (!amd_iommu_force_isolation && dev_data->iommu_v2) {
3035 /* Make sure passthrough domain is allocated */
3036 alloc_passthrough_domain();
3037 dev_data->passthrough = true;
3038 attach_device(&dev->dev, pt_domain);
Frank Arnolddf805ab2012-08-27 19:21:04 +02003039 pr_info("AMD-Vi: Using passthrough domain for device %s\n",
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003040 dev_name(&dev->dev));
3041 }
3042
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003043 /* Is there already any domain for it? */
Joerg Roedel15898bb2009-11-24 15:39:42 +01003044 if (domain_for_device(&dev->dev))
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003045 continue;
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003046
3047 devid = get_device_id(&dev->dev);
3048
Joerg Roedel87a64d52009-11-24 17:26:43 +01003049 dma_dom = dma_ops_domain_alloc();
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003050 if (!dma_dom)
3051 continue;
3052 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02003053 dma_dom->target_dev = devid;
3054
Joerg Roedel15898bb2009-11-24 15:39:42 +01003055 attach_device(&dev->dev, &dma_dom->domain);
Joerg Roedelbe831292009-11-23 12:50:00 +01003056
Joerg Roedelbd60b732008-09-11 10:24:48 +02003057 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02003058 }
3059}
3060
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003061static struct dma_map_ops amd_iommu_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003062 .alloc = alloc_coherent,
3063 .free = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09003064 .map_page = map_page,
3065 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02003066 .map_sg = map_sg,
3067 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02003068 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02003069};
3070
Joerg Roedel27c21272011-05-30 15:56:24 +02003071static unsigned device_dma_ops_init(void)
3072{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003073 struct iommu_dev_data *dev_data;
Joerg Roedel27c21272011-05-30 15:56:24 +02003074 struct pci_dev *pdev = NULL;
3075 unsigned unhandled = 0;
3076
3077 for_each_pci_dev(pdev) {
3078 if (!check_device(&pdev->dev)) {
Joerg Roedelaf1be042012-01-18 14:03:11 +01003079
3080 iommu_ignore_device(&pdev->dev);
3081
Joerg Roedel27c21272011-05-30 15:56:24 +02003082 unhandled += 1;
3083 continue;
3084 }
3085
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003086 dev_data = get_dev_data(&pdev->dev);
3087
3088 if (!dev_data->passthrough)
3089 pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
3090 else
3091 pdev->dev.archdata.dma_ops = &nommu_dma_ops;
Joerg Roedel27c21272011-05-30 15:56:24 +02003092 }
3093
3094 return unhandled;
3095}
3096
Joerg Roedel431b2a22008-07-11 17:14:22 +02003097/*
3098 * The function which clues the AMD IOMMU driver into dma_ops.
3099 */
Joerg Roedelf5325092010-01-22 17:44:35 +01003100
3101void __init amd_iommu_init_api(void)
3102{
Joerg Roedel2cc21c42011-09-06 17:56:07 +02003103 bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01003104}
3105
Joerg Roedel6631ee92008-06-26 21:28:05 +02003106int __init amd_iommu_init_dma_ops(void)
3107{
3108 struct amd_iommu *iommu;
Joerg Roedel27c21272011-05-30 15:56:24 +02003109 int ret, unhandled;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003110
Joerg Roedel431b2a22008-07-11 17:14:22 +02003111 /*
3112 * first allocate a default protection domain for every IOMMU we
3113 * found in the system. Devices not assigned to any other
3114 * protection domain will be assigned to the default one.
3115 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02003116 for_each_iommu(iommu) {
Joerg Roedel87a64d52009-11-24 17:26:43 +01003117 iommu->default_dom = dma_ops_domain_alloc();
Joerg Roedel6631ee92008-06-26 21:28:05 +02003118 if (iommu->default_dom == NULL)
3119 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01003120 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003121 ret = iommu_init_unity_mappings(iommu);
3122 if (ret)
3123 goto free_domains;
3124 }
3125
Joerg Roedel431b2a22008-07-11 17:14:22 +02003126 /*
Joerg Roedel8793abe2009-11-27 11:40:33 +01003127 * Pre-allocate the protection domains for each device.
Joerg Roedel431b2a22008-07-11 17:14:22 +02003128 */
Joerg Roedel8793abe2009-11-27 11:40:33 +01003129 prealloc_protection_domains();
Joerg Roedel6631ee92008-06-26 21:28:05 +02003130
3131 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003132 swiotlb = 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02003133
Joerg Roedel431b2a22008-07-11 17:14:22 +02003134 /* Make the driver finally visible to the drivers */
Joerg Roedel27c21272011-05-30 15:56:24 +02003135 unhandled = device_dma_ops_init();
3136 if (unhandled && max_pfn > MAX_DMA32_PFN) {
3137 /* There are unhandled devices - initialize swiotlb for them */
3138 swiotlb = 1;
3139 }
Joerg Roedel6631ee92008-06-26 21:28:05 +02003140
Joerg Roedel7f265082008-12-12 13:50:21 +01003141 amd_iommu_stats_init();
3142
Joerg Roedel62410ee2012-06-12 16:42:43 +02003143 if (amd_iommu_unmap_flush)
3144 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
3145 else
3146 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3147
Joerg Roedel6631ee92008-06-26 21:28:05 +02003148 return 0;
3149
3150free_domains:
3151
Joerg Roedel3bd22172009-05-04 15:06:20 +02003152 for_each_iommu(iommu) {
Cyril Roelandt91457df2013-02-12 05:01:50 +01003153 dma_ops_domain_free(iommu->default_dom);
Joerg Roedel6631ee92008-06-26 21:28:05 +02003154 }
3155
3156 return ret;
3157}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003158
3159/*****************************************************************************
3160 *
3161 * The following functions belong to the exported interface of AMD IOMMU
3162 *
3163 * This interface allows access to lower level functions of the IOMMU
3164 * like protection domain handling and assignement of devices to domains
3165 * which is not possible with the dma_ops interface.
3166 *
3167 *****************************************************************************/
3168
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003169static void cleanup_domain(struct protection_domain *domain)
3170{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003171 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003172 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003173
3174 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3175
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003176 while (!list_empty(&domain->dev_list)) {
3177 entry = list_first_entry(&domain->dev_list,
3178 struct iommu_dev_data, list);
3179 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01003180 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003181
3182 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3183}
3184
Joerg Roedel26508152009-08-26 16:52:40 +02003185static void protection_domain_free(struct protection_domain *domain)
3186{
3187 if (!domain)
3188 return;
3189
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003190 del_domain_from_list(domain);
3191
Joerg Roedel26508152009-08-26 16:52:40 +02003192 if (domain->id)
3193 domain_id_free(domain->id);
3194
3195 kfree(domain);
3196}
3197
3198static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003199{
3200 struct protection_domain *domain;
3201
3202 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3203 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003204 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003205
3206 spin_lock_init(&domain->lock);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003207 mutex_init(&domain->api_lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01003208 domain->id = domain_id_alloc();
3209 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02003210 goto out_err;
Joerg Roedel7c392cb2009-11-26 11:13:32 +01003211 INIT_LIST_HEAD(&domain->dev_list);
Joerg Roedel26508152009-08-26 16:52:40 +02003212
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003213 add_domain_to_list(domain);
3214
Joerg Roedel26508152009-08-26 16:52:40 +02003215 return domain;
3216
3217out_err:
3218 kfree(domain);
3219
3220 return NULL;
3221}
3222
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003223static int __init alloc_passthrough_domain(void)
3224{
3225 if (pt_domain != NULL)
3226 return 0;
3227
3228 /* allocate passthrough domain */
3229 pt_domain = protection_domain_alloc();
3230 if (!pt_domain)
3231 return -ENOMEM;
3232
3233 pt_domain->mode = PAGE_MODE_NONE;
3234
3235 return 0;
3236}
Joerg Roedel26508152009-08-26 16:52:40 +02003237static int amd_iommu_domain_init(struct iommu_domain *dom)
3238{
3239 struct protection_domain *domain;
3240
3241 domain = protection_domain_alloc();
3242 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01003243 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02003244
3245 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003246 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3247 if (!domain->pt_root)
3248 goto out_free;
3249
Joerg Roedelf3572db2011-11-23 12:36:25 +01003250 domain->iommu_domain = dom;
3251
Joerg Roedelc156e342008-12-02 18:13:27 +01003252 dom->priv = domain;
3253
Joerg Roedel0ff64f82012-01-26 19:40:53 +01003254 dom->geometry.aperture_start = 0;
3255 dom->geometry.aperture_end = ~0ULL;
3256 dom->geometry.force_aperture = true;
3257
Joerg Roedelc156e342008-12-02 18:13:27 +01003258 return 0;
3259
3260out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02003261 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01003262
3263 return -ENOMEM;
3264}
3265
Joerg Roedel98383fc2008-12-02 18:34:12 +01003266static void amd_iommu_domain_destroy(struct iommu_domain *dom)
3267{
3268 struct protection_domain *domain = dom->priv;
3269
3270 if (!domain)
3271 return;
3272
3273 if (domain->dev_cnt > 0)
3274 cleanup_domain(domain);
3275
3276 BUG_ON(domain->dev_cnt != 0);
3277
Joerg Roedel132bd682011-11-17 14:18:46 +01003278 if (domain->mode != PAGE_MODE_NONE)
3279 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003280
Joerg Roedel52815b72011-11-17 17:24:28 +01003281 if (domain->flags & PD_IOMMUV2_MASK)
3282 free_gcr3_table(domain);
3283
Joerg Roedel8b408fe2010-03-08 14:20:07 +01003284 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003285
3286 dom->priv = NULL;
3287}
3288
Joerg Roedel684f2882008-12-08 12:07:44 +01003289static void amd_iommu_detach_device(struct iommu_domain *dom,
3290 struct device *dev)
3291{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003292 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003293 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003294 u16 devid;
3295
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003296 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003297 return;
3298
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003299 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003300
Joerg Roedel657cbb62009-11-23 15:26:46 +01003301 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003302 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003303
3304 iommu = amd_iommu_rlookup_table[devid];
3305 if (!iommu)
3306 return;
3307
Joerg Roedel684f2882008-12-08 12:07:44 +01003308 iommu_completion_wait(iommu);
3309}
3310
Joerg Roedel01106062008-12-02 19:34:11 +01003311static int amd_iommu_attach_device(struct iommu_domain *dom,
3312 struct device *dev)
3313{
3314 struct protection_domain *domain = dom->priv;
Joerg Roedel657cbb62009-11-23 15:26:46 +01003315 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003316 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003317 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003318
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003319 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003320 return -EINVAL;
3321
Joerg Roedel657cbb62009-11-23 15:26:46 +01003322 dev_data = dev->archdata.iommu;
3323
Joerg Roedelf62dda62011-06-09 12:55:35 +02003324 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003325 if (!iommu)
3326 return -EINVAL;
3327
Joerg Roedel657cbb62009-11-23 15:26:46 +01003328 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003329 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003330
Joerg Roedel15898bb2009-11-24 15:39:42 +01003331 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003332
3333 iommu_completion_wait(iommu);
3334
Joerg Roedel15898bb2009-11-24 15:39:42 +01003335 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003336}
3337
Joerg Roedel468e2362010-01-21 16:37:36 +01003338static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003339 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003340{
3341 struct protection_domain *domain = dom->priv;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003342 int prot = 0;
3343 int ret;
3344
Joerg Roedel132bd682011-11-17 14:18:46 +01003345 if (domain->mode == PAGE_MODE_NONE)
3346 return -EINVAL;
3347
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003348 if (iommu_prot & IOMMU_READ)
3349 prot |= IOMMU_PROT_IR;
3350 if (iommu_prot & IOMMU_WRITE)
3351 prot |= IOMMU_PROT_IW;
3352
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003353 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003354 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003355 mutex_unlock(&domain->api_lock);
3356
Joerg Roedel795e74f72010-05-11 17:40:57 +02003357 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003358}
3359
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003360static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3361 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003362{
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003363 struct protection_domain *domain = dom->priv;
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003364 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003365
Joerg Roedel132bd682011-11-17 14:18:46 +01003366 if (domain->mode == PAGE_MODE_NONE)
3367 return -EINVAL;
3368
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003369 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003370 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003371 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003372
Joerg Roedel17b124b2011-04-06 18:01:35 +02003373 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003374
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003375 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003376}
3377
Joerg Roedel645c4c82008-12-02 20:05:50 +01003378static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303379 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003380{
3381 struct protection_domain *domain = dom->priv;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003382 unsigned long offset_mask;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003383 phys_addr_t paddr;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003384 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003385
Joerg Roedel132bd682011-11-17 14:18:46 +01003386 if (domain->mode == PAGE_MODE_NONE)
3387 return iova;
3388
Joerg Roedel24cd7722010-01-19 17:27:39 +01003389 pte = fetch_pte(domain, iova);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003390
Joerg Roedela6d41a42009-09-02 17:08:55 +02003391 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003392 return 0;
3393
Joerg Roedelf03152b2010-01-21 16:15:24 +01003394 if (PM_PTE_LEVEL(*pte) == 0)
3395 offset_mask = PAGE_SIZE - 1;
3396 else
3397 offset_mask = PTE_PAGE_SIZE(*pte) - 1;
3398
3399 __pte = *pte & PM_ADDR_MASK;
3400 paddr = (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003401
3402 return paddr;
3403}
3404
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003405static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
3406 unsigned long cap)
3407{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003408 switch (cap) {
3409 case IOMMU_CAP_CACHE_COHERENCY:
3410 return 1;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003411 case IOMMU_CAP_INTR_REMAP:
3412 return irq_remapping_enabled;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003413 }
3414
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003415 return 0;
3416}
3417
Thierry Redingb22f6432014-06-27 09:03:12 +02003418static const struct iommu_ops amd_iommu_ops = {
Joerg Roedel26961ef2008-12-03 17:00:17 +01003419 .domain_init = amd_iommu_domain_init,
3420 .domain_destroy = amd_iommu_domain_destroy,
3421 .attach_dev = amd_iommu_attach_device,
3422 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003423 .map = amd_iommu_map,
3424 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003425 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003426 .domain_has_cap = amd_iommu_domain_has_cap,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003427 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003428};
3429
Joerg Roedel0feae532009-08-26 15:26:30 +02003430/*****************************************************************************
3431 *
3432 * The next functions do a basic initialization of IOMMU for pass through
3433 * mode
3434 *
3435 * In passthrough mode the IOMMU is initialized and enabled but not used for
3436 * DMA-API translation.
3437 *
3438 *****************************************************************************/
3439
3440int __init amd_iommu_init_passthrough(void)
3441{
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003442 struct iommu_dev_data *dev_data;
Joerg Roedel0feae532009-08-26 15:26:30 +02003443 struct pci_dev *dev = NULL;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003444 int ret;
Joerg Roedel0feae532009-08-26 15:26:30 +02003445
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003446 ret = alloc_passthrough_domain();
3447 if (ret)
3448 return ret;
Joerg Roedel0feae532009-08-26 15:26:30 +02003449
Kulikov Vasiliy6c54aab2010-07-03 12:03:51 -04003450 for_each_pci_dev(dev) {
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003451 if (!check_device(&dev->dev))
Joerg Roedel0feae532009-08-26 15:26:30 +02003452 continue;
3453
Joerg Roedel5abcdba2011-12-01 15:49:45 +01003454 dev_data = get_dev_data(&dev->dev);
3455 dev_data->passthrough = true;
3456
Joerg Roedel15898bb2009-11-24 15:39:42 +01003457 attach_device(&dev->dev, pt_domain);
Joerg Roedel0feae532009-08-26 15:26:30 +02003458 }
3459
Joerg Roedel2655d7a2011-12-22 12:35:38 +01003460 amd_iommu_stats_init();
3461
Joerg Roedel0feae532009-08-26 15:26:30 +02003462 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
3463
3464 return 0;
3465}
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003466
3467/* IOMMUv2 specific functions */
3468int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3469{
3470 return atomic_notifier_chain_register(&ppr_notifier, nb);
3471}
3472EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3473
3474int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3475{
3476 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3477}
3478EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003479
3480void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3481{
3482 struct protection_domain *domain = dom->priv;
3483 unsigned long flags;
3484
3485 spin_lock_irqsave(&domain->lock, flags);
3486
3487 /* Update data structure */
3488 domain->mode = PAGE_MODE_NONE;
3489 domain->updated = true;
3490
3491 /* Make changes visible to IOMMUs */
3492 update_domain(domain);
3493
3494 /* Page-table is not visible to IOMMU anymore, so free it */
3495 free_pagetable(domain);
3496
3497 spin_unlock_irqrestore(&domain->lock, flags);
3498}
3499EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003500
3501int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3502{
3503 struct protection_domain *domain = dom->priv;
3504 unsigned long flags;
3505 int levels, ret;
3506
3507 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3508 return -EINVAL;
3509
3510 /* Number of GCR3 table levels required */
3511 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3512 levels += 1;
3513
3514 if (levels > amd_iommu_max_glx_val)
3515 return -EINVAL;
3516
3517 spin_lock_irqsave(&domain->lock, flags);
3518
3519 /*
3520 * Save us all sanity checks whether devices already in the
3521 * domain support IOMMUv2. Just force that the domain has no
3522 * devices attached when it is switched into IOMMUv2 mode.
3523 */
3524 ret = -EBUSY;
3525 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3526 goto out;
3527
3528 ret = -ENOMEM;
3529 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3530 if (domain->gcr3_tbl == NULL)
3531 goto out;
3532
3533 domain->glx = levels;
3534 domain->flags |= PD_IOMMUV2_MASK;
3535 domain->updated = true;
3536
3537 update_domain(domain);
3538
3539 ret = 0;
3540
3541out:
3542 spin_unlock_irqrestore(&domain->lock, flags);
3543
3544 return ret;
3545}
3546EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003547
3548static int __flush_pasid(struct protection_domain *domain, int pasid,
3549 u64 address, bool size)
3550{
3551 struct iommu_dev_data *dev_data;
3552 struct iommu_cmd cmd;
3553 int i, ret;
3554
3555 if (!(domain->flags & PD_IOMMUV2_MASK))
3556 return -EINVAL;
3557
3558 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3559
3560 /*
3561 * IOMMU TLB needs to be flushed before Device TLB to
3562 * prevent device TLB refill from IOMMU TLB
3563 */
3564 for (i = 0; i < amd_iommus_present; ++i) {
3565 if (domain->dev_iommu[i] == 0)
3566 continue;
3567
3568 ret = iommu_queue_command(amd_iommus[i], &cmd);
3569 if (ret != 0)
3570 goto out;
3571 }
3572
3573 /* Wait until IOMMU TLB flushes are complete */
3574 domain_flush_complete(domain);
3575
3576 /* Now flush device TLBs */
3577 list_for_each_entry(dev_data, &domain->dev_list, list) {
3578 struct amd_iommu *iommu;
3579 int qdep;
3580
3581 BUG_ON(!dev_data->ats.enabled);
3582
3583 qdep = dev_data->ats.qdep;
3584 iommu = amd_iommu_rlookup_table[dev_data->devid];
3585
3586 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3587 qdep, address, size);
3588
3589 ret = iommu_queue_command(iommu, &cmd);
3590 if (ret != 0)
3591 goto out;
3592 }
3593
3594 /* Wait until all device TLBs are flushed */
3595 domain_flush_complete(domain);
3596
3597 ret = 0;
3598
3599out:
3600
3601 return ret;
3602}
3603
3604static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3605 u64 address)
3606{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003607 INC_STATS_COUNTER(invalidate_iotlb);
3608
Joerg Roedel22e266c2011-11-21 15:59:08 +01003609 return __flush_pasid(domain, pasid, address, false);
3610}
3611
3612int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3613 u64 address)
3614{
3615 struct protection_domain *domain = dom->priv;
3616 unsigned long flags;
3617 int ret;
3618
3619 spin_lock_irqsave(&domain->lock, flags);
3620 ret = __amd_iommu_flush_page(domain, pasid, address);
3621 spin_unlock_irqrestore(&domain->lock, flags);
3622
3623 return ret;
3624}
3625EXPORT_SYMBOL(amd_iommu_flush_page);
3626
3627static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3628{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003629 INC_STATS_COUNTER(invalidate_iotlb_all);
3630
Joerg Roedel22e266c2011-11-21 15:59:08 +01003631 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3632 true);
3633}
3634
3635int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3636{
3637 struct protection_domain *domain = dom->priv;
3638 unsigned long flags;
3639 int ret;
3640
3641 spin_lock_irqsave(&domain->lock, flags);
3642 ret = __amd_iommu_flush_tlb(domain, pasid);
3643 spin_unlock_irqrestore(&domain->lock, flags);
3644
3645 return ret;
3646}
3647EXPORT_SYMBOL(amd_iommu_flush_tlb);
3648
Joerg Roedelb16137b2011-11-21 16:50:23 +01003649static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3650{
3651 int index;
3652 u64 *pte;
3653
3654 while (true) {
3655
3656 index = (pasid >> (9 * level)) & 0x1ff;
3657 pte = &root[index];
3658
3659 if (level == 0)
3660 break;
3661
3662 if (!(*pte & GCR3_VALID)) {
3663 if (!alloc)
3664 return NULL;
3665
3666 root = (void *)get_zeroed_page(GFP_ATOMIC);
3667 if (root == NULL)
3668 return NULL;
3669
3670 *pte = __pa(root) | GCR3_VALID;
3671 }
3672
3673 root = __va(*pte & PAGE_MASK);
3674
3675 level -= 1;
3676 }
3677
3678 return pte;
3679}
3680
3681static int __set_gcr3(struct protection_domain *domain, int pasid,
3682 unsigned long cr3)
3683{
3684 u64 *pte;
3685
3686 if (domain->mode != PAGE_MODE_NONE)
3687 return -EINVAL;
3688
3689 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3690 if (pte == NULL)
3691 return -ENOMEM;
3692
3693 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3694
3695 return __amd_iommu_flush_tlb(domain, pasid);
3696}
3697
3698static int __clear_gcr3(struct protection_domain *domain, int pasid)
3699{
3700 u64 *pte;
3701
3702 if (domain->mode != PAGE_MODE_NONE)
3703 return -EINVAL;
3704
3705 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3706 if (pte == NULL)
3707 return 0;
3708
3709 *pte = 0;
3710
3711 return __amd_iommu_flush_tlb(domain, pasid);
3712}
3713
3714int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3715 unsigned long cr3)
3716{
3717 struct protection_domain *domain = dom->priv;
3718 unsigned long flags;
3719 int ret;
3720
3721 spin_lock_irqsave(&domain->lock, flags);
3722 ret = __set_gcr3(domain, pasid, cr3);
3723 spin_unlock_irqrestore(&domain->lock, flags);
3724
3725 return ret;
3726}
3727EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3728
3729int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3730{
3731 struct protection_domain *domain = dom->priv;
3732 unsigned long flags;
3733 int ret;
3734
3735 spin_lock_irqsave(&domain->lock, flags);
3736 ret = __clear_gcr3(domain, pasid);
3737 spin_unlock_irqrestore(&domain->lock, flags);
3738
3739 return ret;
3740}
3741EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003742
3743int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3744 int status, int tag)
3745{
3746 struct iommu_dev_data *dev_data;
3747 struct amd_iommu *iommu;
3748 struct iommu_cmd cmd;
3749
Joerg Roedel399be2f2011-12-01 16:53:47 +01003750 INC_STATS_COUNTER(complete_ppr);
3751
Joerg Roedelc99afa22011-11-21 18:19:25 +01003752 dev_data = get_dev_data(&pdev->dev);
3753 iommu = amd_iommu_rlookup_table[dev_data->devid];
3754
3755 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3756 tag, dev_data->pri_tlp);
3757
3758 return iommu_queue_command(iommu, &cmd);
3759}
3760EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003761
3762struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3763{
3764 struct protection_domain *domain;
3765
3766 domain = get_domain(&pdev->dev);
3767 if (IS_ERR(domain))
3768 return NULL;
3769
3770 /* Only return IOMMUv2 domains */
3771 if (!(domain->flags & PD_IOMMUV2_MASK))
3772 return NULL;
3773
3774 return domain->iommu_domain;
3775}
3776EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003777
3778void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3779{
3780 struct iommu_dev_data *dev_data;
3781
3782 if (!amd_iommu_v2_supported())
3783 return;
3784
3785 dev_data = get_dev_data(&pdev->dev);
3786 dev_data->errata |= (1 << erratum);
3787}
3788EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003789
3790int amd_iommu_device_info(struct pci_dev *pdev,
3791 struct amd_iommu_device_info *info)
3792{
3793 int max_pasids;
3794 int pos;
3795
3796 if (pdev == NULL || info == NULL)
3797 return -EINVAL;
3798
3799 if (!amd_iommu_v2_supported())
3800 return -EINVAL;
3801
3802 memset(info, 0, sizeof(*info));
3803
3804 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3805 if (pos)
3806 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3807
3808 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3809 if (pos)
3810 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3811
3812 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3813 if (pos) {
3814 int features;
3815
3816 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3817 max_pasids = min(max_pasids, (1 << 20));
3818
3819 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3820 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3821
3822 features = pci_pasid_features(pdev);
3823 if (features & PCI_PASID_CAP_EXEC)
3824 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3825 if (features & PCI_PASID_CAP_PRIV)
3826 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3827 }
3828
3829 return 0;
3830}
3831EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003832
3833#ifdef CONFIG_IRQ_REMAP
3834
3835/*****************************************************************************
3836 *
3837 * Interrupt Remapping Implementation
3838 *
3839 *****************************************************************************/
3840
3841union irte {
3842 u32 val;
3843 struct {
3844 u32 valid : 1,
3845 no_fault : 1,
3846 int_type : 3,
3847 rq_eoi : 1,
3848 dm : 1,
3849 rsvd_1 : 1,
3850 destination : 8,
3851 vector : 8,
3852 rsvd_2 : 8;
3853 } fields;
3854};
3855
3856#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3857#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3858#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3859#define DTE_IRQ_REMAP_ENABLE 1ULL
3860
3861static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3862{
3863 u64 dte;
3864
3865 dte = amd_iommu_dev_table[devid].data[2];
3866 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3867 dte |= virt_to_phys(table->table);
3868 dte |= DTE_IRQ_REMAP_INTCTL;
3869 dte |= DTE_IRQ_TABLE_LEN;
3870 dte |= DTE_IRQ_REMAP_ENABLE;
3871
3872 amd_iommu_dev_table[devid].data[2] = dte;
3873}
3874
3875#define IRTE_ALLOCATED (~1U)
3876
3877static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3878{
3879 struct irq_remap_table *table = NULL;
3880 struct amd_iommu *iommu;
3881 unsigned long flags;
3882 u16 alias;
3883
3884 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3885
3886 iommu = amd_iommu_rlookup_table[devid];
3887 if (!iommu)
3888 goto out_unlock;
3889
3890 table = irq_lookup_table[devid];
3891 if (table)
3892 goto out;
3893
3894 alias = amd_iommu_alias_table[devid];
3895 table = irq_lookup_table[alias];
3896 if (table) {
3897 irq_lookup_table[devid] = table;
3898 set_dte_irq_entry(devid, table);
3899 iommu_flush_dte(iommu, devid);
3900 goto out;
3901 }
3902
3903 /* Nothing there yet, allocate new irq remapping table */
3904 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3905 if (!table)
3906 goto out;
3907
Joerg Roedel197887f2013-04-09 21:14:08 +02003908 /* Initialize table spin-lock */
3909 spin_lock_init(&table->lock);
3910
Joerg Roedel2b324502012-06-21 16:29:10 +02003911 if (ioapic)
3912 /* Keep the first 32 indexes free for IOAPIC interrupts */
3913 table->min_index = 32;
3914
3915 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3916 if (!table->table) {
3917 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003918 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003919 goto out;
3920 }
3921
3922 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3923
3924 if (ioapic) {
3925 int i;
3926
3927 for (i = 0; i < 32; ++i)
3928 table->table[i] = IRTE_ALLOCATED;
3929 }
3930
3931 irq_lookup_table[devid] = table;
3932 set_dte_irq_entry(devid, table);
3933 iommu_flush_dte(iommu, devid);
3934 if (devid != alias) {
3935 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003936 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003937 iommu_flush_dte(iommu, alias);
3938 }
3939
3940out:
3941 iommu_completion_wait(iommu);
3942
3943out_unlock:
3944 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3945
3946 return table;
3947}
3948
3949static int alloc_irq_index(struct irq_cfg *cfg, u16 devid, int count)
3950{
3951 struct irq_remap_table *table;
3952 unsigned long flags;
3953 int index, c;
3954
3955 table = get_irq_table(devid, false);
3956 if (!table)
3957 return -ENODEV;
3958
3959 spin_lock_irqsave(&table->lock, flags);
3960
3961 /* Scan table for free entries */
3962 for (c = 0, index = table->min_index;
3963 index < MAX_IRQS_PER_TABLE;
3964 ++index) {
3965 if (table->table[index] == 0)
3966 c += 1;
3967 else
3968 c = 0;
3969
3970 if (c == count) {
Joerg Roedel0dfedd62013-04-09 15:39:16 +02003971 struct irq_2_irte *irte_info;
Joerg Roedel2b324502012-06-21 16:29:10 +02003972
3973 for (; c != 0; --c)
3974 table->table[index - c + 1] = IRTE_ALLOCATED;
3975
3976 index -= count - 1;
3977
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02003978 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02003979 irte_info = &cfg->irq_2_irte;
3980 irte_info->devid = devid;
3981 irte_info->index = index;
Joerg Roedel2b324502012-06-21 16:29:10 +02003982
3983 goto out;
3984 }
3985 }
3986
3987 index = -ENOSPC;
3988
3989out:
3990 spin_unlock_irqrestore(&table->lock, flags);
3991
3992 return index;
3993}
3994
3995static int get_irte(u16 devid, int index, union irte *irte)
3996{
3997 struct irq_remap_table *table;
3998 unsigned long flags;
3999
4000 table = get_irq_table(devid, false);
4001 if (!table)
4002 return -ENOMEM;
4003
4004 spin_lock_irqsave(&table->lock, flags);
4005 irte->val = table->table[index];
4006 spin_unlock_irqrestore(&table->lock, flags);
4007
4008 return 0;
4009}
4010
4011static int modify_irte(u16 devid, int index, union irte irte)
4012{
4013 struct irq_remap_table *table;
4014 struct amd_iommu *iommu;
4015 unsigned long flags;
4016
4017 iommu = amd_iommu_rlookup_table[devid];
4018 if (iommu == NULL)
4019 return -EINVAL;
4020
4021 table = get_irq_table(devid, false);
4022 if (!table)
4023 return -ENOMEM;
4024
4025 spin_lock_irqsave(&table->lock, flags);
4026 table->table[index] = irte.val;
4027 spin_unlock_irqrestore(&table->lock, flags);
4028
4029 iommu_flush_irt(iommu, devid);
4030 iommu_completion_wait(iommu);
4031
4032 return 0;
4033}
4034
4035static void free_irte(u16 devid, int index)
4036{
4037 struct irq_remap_table *table;
4038 struct amd_iommu *iommu;
4039 unsigned long flags;
4040
4041 iommu = amd_iommu_rlookup_table[devid];
4042 if (iommu == NULL)
4043 return;
4044
4045 table = get_irq_table(devid, false);
4046 if (!table)
4047 return;
4048
4049 spin_lock_irqsave(&table->lock, flags);
4050 table->table[index] = 0;
4051 spin_unlock_irqrestore(&table->lock, flags);
4052
4053 iommu_flush_irt(iommu, devid);
4054 iommu_completion_wait(iommu);
4055}
4056
Joerg Roedel5527de72012-06-26 11:17:32 +02004057static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
4058 unsigned int destination, int vector,
4059 struct io_apic_irq_attr *attr)
4060{
4061 struct irq_remap_table *table;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004062 struct irq_2_irte *irte_info;
Joerg Roedel5527de72012-06-26 11:17:32 +02004063 struct irq_cfg *cfg;
4064 union irte irte;
4065 int ioapic_id;
4066 int index;
4067 int devid;
4068 int ret;
4069
4070 cfg = irq_get_chip_data(irq);
4071 if (!cfg)
4072 return -EINVAL;
4073
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004074 irte_info = &cfg->irq_2_irte;
Joerg Roedel5527de72012-06-26 11:17:32 +02004075 ioapic_id = mpc_ioapic_id(attr->ioapic);
4076 devid = get_ioapic_devid(ioapic_id);
4077
4078 if (devid < 0)
4079 return devid;
4080
4081 table = get_irq_table(devid, true);
4082 if (table == NULL)
4083 return -ENOMEM;
4084
4085 index = attr->ioapic_pin;
4086
4087 /* Setup IRQ remapping info */
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004088 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004089 irte_info->devid = devid;
4090 irte_info->index = index;
Joerg Roedel5527de72012-06-26 11:17:32 +02004091
4092 /* Setup IRTE for IOMMU */
4093 irte.val = 0;
4094 irte.fields.vector = vector;
4095 irte.fields.int_type = apic->irq_delivery_mode;
4096 irte.fields.destination = destination;
4097 irte.fields.dm = apic->irq_dest_mode;
4098 irte.fields.valid = 1;
4099
4100 ret = modify_irte(devid, index, irte);
4101 if (ret)
4102 return ret;
4103
4104 /* Setup IOAPIC entry */
4105 memset(entry, 0, sizeof(*entry));
4106
4107 entry->vector = index;
4108 entry->mask = 0;
4109 entry->trigger = attr->trigger;
4110 entry->polarity = attr->polarity;
4111
4112 /*
4113 * Mask level triggered irqs.
Joerg Roedel5527de72012-06-26 11:17:32 +02004114 */
4115 if (attr->trigger)
4116 entry->mask = 1;
4117
4118 return 0;
4119}
4120
4121static int set_affinity(struct irq_data *data, const struct cpumask *mask,
4122 bool force)
4123{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004124 struct irq_2_irte *irte_info;
Joerg Roedel5527de72012-06-26 11:17:32 +02004125 unsigned int dest, irq;
4126 struct irq_cfg *cfg;
4127 union irte irte;
4128 int err;
4129
4130 if (!config_enabled(CONFIG_SMP))
4131 return -1;
4132
4133 cfg = data->chip_data;
4134 irq = data->irq;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004135 irte_info = &cfg->irq_2_irte;
Joerg Roedel5527de72012-06-26 11:17:32 +02004136
4137 if (!cpumask_intersects(mask, cpu_online_mask))
4138 return -EINVAL;
4139
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004140 if (get_irte(irte_info->devid, irte_info->index, &irte))
Joerg Roedel5527de72012-06-26 11:17:32 +02004141 return -EBUSY;
4142
4143 if (assign_irq_vector(irq, cfg, mask))
4144 return -EBUSY;
4145
4146 err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
4147 if (err) {
4148 if (assign_irq_vector(irq, cfg, data->affinity))
4149 pr_err("AMD-Vi: Failed to recover vector for irq %d\n", irq);
4150 return err;
4151 }
4152
4153 irte.fields.vector = cfg->vector;
4154 irte.fields.destination = dest;
4155
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004156 modify_irte(irte_info->devid, irte_info->index, irte);
Joerg Roedel5527de72012-06-26 11:17:32 +02004157
4158 if (cfg->move_in_progress)
4159 send_cleanup_vector(cfg);
4160
4161 cpumask_copy(data->affinity, mask);
4162
4163 return 0;
4164}
4165
4166static int free_irq(int irq)
4167{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004168 struct irq_2_irte *irte_info;
Joerg Roedel5527de72012-06-26 11:17:32 +02004169 struct irq_cfg *cfg;
4170
4171 cfg = irq_get_chip_data(irq);
4172 if (!cfg)
4173 return -EINVAL;
4174
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004175 irte_info = &cfg->irq_2_irte;
Joerg Roedel5527de72012-06-26 11:17:32 +02004176
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004177 free_irte(irte_info->devid, irte_info->index);
Joerg Roedel5527de72012-06-26 11:17:32 +02004178
4179 return 0;
4180}
4181
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004182static void compose_msi_msg(struct pci_dev *pdev,
4183 unsigned int irq, unsigned int dest,
4184 struct msi_msg *msg, u8 hpet_id)
4185{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004186 struct irq_2_irte *irte_info;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004187 struct irq_cfg *cfg;
4188 union irte irte;
4189
4190 cfg = irq_get_chip_data(irq);
4191 if (!cfg)
4192 return;
4193
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004194 irte_info = &cfg->irq_2_irte;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004195
4196 irte.val = 0;
4197 irte.fields.vector = cfg->vector;
4198 irte.fields.int_type = apic->irq_delivery_mode;
4199 irte.fields.destination = dest;
4200 irte.fields.dm = apic->irq_dest_mode;
4201 irte.fields.valid = 1;
4202
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004203 modify_irte(irte_info->devid, irte_info->index, irte);
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004204
4205 msg->address_hi = MSI_ADDR_BASE_HI;
4206 msg->address_lo = MSI_ADDR_BASE_LO;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004207 msg->data = irte_info->index;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004208}
4209
4210static int msi_alloc_irq(struct pci_dev *pdev, int irq, int nvec)
4211{
4212 struct irq_cfg *cfg;
4213 int index;
4214 u16 devid;
4215
4216 if (!pdev)
4217 return -EINVAL;
4218
4219 cfg = irq_get_chip_data(irq);
4220 if (!cfg)
4221 return -EINVAL;
4222
4223 devid = get_device_id(&pdev->dev);
4224 index = alloc_irq_index(cfg, devid, nvec);
4225
4226 return index < 0 ? MAX_IRQS_PER_TABLE : index;
4227}
4228
4229static int msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
4230 int index, int offset)
4231{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004232 struct irq_2_irte *irte_info;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004233 struct irq_cfg *cfg;
4234 u16 devid;
4235
4236 if (!pdev)
4237 return -EINVAL;
4238
4239 cfg = irq_get_chip_data(irq);
4240 if (!cfg)
4241 return -EINVAL;
4242
4243 if (index >= MAX_IRQS_PER_TABLE)
4244 return 0;
4245
4246 devid = get_device_id(&pdev->dev);
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004247 irte_info = &cfg->irq_2_irte;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004248
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004249 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004250 irte_info->devid = devid;
4251 irte_info->index = index + offset;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004252
4253 return 0;
4254}
4255
Joerg Roedeld9761952012-06-26 16:00:08 +02004256static int setup_hpet_msi(unsigned int irq, unsigned int id)
4257{
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004258 struct irq_2_irte *irte_info;
Joerg Roedeld9761952012-06-26 16:00:08 +02004259 struct irq_cfg *cfg;
4260 int index, devid;
4261
4262 cfg = irq_get_chip_data(irq);
4263 if (!cfg)
4264 return -EINVAL;
4265
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004266 irte_info = &cfg->irq_2_irte;
Joerg Roedeld9761952012-06-26 16:00:08 +02004267 devid = get_hpet_devid(id);
4268 if (devid < 0)
4269 return devid;
4270
4271 index = alloc_irq_index(cfg, devid, 1);
4272 if (index < 0)
4273 return index;
4274
Joerg Roedel9b1b0e42012-09-26 12:44:45 +02004275 cfg->remapped = 1;
Joerg Roedel0dfedd62013-04-09 15:39:16 +02004276 irte_info->devid = devid;
4277 irte_info->index = index;
Joerg Roedeld9761952012-06-26 16:00:08 +02004278
4279 return 0;
4280}
4281
Joerg Roedel6b474b82012-06-26 16:46:04 +02004282struct irq_remap_ops amd_iommu_irq_ops = {
4283 .supported = amd_iommu_supported,
4284 .prepare = amd_iommu_prepare,
4285 .enable = amd_iommu_enable,
4286 .disable = amd_iommu_disable,
4287 .reenable = amd_iommu_reenable,
4288 .enable_faulting = amd_iommu_enable_faulting,
4289 .setup_ioapic_entry = setup_ioapic_entry,
4290 .set_affinity = set_affinity,
4291 .free_irq = free_irq,
4292 .compose_msi_msg = compose_msi_msg,
4293 .msi_alloc_irq = msi_alloc_irq,
4294 .msi_setup_irq = msi_setup_irq,
4295 .setup_hpet_msi = setup_hpet_msi,
4296};
Joerg Roedel2b324502012-06-21 16:29:10 +02004297#endif