blob: 0d91785ebdc34accca7c4e9ed45da300ddbb68a7 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedel8d283c32008-06-26 21:27:38 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -050025#include <linux/msi.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020026#include <linux/list.h>
27#include <linux/spinlock.h>
Shuah Khanc5081cd2013-02-27 17:07:19 -070028#include <linux/pci.h>
Bjorn Helgaas4b180d92014-02-14 14:08:51 -070029#include <linux/irqreturn.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020030
31/*
Joerg Roedelbb527772009-11-20 14:31:51 +010032 * Maximum number of IOMMUs supported
33 */
34#define MAX_IOMMUS 32
35
36/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020037 * some size calculation constants
38 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020039#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020040#define ALIAS_TABLE_ENTRY_SIZE 2
41#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
42
Joerg Roedel8d283c32008-06-26 21:27:38 +020043/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010072#define MMIO_PPR_LOG_OFFSET 0x0038
Suravee Suthikulpanit8bda0cf2016-08-23 13:52:36 -050073#define MMIO_GA_LOG_BASE_OFFSET 0x00e0
74#define MMIO_GA_LOG_TAIL_OFFSET 0x00e8
Joerg Roedel8d283c32008-06-26 21:27:38 +020075#define MMIO_CMD_HEAD_OFFSET 0x2000
76#define MMIO_CMD_TAIL_OFFSET 0x2008
77#define MMIO_EVT_HEAD_OFFSET 0x2010
78#define MMIO_EVT_TAIL_OFFSET 0x2018
79#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010080#define MMIO_PPR_HEAD_OFFSET 0x2030
81#define MMIO_PPR_TAIL_OFFSET 0x2038
Suravee Suthikulpanit8bda0cf2016-08-23 13:52:36 -050082#define MMIO_GA_HEAD_OFFSET 0x2040
83#define MMIO_GA_TAIL_OFFSET 0x2048
Steven L Kinney30861dd2013-06-05 16:11:48 -050084#define MMIO_CNTR_CONF_OFFSET 0x4000
85#define MMIO_CNTR_REG_OFFSET 0x40000
86#define MMIO_REG_END_OFFSET 0x80000
87
Joerg Roedel8d283c32008-06-26 21:27:38 +020088
Joerg Roedeld99ddec2011-04-11 11:03:18 +020089
90/* Extended Feature Bits */
91#define FEATURE_PREFETCH (1ULL<<0)
92#define FEATURE_PPR (1ULL<<1)
93#define FEATURE_X2APIC (1ULL<<2)
94#define FEATURE_NX (1ULL<<3)
95#define FEATURE_GT (1ULL<<4)
96#define FEATURE_IA (1ULL<<6)
97#define FEATURE_GA (1ULL<<7)
98#define FEATURE_HE (1ULL<<8)
99#define FEATURE_PC (1ULL<<9)
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500100#define FEATURE_GAM_VAPIC (1ULL<<21)
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200101
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100102#define FEATURE_PASID_SHIFT 32
103#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
104
Joerg Roedel52815b72011-11-17 17:24:28 +0100105#define FEATURE_GLXVAL_SHIFT 14
106#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
107
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600108/* Note:
109 * The current driver only support 16-bit PASID.
110 * Currently, hardware only implement upto 16-bit PASID
111 * even though the spec says it could have upto 20 bits.
112 */
113#define PASID_MASK 0x0000ffff
Joerg Roedel52815b72011-11-17 17:24:28 +0100114
Joerg Roedel519c31b2008-08-14 19:55:15 +0200115/* MMIO status bits */
Suravee Suthikulpanit925fe082013-03-27 18:51:52 -0500116#define MMIO_STATUS_EVT_INT_MASK (1 << 1)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100117#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
118#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Suravee Suthikulpanit8bda0cf2016-08-23 13:52:36 -0500119#define MMIO_STATUS_GALOG_RUN_MASK (1 << 8)
120#define MMIO_STATUS_GALOG_OVERFLOW_MASK (1 << 9)
121#define MMIO_STATUS_GALOG_INT_MASK (1 << 10)
Joerg Roedel519c31b2008-08-14 19:55:15 +0200122
Joerg Roedel90008ee2008-09-09 16:41:05 +0200123/* event logging constants */
124#define EVENT_ENTRY_SIZE 0x10
125#define EVENT_TYPE_SHIFT 28
126#define EVENT_TYPE_MASK 0xf
127#define EVENT_TYPE_ILL_DEV 0x1
128#define EVENT_TYPE_IO_FAULT 0x2
129#define EVENT_TYPE_DEV_TAB_ERR 0x3
130#define EVENT_TYPE_PAGE_TAB_ERR 0x4
131#define EVENT_TYPE_ILL_CMD 0x5
132#define EVENT_TYPE_CMD_HARD_ERR 0x6
133#define EVENT_TYPE_IOTLB_INV_TO 0x7
134#define EVENT_TYPE_INV_DEV_REQ 0x8
135#define EVENT_DEVID_MASK 0xffff
136#define EVENT_DEVID_SHIFT 0
137#define EVENT_DOMID_MASK 0xffff
138#define EVENT_DOMID_SHIFT 0
139#define EVENT_FLAGS_MASK 0xfff
140#define EVENT_FLAGS_SHIFT 0x10
141
Joerg Roedel8d283c32008-06-26 21:27:38 +0200142/* feature control bits */
143#define CONTROL_IOMMU_EN 0x00ULL
144#define CONTROL_HT_TUN_EN 0x01ULL
145#define CONTROL_EVT_LOG_EN 0x02ULL
146#define CONTROL_EVT_INT_EN 0x03ULL
147#define CONTROL_COMWAIT_EN 0x04ULL
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100148#define CONTROL_INV_TIMEOUT 0x05ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200149#define CONTROL_PASSPW_EN 0x08ULL
150#define CONTROL_RESPASSPW_EN 0x09ULL
151#define CONTROL_COHERENT_EN 0x0aULL
152#define CONTROL_ISOC_EN 0x0bULL
153#define CONTROL_CMDBUF_EN 0x0cULL
154#define CONTROL_PPFLOG_EN 0x0dULL
155#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100156#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100157#define CONTROL_GT_EN 0x10ULL
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500158#define CONTROL_GA_EN 0x11ULL
159#define CONTROL_GAM_EN 0x19ULL
Suravee Suthikulpanit8bda0cf2016-08-23 13:52:36 -0500160#define CONTROL_GALOG_EN 0x1CULL
161#define CONTROL_GAINT_EN 0x1DULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200162
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100163#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
164#define CTRL_INV_TO_NONE 0
165#define CTRL_INV_TO_1MS 1
166#define CTRL_INV_TO_10MS 2
167#define CTRL_INV_TO_100MS 3
168#define CTRL_INV_TO_1S 4
169#define CTRL_INV_TO_10S 5
170#define CTRL_INV_TO_100S 6
171
Joerg Roedel8d283c32008-06-26 21:27:38 +0200172/* command specific defines */
173#define CMD_COMPL_WAIT 0x01
174#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200175#define CMD_INV_IOMMU_PAGES 0x03
176#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel7ef27982012-06-21 16:46:04 +0200177#define CMD_INV_IRT 0x05
Joerg Roedelc99afa22011-11-21 18:19:25 +0100178#define CMD_COMPLETE_PPR 0x07
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200179#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200180
181#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200182#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200183#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
184#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
Joerg Roedel22e266c2011-11-21 15:59:08 +0100185#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
Joerg Roedel8d283c32008-06-26 21:27:38 +0200186
Joerg Roedelc99afa22011-11-21 18:19:25 +0100187#define PPR_STATUS_MASK 0xf
188#define PPR_STATUS_SHIFT 12
189
Joerg Roedel999ba412008-07-03 19:35:08 +0200190#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
191
Joerg Roedel8d283c32008-06-26 21:27:38 +0200192/* macros and definitions for device table entries */
193#define DEV_ENTRY_VALID 0x00
194#define DEV_ENTRY_TRANSLATION 0x01
195#define DEV_ENTRY_IR 0x3d
196#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200197#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200198#define DEV_ENTRY_EX 0x67
199#define DEV_ENTRY_SYSMGT1 0x68
200#define DEV_ENTRY_SYSMGT2 0x69
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200201#define DEV_ENTRY_IRQ_TBL_EN 0x80
Joerg Roedel8d283c32008-06-26 21:27:38 +0200202#define DEV_ENTRY_INIT_PASS 0xb8
203#define DEV_ENTRY_EINT_PASS 0xb9
204#define DEV_ENTRY_NMI_PASS 0xba
205#define DEV_ENTRY_LINT0_PASS 0xbe
206#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200207#define DEV_ENTRY_MODE_MASK 0x07
208#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200209
Joerg Roedel7ef27982012-06-21 16:46:04 +0200210#define MAX_DEV_TABLE_ENTRIES 0xffff
211
Joerg Roedel8d283c32008-06-26 21:27:38 +0200212/* constants to configure the command buffer */
213#define CMD_BUFFER_SIZE 8192
Chris Wright549c90dc2010-04-02 18:27:53 -0700214#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200215#define CMD_BUFFER_ENTRIES 512
216#define MMIO_CMD_SIZE_SHIFT 56
217#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
218
Joerg Roedel335503e2008-09-05 14:29:07 +0200219/* constants for event buffer handling */
220#define EVT_BUFFER_SIZE 8192 /* 512 entries */
221#define EVT_LEN_MASK (0x9ULL << 56)
222
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100223/* Constants for PPR Log handling */
224#define PPR_LOG_ENTRIES 512
225#define PPR_LOG_SIZE_SHIFT 56
226#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
227#define PPR_ENTRY_SIZE 16
228#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
229
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100230#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
231#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
232#define PPR_DEVID(x) ((x) & 0xffffULL)
233#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
234#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
235#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
236#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
237
238#define PPR_REQ_FAULT 0x01
239
Suravee Suthikulpanit8bda0cf2016-08-23 13:52:36 -0500240/* Constants for GA Log handling */
241#define GA_LOG_ENTRIES 512
242#define GA_LOG_SIZE_SHIFT 56
243#define GA_LOG_SIZE_512 (0x8ULL << GA_LOG_SIZE_SHIFT)
244#define GA_ENTRY_SIZE 8
245#define GA_LOG_SIZE (GA_ENTRY_SIZE * GA_LOG_ENTRIES)
246
247#define GA_TAG(x) (u32)(x & 0xffffffffULL)
248#define GA_DEVID(x) (u16)(((x) >> 32) & 0xffffULL)
249#define GA_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
250
251#define GA_GUEST_NR 0x1
252
Joerg Roedel0feae532009-08-26 15:26:30 +0200253#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200254#define PAGE_MODE_1_LEVEL 0x01
255#define PAGE_MODE_2_LEVEL 0x02
256#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200257#define PAGE_MODE_4_LEVEL 0x04
258#define PAGE_MODE_5_LEVEL 0x05
259#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200260
Joerg Roedel9355a082009-09-02 14:24:08 +0200261#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
262#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
263 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
264 (0xffffffffffffffffULL))
265#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200266#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
267#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
268 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200269#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200270
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200271#define PM_MAP_4k 0
272#define PM_ADDR_MASK 0x000ffffffffff000ULL
273#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
274 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
275#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200276
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100277/*
278 * Returns the page table level to use for a given page size
279 * Pagesize is expected to be a power-of-two
280 */
281#define PAGE_SIZE_LEVEL(pagesize) \
282 ((__ffs(pagesize) - 12) / 9)
283/*
284 * Returns the number of ptes to use for a given page size
285 * Pagesize is expected to be a power-of-two
286 */
287#define PAGE_SIZE_PTE_COUNT(pagesize) \
288 (1ULL << ((__ffs(pagesize) - 12) % 9))
289
290/*
291 * Aligns a given io-virtual address to a given page size
292 * Pagesize is expected to be a power-of-two
293 */
294#define PAGE_SIZE_ALIGN(address, pagesize) \
295 ((address) & ~((pagesize) - 1))
296/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200297 * Creates an IOMMU PTE for an address and a given pagesize
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100298 * The PTE has no permission bits set
299 * Pagesize is expected to be a power-of-two larger than 4096
300 */
301#define PAGE_SIZE_PTE(address, pagesize) \
302 (((address) | ((pagesize) - 1)) & \
303 (~(pagesize >> 1)) & PM_ADDR_MASK)
304
Joerg Roedel24cd7722010-01-19 17:27:39 +0100305/*
306 * Takes a PTE value with mode=0x07 and returns the page size it maps
307 */
308#define PTE_PAGE_SIZE(pte) \
309 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
310
Joerg Roedel3039ca12015-04-01 14:58:48 +0200311/*
312 * Takes a page-table level and returns the default page-size for this level
313 */
314#define PTE_LEVEL_PAGE_SIZE(level) \
315 (1ULL << (12 + (9 * (level))))
316
Joerg Roedel8d283c32008-06-26 21:27:38 +0200317#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200318#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200319#define IOMMU_PTE_U (1ULL << 59)
320#define IOMMU_PTE_FC (1ULL << 60)
321#define IOMMU_PTE_IR (1ULL << 61)
322#define IOMMU_PTE_IW (1ULL << 62)
323
Joerg Roedelca9cab32015-10-20 17:33:40 +0200324#define DTE_FLAG_IOTLB (1ULL << 32)
325#define DTE_FLAG_GV (1ULL << 55)
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +0200326#define DTE_FLAG_MASK (0x3ffULL << 32)
Joerg Roedel52815b72011-11-17 17:24:28 +0100327#define DTE_GLX_SHIFT (56)
328#define DTE_GLX_MASK (3)
329
330#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
331#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
332#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
333
334#define DTE_GCR3_INDEX_A 0
335#define DTE_GCR3_INDEX_B 1
336#define DTE_GCR3_INDEX_C 1
337
338#define DTE_GCR3_SHIFT_A 58
339#define DTE_GCR3_SHIFT_B 16
340#define DTE_GCR3_SHIFT_C 43
341
Joerg Roedelb16137b2011-11-21 16:50:23 +0100342#define GCR3_VALID 0x01ULL
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200343
Joerg Roedel8d283c32008-06-26 21:27:38 +0200344#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
345#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
346#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
347#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
348
349#define IOMMU_PROT_MASK 0x03
350#define IOMMU_PROT_IR 0x01
351#define IOMMU_PROT_IW 0x02
352
353/* IOMMU capabilities */
354#define IOMMU_CAP_IOTLB 24
355#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200356#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200357
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500358/* IOMMU Feature Reporting Field (for IVHD type 10h */
359#define IOMMU_FEAT_GASUP_SHIFT 6
360
361/* IOMMU Extended Feature Register (EFR) */
362#define IOMMU_EFR_GASUP_SHIFT 7
363
Joerg Roedel8d283c32008-06-26 21:27:38 +0200364#define MAX_DOMAIN_ID 65536
365
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100366/* Protection domain flags */
367#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100368#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
369 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200370#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
371 translation */
Joerg Roedel52815b72011-11-17 17:24:28 +0100372#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
Joerg Roedel0feae532009-08-26 15:26:30 +0200373
Joerg Roedelfefda112009-05-20 12:21:42 +0200374extern bool amd_iommu_dump;
375#define DUMP_printk(format, arg...) \
376 do { \
377 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200378 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200379 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100380
Joerg Roedel318afd42009-11-23 18:32:38 +0100381/* global flag if IOMMUs cache non-present entries */
382extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200383/* Only true if all IOMMUs support device IOTLBs */
384extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100385
Joerg Roedel05152a02012-06-15 16:53:51 +0200386#define MAX_IRQS_PER_TABLE 256
387#define IRQ_TABLE_ALIGNMENT 128
388
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200389struct irq_remap_table {
390 spinlock_t lock;
391 unsigned min_index;
392 u32 *table;
393};
394
395extern struct irq_remap_table **irq_lookup_table;
396
Joerg Roedel05152a02012-06-15 16:53:51 +0200397/* Interrupt remapping feature used? */
398extern bool amd_iommu_irq_remap;
399
400/* kmem_cache to get tables with 128 byte alignement */
401extern struct kmem_cache *amd_iommu_irq_cache;
402
Joerg Roedel56947032008-07-11 17:14:20 +0200403/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200404 * Make iterating over all IOMMUs easier
405 */
406#define for_each_iommu(iommu) \
407 list_for_each_entry((iommu), &amd_iommu_list, list)
408#define for_each_iommu_safe(iommu, next) \
409 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
410
Joerg Roedel384de722009-05-15 12:30:05 +0200411#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
412#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
413#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
414#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
415#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
416#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200417
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100418
419/*
420 * This struct is used to pass information about
421 * incoming PPR faults around.
422 */
423struct amd_iommu_fault {
424 u64 address; /* IO virtual address of the fault*/
425 u32 pasid; /* Address space identifier */
426 u16 device_id; /* Originating PCI device id */
427 u16 tag; /* PPR tag */
428 u16 flags; /* Fault flags */
429
430};
431
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100432
Joerg Roedelf3572db2011-11-23 12:36:25 +0100433struct iommu_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +0800434struct irq_domain;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500435struct amd_irte_ops;
Joerg Roedelf3572db2011-11-23 12:36:25 +0100436
Joerg Roedel56947032008-07-11 17:14:20 +0200437/*
438 * This structure contains generic data for IOMMU protection domains
439 * independent of their use.
440 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200441struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100442 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100443 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100444 struct iommu_domain domain; /* generic domain handle used by
445 iommu core code */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100446 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100447 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100448 u16 id; /* the domain id written to the device table */
449 int mode; /* paging mode (0-6 levels) */
450 u64 *pt_root; /* page table root pointer */
Joerg Roedel52815b72011-11-17 17:24:28 +0100451 int glx; /* Number of levels for GCR3 table */
452 u64 *gcr3_tbl; /* Guest CR3 table */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100453 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200454 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100455 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100456 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200457};
458
Joerg Roedel56947032008-07-11 17:14:20 +0200459/*
Joerg Roedel56947032008-07-11 17:14:20 +0200460 * Structure where we save information about one hardware AMD IOMMU in the
461 * system.
462 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200463struct amd_iommu {
464 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200465
Joerg Roedelbb527772009-11-20 14:31:51 +0100466 /* Index within the IOMMU array */
467 int index;
468
Joerg Roedel56947032008-07-11 17:14:20 +0200469 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200470 spinlock_t lock;
471
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200472 /* Pointer to PCI device of this IOMMU */
473 struct pci_dev *dev;
474
Joerg Roedelc1bf94e2012-05-31 17:38:11 +0200475 /* Cache pdev to root device for resume quirks */
476 struct pci_dev *root_pdev;
477
Joerg Roedel56947032008-07-11 17:14:20 +0200478 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200479 u64 mmio_phys;
Steven L Kinney30861dd2013-06-05 16:11:48 -0500480
481 /* physical end address of MMIO space */
482 u64 mmio_phys_end;
483
Joerg Roedel56947032008-07-11 17:14:20 +0200484 /* virtual address of MMIO space */
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200485 u8 __iomem *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200486
487 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200488 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200489
Joerg Roedele9bf5192010-09-20 14:33:07 +0200490 /* flags read from acpi table */
491 u8 acpi_flags;
492
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200493 /* Extended features */
494 u64 features;
495
Joerg Roedel400a28a2011-11-28 15:11:02 +0100496 /* IOMMUv2 */
497 bool is_iommu_v2;
498
Joerg Roedel23c742d2012-06-12 11:47:34 +0200499 /* PCI device id of the IOMMU device */
500 u16 devid;
501
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000502 /*
503 * Capability pointer. There could be more than one IOMMU per PCI
504 * device function if there are more than one AMD IOMMU capability
505 * pointers.
506 */
507 u16 cap_ptr;
508
Joerg Roedelee893c22008-09-08 14:48:04 +0200509 /* pci domain of this IOMMU */
510 u16 pci_seg;
511
Joerg Roedel56947032008-07-11 17:14:20 +0200512 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200513 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200514 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200515 u64 exclusion_length;
516
Joerg Roedel56947032008-07-11 17:14:20 +0200517 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200518 u8 *cmd_buf;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200519
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000520 /* event buffer virtual address */
521 u8 *evt_buf;
Joerg Roedel335503e2008-09-05 14:29:07 +0200522
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100523 /* Base of the PPR log, if present */
524 u8 *ppr_log;
525
Suravee Suthikulpanit8bda0cf2016-08-23 13:52:36 -0500526 /* Base of the GA log, if present */
527 u8 *ga_log;
528
529 /* Tail of the GA log, if present */
530 u8 *ga_log_tail;
531
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200532 /* true if interrupts for this IOMMU are already enabled */
533 bool int_enabled;
534
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000535 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100536 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000537
Alex Williamson066f2e92014-06-12 16:12:37 -0600538 /* IOMMU sysfs device */
539 struct device *iommu_dev;
540
Joerg Roedel4c894f42010-09-23 15:15:19 +0200541 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400542 * We can't rely on the BIOS to restore all values on reinit, so we
543 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200544 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400545
546 /* The iommu BAR */
547 u32 stored_addr_lo;
548 u32 stored_addr_hi;
549
550 /*
551 * Each iommu has 6 l1s, each of which is documented as having 0x12
552 * registers
553 */
554 u32 stored_l1[6][0x12];
555
556 /* The l2 indirect registers */
557 u32 stored_l2[0x83];
Steven L Kinney30861dd2013-06-05 16:11:48 -0500558
559 /* The maximum PC banks and counters/bank (PCSup=1) */
560 u8 max_banks;
561 u8 max_counters;
Jiang Liu7c71d302015-04-13 14:11:33 +0800562#ifdef CONFIG_IRQ_REMAP
563 struct irq_domain *ir_domain;
564 struct irq_domain *msi_domain;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500565
566 struct amd_irte_ops *irte_ops;
Jiang Liu7c71d302015-04-13 14:11:33 +0800567#endif
Joerg Roedel4bf5bee2016-09-14 11:41:59 +0200568
569 volatile u64 __aligned(8) cmd_sem;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200570};
571
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -0400572#define ACPIHID_UID_LEN 256
573#define ACPIHID_HID_LEN 9
574
575struct acpihid_map_entry {
576 struct list_head list;
577 u8 uid[ACPIHID_UID_LEN];
578 u8 hid[ACPIHID_HID_LEN];
579 u16 devid;
580 u16 root_devid;
581 bool cmd_line;
582 struct iommu_group *group;
583};
584
Joerg Roedel6efed632012-06-14 15:52:58 +0200585struct devid_map {
586 struct list_head list;
587 u8 id;
588 u16 devid;
Joerg Roedel31cff672013-04-09 16:53:58 +0200589 bool cmd_line;
Joerg Roedel6efed632012-06-14 15:52:58 +0200590};
591
592/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
593extern struct list_head ioapic_map;
594extern struct list_head hpet_map;
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -0400595extern struct list_head acpihid_map;
Joerg Roedel6efed632012-06-14 15:52:58 +0200596
Joerg Roedel56947032008-07-11 17:14:20 +0200597/*
598 * List with all IOMMUs in the system. This list is not locked because it is
599 * only written and read at driver initialization or suspend time
600 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200601extern struct list_head amd_iommu_list;
602
Joerg Roedel56947032008-07-11 17:14:20 +0200603/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100604 * Array with pointers to each IOMMU struct
605 * The indices are referenced in the protection domains
606 */
607extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
608
609/* Number of IOMMUs present in the system */
610extern int amd_iommus_present;
611
612/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100613 * Declarations for the global list of all protection domains
614 */
615extern spinlock_t amd_iommu_pd_lock;
616extern struct list_head amd_iommu_pd_list;
617
618/*
Joerg Roedel56947032008-07-11 17:14:20 +0200619 * Structure defining one entry in the device table
620 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200621struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100622 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200623};
624
Joerg Roedel56947032008-07-11 17:14:20 +0200625/*
626 * One entry for unity mappings parsed out of the ACPI table.
627 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200628struct unity_map_entry {
629 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200630
631 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200632 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200633 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200634 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200635
636 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200637 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200638 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200639 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200640
641 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200642 int prot;
643};
644
Joerg Roedel56947032008-07-11 17:14:20 +0200645/*
646 * List of all unity mappings. It is not locked because as runtime it is only
647 * read. It is created at ACPI table parsing time.
648 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200649extern struct list_head amd_iommu_unity_map;
650
Joerg Roedel56947032008-07-11 17:14:20 +0200651/*
652 * Data structures for device handling
653 */
654
655/*
656 * Device table used by hardware. Read and write accesses by software are
657 * locked with the amd_iommu_pd_table lock.
658 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200659extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200660
661/*
662 * Alias table to find requestor ids to device ids. Not locked because only
663 * read on runtime.
664 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200665extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200666
667/*
668 * Reverse lookup table to find the IOMMU which translates a specific device.
669 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200670extern struct amd_iommu **amd_iommu_rlookup_table;
671
Joerg Roedel56947032008-07-11 17:14:20 +0200672/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200673extern unsigned amd_iommu_aperture_order;
674
Joerg Roedel56947032008-07-11 17:14:20 +0200675/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200676extern u16 amd_iommu_last_bdf;
677
Joerg Roedel56947032008-07-11 17:14:20 +0200678/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200679extern unsigned long *amd_iommu_pd_alloc_bitmap;
680
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900681/*
682 * If true, the addresses will be flushed on unmap time, not when
683 * they are reused
684 */
Viresh Kumar621a5f72015-09-26 15:04:07 -0700685extern bool amd_iommu_unmap_flush;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900686
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600687/* Smallest max PASID supported by any IOMMU in the system */
688extern u32 amd_iommu_max_pasid;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100689
Joerg Roedel400a28a2011-11-28 15:11:02 +0100690extern bool amd_iommu_v2_present;
691
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100692extern bool amd_iommu_force_isolation;
693
Joerg Roedel52815b72011-11-17 17:24:28 +0100694/* Max levels of glxval supported */
695extern int amd_iommu_max_glx_val;
696
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200697/*
698 * This function flushes all internal caches of
699 * the IOMMU used by this driver.
700 */
701extern void iommu_flush_all_caches(struct amd_iommu *iommu);
702
Joerg Roedel6efed632012-06-14 15:52:58 +0200703static inline int get_ioapic_devid(int id)
704{
705 struct devid_map *entry;
706
707 list_for_each_entry(entry, &ioapic_map, list) {
708 if (entry->id == id)
709 return entry->devid;
710 }
711
712 return -EINVAL;
713}
714
715static inline int get_hpet_devid(int id)
716{
717 struct devid_map *entry;
718
719 list_for_each_entry(entry, &hpet_map, list) {
720 if (entry->id == id)
721 return entry->devid;
722 }
723
724 return -EINVAL;
725}
726
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500727enum amd_iommu_intr_mode_type {
728 AMD_IOMMU_GUEST_IR_LEGACY,
729
730 /* This mode is not visible to users. It is used when
731 * we cannot fully enable vAPIC and fallback to only support
732 * legacy interrupt remapping via 128-bit IRTE.
733 */
734 AMD_IOMMU_GUEST_IR_LEGACY_GA,
735 AMD_IOMMU_GUEST_IR_VAPIC,
736};
737
738#define AMD_IOMMU_GUEST_IR_GA(x) (x == AMD_IOMMU_GUEST_IR_VAPIC || \
739 x == AMD_IOMMU_GUEST_IR_LEGACY_GA)
740
741#define AMD_IOMMU_GUEST_IR_VAPIC(x) (x == AMD_IOMMU_GUEST_IR_VAPIC)
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500742
743union irte {
744 u32 val;
745 struct {
746 u32 valid : 1,
747 no_fault : 1,
748 int_type : 3,
749 rq_eoi : 1,
750 dm : 1,
751 rsvd_1 : 1,
752 destination : 8,
753 vector : 8,
754 rsvd_2 : 8;
755 } fields;
756};
757
758union irte_ga_lo {
759 u64 val;
760
761 /* For int remapping */
762 struct {
763 u64 valid : 1,
764 no_fault : 1,
765 /* ------ */
766 int_type : 3,
767 rq_eoi : 1,
768 dm : 1,
769 /* ------ */
770 guest_mode : 1,
771 destination : 8,
772 rsvd : 48;
773 } fields_remap;
774
775 /* For guest vAPIC */
776 struct {
777 u64 valid : 1,
778 no_fault : 1,
779 /* ------ */
780 ga_log_intr : 1,
781 rsvd1 : 3,
782 is_run : 1,
783 /* ------ */
784 guest_mode : 1,
785 destination : 8,
786 rsvd2 : 16,
787 ga_tag : 32;
788 } fields_vapic;
789};
790
791union irte_ga_hi {
792 u64 val;
793 struct {
794 u64 vector : 8,
795 rsvd_1 : 4,
796 ga_root_ptr : 40,
797 rsvd_2 : 12;
798 } fields;
799};
800
801struct irte_ga {
802 union irte_ga_lo lo;
803 union irte_ga_hi hi;
804};
805
806struct irq_2_irte {
807 u16 devid; /* Device ID for IRTE table */
808 u16 index; /* Index into IRTE table*/
809};
810
811struct amd_ir_data {
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -0500812 u32 cached_ga_tag;
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500813 struct irq_2_irte irq_2_irte;
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500814 struct msi_msg msi_entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500815 void *entry; /* Pointer to union irte or struct irte_ga */
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -0500816 void *ref; /* Pointer to the actual irte */
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500817};
818
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500819struct amd_irte_ops {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500820 void (*prepare)(void *, u32, u32, u8, u32, int);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500821 void (*activate)(void *, u16, u16);
822 void (*deactivate)(void *, u16, u16);
823 void (*set_affinity)(void *, u16, u16, u8, u32);
824 void *(*get)(struct irq_remap_table *, int);
825 void (*set_allocated)(struct irq_remap_table *, int);
826 bool (*is_allocated)(struct irq_remap_table *, int);
827 void (*clear_allocated)(struct irq_remap_table *, int);
828};
829
830#ifdef CONFIG_IRQ_REMAP
831extern struct amd_irte_ops irte_32_ops;
832extern struct amd_irte_ops irte_128_ops;
833#endif
834
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700835#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */