blob: 3d1fc37b051bea16d9692cf8e82c21c7a6ea9055 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedel8d283c32008-06-26 21:27:38 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
Shuah Khanc5081cd2013-02-27 17:07:19 -070027#include <linux/pci.h>
Bjorn Helgaas4b180d92014-02-14 14:08:51 -070028#include <linux/irqreturn.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020029
30/*
Joerg Roedelbb527772009-11-20 14:31:51 +010031 * Maximum number of IOMMUs supported
32 */
33#define MAX_IOMMUS 32
34
35/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020036 * some size calculation constants
37 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020038#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020039#define ALIAS_TABLE_ENTRY_SIZE 2
40#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
41
Joerg Roedel8d283c32008-06-26 21:27:38 +020042/* Capability offsets used by the driver */
43#define MMIO_CAP_HDR_OFFSET 0x00
44#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020045#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020046
47/* Masks, shifts and macros to parse the device range capability */
48#define MMIO_RANGE_LD_MASK 0xff000000
49#define MMIO_RANGE_FD_MASK 0x00ff0000
50#define MMIO_RANGE_BUS_MASK 0x0000ff00
51#define MMIO_RANGE_LD_SHIFT 24
52#define MMIO_RANGE_FD_SHIFT 16
53#define MMIO_RANGE_BUS_SHIFT 8
54#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
55#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
56#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020057#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020058
59/* Flag masks for the AMD IOMMU exclusion range */
60#define MMIO_EXCL_ENABLE_MASK 0x01ULL
61#define MMIO_EXCL_ALLOW_MASK 0x02ULL
62
63/* Used offsets into the MMIO space */
64#define MMIO_DEV_TABLE_OFFSET 0x0000
65#define MMIO_CMD_BUF_OFFSET 0x0008
66#define MMIO_EVT_BUF_OFFSET 0x0010
67#define MMIO_CONTROL_OFFSET 0x0018
68#define MMIO_EXCL_BASE_OFFSET 0x0020
69#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020070#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010071#define MMIO_PPR_LOG_OFFSET 0x0038
Joerg Roedel8d283c32008-06-26 21:27:38 +020072#define MMIO_CMD_HEAD_OFFSET 0x2000
73#define MMIO_CMD_TAIL_OFFSET 0x2008
74#define MMIO_EVT_HEAD_OFFSET 0x2010
75#define MMIO_EVT_TAIL_OFFSET 0x2018
76#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010077#define MMIO_PPR_HEAD_OFFSET 0x2030
78#define MMIO_PPR_TAIL_OFFSET 0x2038
Steven L Kinney30861dd2013-06-05 16:11:48 -050079#define MMIO_CNTR_CONF_OFFSET 0x4000
80#define MMIO_CNTR_REG_OFFSET 0x40000
81#define MMIO_REG_END_OFFSET 0x80000
82
Joerg Roedel8d283c32008-06-26 21:27:38 +020083
Joerg Roedeld99ddec2011-04-11 11:03:18 +020084
85/* Extended Feature Bits */
86#define FEATURE_PREFETCH (1ULL<<0)
87#define FEATURE_PPR (1ULL<<1)
88#define FEATURE_X2APIC (1ULL<<2)
89#define FEATURE_NX (1ULL<<3)
90#define FEATURE_GT (1ULL<<4)
91#define FEATURE_IA (1ULL<<6)
92#define FEATURE_GA (1ULL<<7)
93#define FEATURE_HE (1ULL<<8)
94#define FEATURE_PC (1ULL<<9)
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -050095#define FEATURE_GAM_VAPIC (1ULL<<21)
Joerg Roedeld99ddec2011-04-11 11:03:18 +020096
Joerg Roedel62f71ab2011-11-10 14:41:57 +010097#define FEATURE_PASID_SHIFT 32
98#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
99
Joerg Roedel52815b72011-11-17 17:24:28 +0100100#define FEATURE_GLXVAL_SHIFT 14
101#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
102
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600103/* Note:
104 * The current driver only support 16-bit PASID.
105 * Currently, hardware only implement upto 16-bit PASID
106 * even though the spec says it could have upto 20 bits.
107 */
108#define PASID_MASK 0x0000ffff
Joerg Roedel52815b72011-11-17 17:24:28 +0100109
Joerg Roedel519c31b2008-08-14 19:55:15 +0200110/* MMIO status bits */
Suravee Suthikulpanit925fe082013-03-27 18:51:52 -0500111#define MMIO_STATUS_EVT_INT_MASK (1 << 1)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100112#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
113#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Joerg Roedel519c31b2008-08-14 19:55:15 +0200114
Joerg Roedel90008ee2008-09-09 16:41:05 +0200115/* event logging constants */
116#define EVENT_ENTRY_SIZE 0x10
117#define EVENT_TYPE_SHIFT 28
118#define EVENT_TYPE_MASK 0xf
119#define EVENT_TYPE_ILL_DEV 0x1
120#define EVENT_TYPE_IO_FAULT 0x2
121#define EVENT_TYPE_DEV_TAB_ERR 0x3
122#define EVENT_TYPE_PAGE_TAB_ERR 0x4
123#define EVENT_TYPE_ILL_CMD 0x5
124#define EVENT_TYPE_CMD_HARD_ERR 0x6
125#define EVENT_TYPE_IOTLB_INV_TO 0x7
126#define EVENT_TYPE_INV_DEV_REQ 0x8
127#define EVENT_DEVID_MASK 0xffff
128#define EVENT_DEVID_SHIFT 0
129#define EVENT_DOMID_MASK 0xffff
130#define EVENT_DOMID_SHIFT 0
131#define EVENT_FLAGS_MASK 0xfff
132#define EVENT_FLAGS_SHIFT 0x10
133
Joerg Roedel8d283c32008-06-26 21:27:38 +0200134/* feature control bits */
135#define CONTROL_IOMMU_EN 0x00ULL
136#define CONTROL_HT_TUN_EN 0x01ULL
137#define CONTROL_EVT_LOG_EN 0x02ULL
138#define CONTROL_EVT_INT_EN 0x03ULL
139#define CONTROL_COMWAIT_EN 0x04ULL
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100140#define CONTROL_INV_TIMEOUT 0x05ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200141#define CONTROL_PASSPW_EN 0x08ULL
142#define CONTROL_RESPASSPW_EN 0x09ULL
143#define CONTROL_COHERENT_EN 0x0aULL
144#define CONTROL_ISOC_EN 0x0bULL
145#define CONTROL_CMDBUF_EN 0x0cULL
146#define CONTROL_PPFLOG_EN 0x0dULL
147#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100148#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100149#define CONTROL_GT_EN 0x10ULL
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500150#define CONTROL_GA_EN 0x11ULL
151#define CONTROL_GAM_EN 0x19ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200152
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100153#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
154#define CTRL_INV_TO_NONE 0
155#define CTRL_INV_TO_1MS 1
156#define CTRL_INV_TO_10MS 2
157#define CTRL_INV_TO_100MS 3
158#define CTRL_INV_TO_1S 4
159#define CTRL_INV_TO_10S 5
160#define CTRL_INV_TO_100S 6
161
Joerg Roedel8d283c32008-06-26 21:27:38 +0200162/* command specific defines */
163#define CMD_COMPL_WAIT 0x01
164#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200165#define CMD_INV_IOMMU_PAGES 0x03
166#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel7ef27982012-06-21 16:46:04 +0200167#define CMD_INV_IRT 0x05
Joerg Roedelc99afa22011-11-21 18:19:25 +0100168#define CMD_COMPLETE_PPR 0x07
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200169#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200170
171#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200172#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200173#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
174#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
Joerg Roedel22e266c2011-11-21 15:59:08 +0100175#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
Joerg Roedel8d283c32008-06-26 21:27:38 +0200176
Joerg Roedelc99afa22011-11-21 18:19:25 +0100177#define PPR_STATUS_MASK 0xf
178#define PPR_STATUS_SHIFT 12
179
Joerg Roedel999ba412008-07-03 19:35:08 +0200180#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
181
Joerg Roedel8d283c32008-06-26 21:27:38 +0200182/* macros and definitions for device table entries */
183#define DEV_ENTRY_VALID 0x00
184#define DEV_ENTRY_TRANSLATION 0x01
185#define DEV_ENTRY_IR 0x3d
186#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200187#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200188#define DEV_ENTRY_EX 0x67
189#define DEV_ENTRY_SYSMGT1 0x68
190#define DEV_ENTRY_SYSMGT2 0x69
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200191#define DEV_ENTRY_IRQ_TBL_EN 0x80
Joerg Roedel8d283c32008-06-26 21:27:38 +0200192#define DEV_ENTRY_INIT_PASS 0xb8
193#define DEV_ENTRY_EINT_PASS 0xb9
194#define DEV_ENTRY_NMI_PASS 0xba
195#define DEV_ENTRY_LINT0_PASS 0xbe
196#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200197#define DEV_ENTRY_MODE_MASK 0x07
198#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200199
Joerg Roedel7ef27982012-06-21 16:46:04 +0200200#define MAX_DEV_TABLE_ENTRIES 0xffff
201
Joerg Roedel8d283c32008-06-26 21:27:38 +0200202/* constants to configure the command buffer */
203#define CMD_BUFFER_SIZE 8192
Chris Wright549c90dc2010-04-02 18:27:53 -0700204#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200205#define CMD_BUFFER_ENTRIES 512
206#define MMIO_CMD_SIZE_SHIFT 56
207#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
208
Joerg Roedel335503e2008-09-05 14:29:07 +0200209/* constants for event buffer handling */
210#define EVT_BUFFER_SIZE 8192 /* 512 entries */
211#define EVT_LEN_MASK (0x9ULL << 56)
212
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100213/* Constants for PPR Log handling */
214#define PPR_LOG_ENTRIES 512
215#define PPR_LOG_SIZE_SHIFT 56
216#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
217#define PPR_ENTRY_SIZE 16
218#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
219
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100220#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
221#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
222#define PPR_DEVID(x) ((x) & 0xffffULL)
223#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
224#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
225#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
226#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
227
228#define PPR_REQ_FAULT 0x01
229
Joerg Roedel0feae532009-08-26 15:26:30 +0200230#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200231#define PAGE_MODE_1_LEVEL 0x01
232#define PAGE_MODE_2_LEVEL 0x02
233#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200234#define PAGE_MODE_4_LEVEL 0x04
235#define PAGE_MODE_5_LEVEL 0x05
236#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200237
Joerg Roedel9355a082009-09-02 14:24:08 +0200238#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
239#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
240 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
241 (0xffffffffffffffffULL))
242#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200243#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
244#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
245 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200246#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200247
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200248#define PM_MAP_4k 0
249#define PM_ADDR_MASK 0x000ffffffffff000ULL
250#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
251 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
252#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200253
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100254/*
255 * Returns the page table level to use for a given page size
256 * Pagesize is expected to be a power-of-two
257 */
258#define PAGE_SIZE_LEVEL(pagesize) \
259 ((__ffs(pagesize) - 12) / 9)
260/*
261 * Returns the number of ptes to use for a given page size
262 * Pagesize is expected to be a power-of-two
263 */
264#define PAGE_SIZE_PTE_COUNT(pagesize) \
265 (1ULL << ((__ffs(pagesize) - 12) % 9))
266
267/*
268 * Aligns a given io-virtual address to a given page size
269 * Pagesize is expected to be a power-of-two
270 */
271#define PAGE_SIZE_ALIGN(address, pagesize) \
272 ((address) & ~((pagesize) - 1))
273/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200274 * Creates an IOMMU PTE for an address and a given pagesize
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100275 * The PTE has no permission bits set
276 * Pagesize is expected to be a power-of-two larger than 4096
277 */
278#define PAGE_SIZE_PTE(address, pagesize) \
279 (((address) | ((pagesize) - 1)) & \
280 (~(pagesize >> 1)) & PM_ADDR_MASK)
281
Joerg Roedel24cd7722010-01-19 17:27:39 +0100282/*
283 * Takes a PTE value with mode=0x07 and returns the page size it maps
284 */
285#define PTE_PAGE_SIZE(pte) \
286 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
287
Joerg Roedel3039ca12015-04-01 14:58:48 +0200288/*
289 * Takes a page-table level and returns the default page-size for this level
290 */
291#define PTE_LEVEL_PAGE_SIZE(level) \
292 (1ULL << (12 + (9 * (level))))
293
Joerg Roedel8d283c32008-06-26 21:27:38 +0200294#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200295#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200296#define IOMMU_PTE_U (1ULL << 59)
297#define IOMMU_PTE_FC (1ULL << 60)
298#define IOMMU_PTE_IR (1ULL << 61)
299#define IOMMU_PTE_IW (1ULL << 62)
300
Joerg Roedelca9cab32015-10-20 17:33:40 +0200301#define DTE_FLAG_IOTLB (1ULL << 32)
302#define DTE_FLAG_GV (1ULL << 55)
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +0200303#define DTE_FLAG_MASK (0x3ffULL << 32)
Joerg Roedel52815b72011-11-17 17:24:28 +0100304#define DTE_GLX_SHIFT (56)
305#define DTE_GLX_MASK (3)
306
307#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
308#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
309#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
310
311#define DTE_GCR3_INDEX_A 0
312#define DTE_GCR3_INDEX_B 1
313#define DTE_GCR3_INDEX_C 1
314
315#define DTE_GCR3_SHIFT_A 58
316#define DTE_GCR3_SHIFT_B 16
317#define DTE_GCR3_SHIFT_C 43
318
Joerg Roedelb16137b2011-11-21 16:50:23 +0100319#define GCR3_VALID 0x01ULL
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200320
Joerg Roedel8d283c32008-06-26 21:27:38 +0200321#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
322#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
323#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
324#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
325
326#define IOMMU_PROT_MASK 0x03
327#define IOMMU_PROT_IR 0x01
328#define IOMMU_PROT_IW 0x02
329
330/* IOMMU capabilities */
331#define IOMMU_CAP_IOTLB 24
332#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200333#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200334
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500335/* IOMMU Feature Reporting Field (for IVHD type 10h */
336#define IOMMU_FEAT_GASUP_SHIFT 6
337
338/* IOMMU Extended Feature Register (EFR) */
339#define IOMMU_EFR_GASUP_SHIFT 7
340
Joerg Roedel8d283c32008-06-26 21:27:38 +0200341#define MAX_DOMAIN_ID 65536
342
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100343/* Protection domain flags */
344#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100345#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
346 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200347#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
348 translation */
Joerg Roedel52815b72011-11-17 17:24:28 +0100349#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
Joerg Roedel0feae532009-08-26 15:26:30 +0200350
Joerg Roedelfefda112009-05-20 12:21:42 +0200351extern bool amd_iommu_dump;
352#define DUMP_printk(format, arg...) \
353 do { \
354 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200355 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200356 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100357
Joerg Roedel318afd42009-11-23 18:32:38 +0100358/* global flag if IOMMUs cache non-present entries */
359extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200360/* Only true if all IOMMUs support device IOTLBs */
361extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100362
Joerg Roedel05152a02012-06-15 16:53:51 +0200363#define MAX_IRQS_PER_TABLE 256
364#define IRQ_TABLE_ALIGNMENT 128
365
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200366struct irq_remap_table {
367 spinlock_t lock;
368 unsigned min_index;
369 u32 *table;
370};
371
372extern struct irq_remap_table **irq_lookup_table;
373
Joerg Roedel05152a02012-06-15 16:53:51 +0200374/* Interrupt remapping feature used? */
375extern bool amd_iommu_irq_remap;
376
377/* kmem_cache to get tables with 128 byte alignement */
378extern struct kmem_cache *amd_iommu_irq_cache;
379
Joerg Roedel56947032008-07-11 17:14:20 +0200380/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200381 * Make iterating over all IOMMUs easier
382 */
383#define for_each_iommu(iommu) \
384 list_for_each_entry((iommu), &amd_iommu_list, list)
385#define for_each_iommu_safe(iommu, next) \
386 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
387
Joerg Roedel384de722009-05-15 12:30:05 +0200388#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
389#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
390#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
391#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
392#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
393#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200394
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100395
396/*
397 * This struct is used to pass information about
398 * incoming PPR faults around.
399 */
400struct amd_iommu_fault {
401 u64 address; /* IO virtual address of the fault*/
402 u32 pasid; /* Address space identifier */
403 u16 device_id; /* Originating PCI device id */
404 u16 tag; /* PPR tag */
405 u16 flags; /* Fault flags */
406
407};
408
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100409
Joerg Roedelf3572db2011-11-23 12:36:25 +0100410struct iommu_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +0800411struct irq_domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +0100412
Joerg Roedel56947032008-07-11 17:14:20 +0200413/*
414 * This structure contains generic data for IOMMU protection domains
415 * independent of their use.
416 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200417struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100418 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100419 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100420 struct iommu_domain domain; /* generic domain handle used by
421 iommu core code */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100422 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100423 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100424 u16 id; /* the domain id written to the device table */
425 int mode; /* paging mode (0-6 levels) */
426 u64 *pt_root; /* page table root pointer */
Joerg Roedel52815b72011-11-17 17:24:28 +0100427 int glx; /* Number of levels for GCR3 table */
428 u64 *gcr3_tbl; /* Guest CR3 table */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100429 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200430 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100431 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100432 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200433};
434
Joerg Roedel56947032008-07-11 17:14:20 +0200435/*
Joerg Roedel56947032008-07-11 17:14:20 +0200436 * Structure where we save information about one hardware AMD IOMMU in the
437 * system.
438 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200439struct amd_iommu {
440 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200441
Joerg Roedelbb527772009-11-20 14:31:51 +0100442 /* Index within the IOMMU array */
443 int index;
444
Joerg Roedel56947032008-07-11 17:14:20 +0200445 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200446 spinlock_t lock;
447
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200448 /* Pointer to PCI device of this IOMMU */
449 struct pci_dev *dev;
450
Joerg Roedelc1bf94e2012-05-31 17:38:11 +0200451 /* Cache pdev to root device for resume quirks */
452 struct pci_dev *root_pdev;
453
Joerg Roedel56947032008-07-11 17:14:20 +0200454 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200455 u64 mmio_phys;
Steven L Kinney30861dd2013-06-05 16:11:48 -0500456
457 /* physical end address of MMIO space */
458 u64 mmio_phys_end;
459
Joerg Roedel56947032008-07-11 17:14:20 +0200460 /* virtual address of MMIO space */
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200461 u8 __iomem *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200462
463 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200464 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200465
Joerg Roedele9bf5192010-09-20 14:33:07 +0200466 /* flags read from acpi table */
467 u8 acpi_flags;
468
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200469 /* Extended features */
470 u64 features;
471
Joerg Roedel400a28a2011-11-28 15:11:02 +0100472 /* IOMMUv2 */
473 bool is_iommu_v2;
474
Joerg Roedel23c742d2012-06-12 11:47:34 +0200475 /* PCI device id of the IOMMU device */
476 u16 devid;
477
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000478 /*
479 * Capability pointer. There could be more than one IOMMU per PCI
480 * device function if there are more than one AMD IOMMU capability
481 * pointers.
482 */
483 u16 cap_ptr;
484
Joerg Roedelee893c22008-09-08 14:48:04 +0200485 /* pci domain of this IOMMU */
486 u16 pci_seg;
487
Joerg Roedel56947032008-07-11 17:14:20 +0200488 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200489 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200490 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200491 u64 exclusion_length;
492
Joerg Roedel56947032008-07-11 17:14:20 +0200493 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200494 u8 *cmd_buf;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200495
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000496 /* event buffer virtual address */
497 u8 *evt_buf;
Joerg Roedel335503e2008-09-05 14:29:07 +0200498
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100499 /* Base of the PPR log, if present */
500 u8 *ppr_log;
501
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200502 /* true if interrupts for this IOMMU are already enabled */
503 bool int_enabled;
504
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000505 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100506 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000507
Alex Williamson066f2e92014-06-12 16:12:37 -0600508 /* IOMMU sysfs device */
509 struct device *iommu_dev;
510
Joerg Roedel4c894f42010-09-23 15:15:19 +0200511 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400512 * We can't rely on the BIOS to restore all values on reinit, so we
513 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200514 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400515
516 /* The iommu BAR */
517 u32 stored_addr_lo;
518 u32 stored_addr_hi;
519
520 /*
521 * Each iommu has 6 l1s, each of which is documented as having 0x12
522 * registers
523 */
524 u32 stored_l1[6][0x12];
525
526 /* The l2 indirect registers */
527 u32 stored_l2[0x83];
Steven L Kinney30861dd2013-06-05 16:11:48 -0500528
529 /* The maximum PC banks and counters/bank (PCSup=1) */
530 u8 max_banks;
531 u8 max_counters;
Jiang Liu7c71d302015-04-13 14:11:33 +0800532#ifdef CONFIG_IRQ_REMAP
533 struct irq_domain *ir_domain;
534 struct irq_domain *msi_domain;
535#endif
Joerg Roedel8d283c32008-06-26 21:27:38 +0200536};
537
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -0400538#define ACPIHID_UID_LEN 256
539#define ACPIHID_HID_LEN 9
540
541struct acpihid_map_entry {
542 struct list_head list;
543 u8 uid[ACPIHID_UID_LEN];
544 u8 hid[ACPIHID_HID_LEN];
545 u16 devid;
546 u16 root_devid;
547 bool cmd_line;
548 struct iommu_group *group;
549};
550
Joerg Roedel6efed632012-06-14 15:52:58 +0200551struct devid_map {
552 struct list_head list;
553 u8 id;
554 u16 devid;
Joerg Roedel31cff672013-04-09 16:53:58 +0200555 bool cmd_line;
Joerg Roedel6efed632012-06-14 15:52:58 +0200556};
557
558/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
559extern struct list_head ioapic_map;
560extern struct list_head hpet_map;
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -0400561extern struct list_head acpihid_map;
Joerg Roedel6efed632012-06-14 15:52:58 +0200562
Joerg Roedel56947032008-07-11 17:14:20 +0200563/*
564 * List with all IOMMUs in the system. This list is not locked because it is
565 * only written and read at driver initialization or suspend time
566 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200567extern struct list_head amd_iommu_list;
568
Joerg Roedel56947032008-07-11 17:14:20 +0200569/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100570 * Array with pointers to each IOMMU struct
571 * The indices are referenced in the protection domains
572 */
573extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
574
575/* Number of IOMMUs present in the system */
576extern int amd_iommus_present;
577
578/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100579 * Declarations for the global list of all protection domains
580 */
581extern spinlock_t amd_iommu_pd_lock;
582extern struct list_head amd_iommu_pd_list;
583
584/*
Joerg Roedel56947032008-07-11 17:14:20 +0200585 * Structure defining one entry in the device table
586 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200587struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100588 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200589};
590
Joerg Roedel56947032008-07-11 17:14:20 +0200591/*
592 * One entry for unity mappings parsed out of the ACPI table.
593 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200594struct unity_map_entry {
595 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200596
597 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200598 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200599 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200600 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200601
602 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200603 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200604 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200605 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200606
607 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200608 int prot;
609};
610
Joerg Roedel56947032008-07-11 17:14:20 +0200611/*
612 * List of all unity mappings. It is not locked because as runtime it is only
613 * read. It is created at ACPI table parsing time.
614 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200615extern struct list_head amd_iommu_unity_map;
616
Joerg Roedel56947032008-07-11 17:14:20 +0200617/*
618 * Data structures for device handling
619 */
620
621/*
622 * Device table used by hardware. Read and write accesses by software are
623 * locked with the amd_iommu_pd_table lock.
624 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200625extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200626
627/*
628 * Alias table to find requestor ids to device ids. Not locked because only
629 * read on runtime.
630 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200631extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200632
633/*
634 * Reverse lookup table to find the IOMMU which translates a specific device.
635 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200636extern struct amd_iommu **amd_iommu_rlookup_table;
637
Joerg Roedel56947032008-07-11 17:14:20 +0200638/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200639extern unsigned amd_iommu_aperture_order;
640
Joerg Roedel56947032008-07-11 17:14:20 +0200641/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200642extern u16 amd_iommu_last_bdf;
643
Joerg Roedel56947032008-07-11 17:14:20 +0200644/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200645extern unsigned long *amd_iommu_pd_alloc_bitmap;
646
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900647/*
648 * If true, the addresses will be flushed on unmap time, not when
649 * they are reused
650 */
Viresh Kumar621a5f72015-09-26 15:04:07 -0700651extern bool amd_iommu_unmap_flush;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900652
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600653/* Smallest max PASID supported by any IOMMU in the system */
654extern u32 amd_iommu_max_pasid;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100655
Joerg Roedel400a28a2011-11-28 15:11:02 +0100656extern bool amd_iommu_v2_present;
657
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100658extern bool amd_iommu_force_isolation;
659
Joerg Roedel52815b72011-11-17 17:24:28 +0100660/* Max levels of glxval supported */
661extern int amd_iommu_max_glx_val;
662
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200663/*
664 * This function flushes all internal caches of
665 * the IOMMU used by this driver.
666 */
667extern void iommu_flush_all_caches(struct amd_iommu *iommu);
668
Joerg Roedel6efed632012-06-14 15:52:58 +0200669static inline int get_ioapic_devid(int id)
670{
671 struct devid_map *entry;
672
673 list_for_each_entry(entry, &ioapic_map, list) {
674 if (entry->id == id)
675 return entry->devid;
676 }
677
678 return -EINVAL;
679}
680
681static inline int get_hpet_devid(int id)
682{
683 struct devid_map *entry;
684
685 list_for_each_entry(entry, &hpet_map, list) {
686 if (entry->id == id)
687 return entry->devid;
688 }
689
690 return -EINVAL;
691}
692
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500693enum amd_iommu_intr_mode_type {
694 AMD_IOMMU_GUEST_IR_LEGACY,
695
696 /* This mode is not visible to users. It is used when
697 * we cannot fully enable vAPIC and fallback to only support
698 * legacy interrupt remapping via 128-bit IRTE.
699 */
700 AMD_IOMMU_GUEST_IR_LEGACY_GA,
701 AMD_IOMMU_GUEST_IR_VAPIC,
702};
703
704#define AMD_IOMMU_GUEST_IR_GA(x) (x == AMD_IOMMU_GUEST_IR_VAPIC || \
705 x == AMD_IOMMU_GUEST_IR_LEGACY_GA)
706
707#define AMD_IOMMU_GUEST_IR_VAPIC(x) (x == AMD_IOMMU_GUEST_IR_VAPIC)
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700708#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */