blob: 8e1a6460f68315b5a9787f9b92ac855924062fa6 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
27
28/*
Joerg Roedelbb527772009-11-20 14:31:51 +010029 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
33/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020034 * some size calculation constants
35 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020036#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020037#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
Joerg Roedel8d283c32008-06-26 21:27:38 +020040/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010072#define MMIO_PPR_LOG_OFFSET 0x0038
Joerg Roedel8d283c32008-06-26 21:27:38 +020073#define MMIO_CMD_HEAD_OFFSET 0x2000
74#define MMIO_CMD_TAIL_OFFSET 0x2008
75#define MMIO_EVT_HEAD_OFFSET 0x2010
76#define MMIO_EVT_TAIL_OFFSET 0x2018
77#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010078#define MMIO_PPR_HEAD_OFFSET 0x2030
79#define MMIO_PPR_TAIL_OFFSET 0x2038
Joerg Roedel8d283c32008-06-26 21:27:38 +020080
Joerg Roedeld99ddec2011-04-11 11:03:18 +020081
82/* Extended Feature Bits */
83#define FEATURE_PREFETCH (1ULL<<0)
84#define FEATURE_PPR (1ULL<<1)
85#define FEATURE_X2APIC (1ULL<<2)
86#define FEATURE_NX (1ULL<<3)
87#define FEATURE_GT (1ULL<<4)
88#define FEATURE_IA (1ULL<<6)
89#define FEATURE_GA (1ULL<<7)
90#define FEATURE_HE (1ULL<<8)
91#define FEATURE_PC (1ULL<<9)
92
Joerg Roedel62f71ab2011-11-10 14:41:57 +010093#define FEATURE_PASID_SHIFT 32
94#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
95
Joerg Roedel52815b72011-11-17 17:24:28 +010096#define FEATURE_GLXVAL_SHIFT 14
97#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
98
99#define PASID_MASK 0x000fffff
100
Joerg Roedel519c31b2008-08-14 19:55:15 +0200101/* MMIO status bits */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
103#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Joerg Roedel519c31b2008-08-14 19:55:15 +0200104
Joerg Roedel90008ee2008-09-09 16:41:05 +0200105/* event logging constants */
106#define EVENT_ENTRY_SIZE 0x10
107#define EVENT_TYPE_SHIFT 28
108#define EVENT_TYPE_MASK 0xf
109#define EVENT_TYPE_ILL_DEV 0x1
110#define EVENT_TYPE_IO_FAULT 0x2
111#define EVENT_TYPE_DEV_TAB_ERR 0x3
112#define EVENT_TYPE_PAGE_TAB_ERR 0x4
113#define EVENT_TYPE_ILL_CMD 0x5
114#define EVENT_TYPE_CMD_HARD_ERR 0x6
115#define EVENT_TYPE_IOTLB_INV_TO 0x7
116#define EVENT_TYPE_INV_DEV_REQ 0x8
117#define EVENT_DEVID_MASK 0xffff
118#define EVENT_DEVID_SHIFT 0
119#define EVENT_DOMID_MASK 0xffff
120#define EVENT_DOMID_SHIFT 0
121#define EVENT_FLAGS_MASK 0xfff
122#define EVENT_FLAGS_SHIFT 0x10
123
Joerg Roedel8d283c32008-06-26 21:27:38 +0200124/* feature control bits */
125#define CONTROL_IOMMU_EN 0x00ULL
126#define CONTROL_HT_TUN_EN 0x01ULL
127#define CONTROL_EVT_LOG_EN 0x02ULL
128#define CONTROL_EVT_INT_EN 0x03ULL
129#define CONTROL_COMWAIT_EN 0x04ULL
130#define CONTROL_PASSPW_EN 0x08ULL
131#define CONTROL_RESPASSPW_EN 0x09ULL
132#define CONTROL_COHERENT_EN 0x0aULL
133#define CONTROL_ISOC_EN 0x0bULL
134#define CONTROL_CMDBUF_EN 0x0cULL
135#define CONTROL_PPFLOG_EN 0x0dULL
136#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100137#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100138#define CONTROL_GT_EN 0x10ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200139
140/* command specific defines */
141#define CMD_COMPL_WAIT 0x01
142#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200143#define CMD_INV_IOMMU_PAGES 0x03
144#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedelc99afa22011-11-21 18:19:25 +0100145#define CMD_COMPLETE_PPR 0x07
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200146#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200147
148#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200149#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200150#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
151#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
Joerg Roedel22e266c2011-11-21 15:59:08 +0100152#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
Joerg Roedel8d283c32008-06-26 21:27:38 +0200153
Joerg Roedelc99afa22011-11-21 18:19:25 +0100154#define PPR_STATUS_MASK 0xf
155#define PPR_STATUS_SHIFT 12
156
Joerg Roedel999ba412008-07-03 19:35:08 +0200157#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
158
Joerg Roedel8d283c32008-06-26 21:27:38 +0200159/* macros and definitions for device table entries */
160#define DEV_ENTRY_VALID 0x00
161#define DEV_ENTRY_TRANSLATION 0x01
162#define DEV_ENTRY_IR 0x3d
163#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200164#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200165#define DEV_ENTRY_EX 0x67
166#define DEV_ENTRY_SYSMGT1 0x68
167#define DEV_ENTRY_SYSMGT2 0x69
168#define DEV_ENTRY_INIT_PASS 0xb8
169#define DEV_ENTRY_EINT_PASS 0xb9
170#define DEV_ENTRY_NMI_PASS 0xba
171#define DEV_ENTRY_LINT0_PASS 0xbe
172#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200173#define DEV_ENTRY_MODE_MASK 0x07
174#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200175
176/* constants to configure the command buffer */
177#define CMD_BUFFER_SIZE 8192
Chris Wright549c90dc2010-04-02 18:27:53 -0700178#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200179#define CMD_BUFFER_ENTRIES 512
180#define MMIO_CMD_SIZE_SHIFT 56
181#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
182
Joerg Roedel335503e2008-09-05 14:29:07 +0200183/* constants for event buffer handling */
184#define EVT_BUFFER_SIZE 8192 /* 512 entries */
185#define EVT_LEN_MASK (0x9ULL << 56)
186
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100187/* Constants for PPR Log handling */
188#define PPR_LOG_ENTRIES 512
189#define PPR_LOG_SIZE_SHIFT 56
190#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
191#define PPR_ENTRY_SIZE 16
192#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
193
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100194#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
195#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
196#define PPR_DEVID(x) ((x) & 0xffffULL)
197#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
198#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
199#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
200#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
201
202#define PPR_REQ_FAULT 0x01
203
Joerg Roedel0feae532009-08-26 15:26:30 +0200204#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200205#define PAGE_MODE_1_LEVEL 0x01
206#define PAGE_MODE_2_LEVEL 0x02
207#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200208#define PAGE_MODE_4_LEVEL 0x04
209#define PAGE_MODE_5_LEVEL 0x05
210#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200211
Joerg Roedel9355a082009-09-02 14:24:08 +0200212#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
213#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
214 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
215 (0xffffffffffffffffULL))
216#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200217#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
218#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
219 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200220#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200221
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200222#define PM_MAP_4k 0
223#define PM_ADDR_MASK 0x000ffffffffff000ULL
224#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
225 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
226#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200227
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100228/*
229 * Returns the page table level to use for a given page size
230 * Pagesize is expected to be a power-of-two
231 */
232#define PAGE_SIZE_LEVEL(pagesize) \
233 ((__ffs(pagesize) - 12) / 9)
234/*
235 * Returns the number of ptes to use for a given page size
236 * Pagesize is expected to be a power-of-two
237 */
238#define PAGE_SIZE_PTE_COUNT(pagesize) \
239 (1ULL << ((__ffs(pagesize) - 12) % 9))
240
241/*
242 * Aligns a given io-virtual address to a given page size
243 * Pagesize is expected to be a power-of-two
244 */
245#define PAGE_SIZE_ALIGN(address, pagesize) \
246 ((address) & ~((pagesize) - 1))
247/*
248 * Creates an IOMMU PTE for an address an a given pagesize
249 * The PTE has no permission bits set
250 * Pagesize is expected to be a power-of-two larger than 4096
251 */
252#define PAGE_SIZE_PTE(address, pagesize) \
253 (((address) | ((pagesize) - 1)) & \
254 (~(pagesize >> 1)) & PM_ADDR_MASK)
255
Joerg Roedel24cd7722010-01-19 17:27:39 +0100256/*
257 * Takes a PTE value with mode=0x07 and returns the page size it maps
258 */
259#define PTE_PAGE_SIZE(pte) \
260 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
261
Joerg Roedel8d283c32008-06-26 21:27:38 +0200262#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200263#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200264#define IOMMU_PTE_U (1ULL << 59)
265#define IOMMU_PTE_FC (1ULL << 60)
266#define IOMMU_PTE_IR (1ULL << 61)
267#define IOMMU_PTE_IW (1ULL << 62)
268
Joerg Roedelee6c2862011-11-09 12:06:03 +0100269#define DTE_FLAG_IOTLB (0x01UL << 32)
Joerg Roedel52815b72011-11-17 17:24:28 +0100270#define DTE_FLAG_GV (0x01ULL << 55)
271#define DTE_GLX_SHIFT (56)
272#define DTE_GLX_MASK (3)
273
274#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
275#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
276#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
277
278#define DTE_GCR3_INDEX_A 0
279#define DTE_GCR3_INDEX_B 1
280#define DTE_GCR3_INDEX_C 1
281
282#define DTE_GCR3_SHIFT_A 58
283#define DTE_GCR3_SHIFT_B 16
284#define DTE_GCR3_SHIFT_C 43
285
Joerg Roedelb16137b2011-11-21 16:50:23 +0100286#define GCR3_VALID 0x01ULL
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200287
Joerg Roedel8d283c32008-06-26 21:27:38 +0200288#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
289#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
290#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
291#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
292
293#define IOMMU_PROT_MASK 0x03
294#define IOMMU_PROT_IR 0x01
295#define IOMMU_PROT_IW 0x02
296
297/* IOMMU capabilities */
298#define IOMMU_CAP_IOTLB 24
299#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200300#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200301
302#define MAX_DOMAIN_ID 65536
303
Joerg Roedel90008ee2008-09-09 16:41:05 +0200304/* FIXME: move this macro to <linux/pci.h> */
305#define PCI_BUS(x) (((x) >> 8) & 0xff)
306
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100307/* Protection domain flags */
308#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100309#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
310 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200311#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
312 translation */
Joerg Roedel52815b72011-11-17 17:24:28 +0100313#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
Joerg Roedel0feae532009-08-26 15:26:30 +0200314
Joerg Roedelfefda112009-05-20 12:21:42 +0200315extern bool amd_iommu_dump;
316#define DUMP_printk(format, arg...) \
317 do { \
318 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200319 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200320 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100321
Joerg Roedel318afd42009-11-23 18:32:38 +0100322/* global flag if IOMMUs cache non-present entries */
323extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200324/* Only true if all IOMMUs support device IOTLBs */
325extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100326
Joerg Roedel56947032008-07-11 17:14:20 +0200327/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200328 * Make iterating over all IOMMUs easier
329 */
330#define for_each_iommu(iommu) \
331 list_for_each_entry((iommu), &amd_iommu_list, list)
332#define for_each_iommu_safe(iommu, next) \
333 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
334
Joerg Roedel384de722009-05-15 12:30:05 +0200335#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
336#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
337#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
338#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
339#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
340#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200341
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100342
343/*
344 * This struct is used to pass information about
345 * incoming PPR faults around.
346 */
347struct amd_iommu_fault {
348 u64 address; /* IO virtual address of the fault*/
349 u32 pasid; /* Address space identifier */
350 u16 device_id; /* Originating PCI device id */
351 u16 tag; /* PPR tag */
352 u16 flags; /* Fault flags */
353
354};
355
356#define PPR_FAULT_EXEC (1 << 1)
357#define PPR_FAULT_READ (1 << 2)
358#define PPR_FAULT_WRITE (1 << 5)
359#define PPR_FAULT_USER (1 << 6)
360#define PPR_FAULT_RSVD (1 << 7)
361#define PPR_FAULT_GN (1 << 8)
362
Joerg Roedel56947032008-07-11 17:14:20 +0200363/*
364 * This structure contains generic data for IOMMU protection domains
365 * independent of their use.
366 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200367struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100368 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100369 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100370 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100371 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100372 u16 id; /* the domain id written to the device table */
373 int mode; /* paging mode (0-6 levels) */
374 u64 *pt_root; /* page table root pointer */
Joerg Roedel52815b72011-11-17 17:24:28 +0100375 int glx; /* Number of levels for GCR3 table */
376 u64 *gcr3_tbl; /* Guest CR3 table */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100377 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200378 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100379 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100380 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100381 void *priv; /* private data */
Joerg Roedelc4596112009-11-20 14:57:32 +0100382
Joerg Roedel8d283c32008-06-26 21:27:38 +0200383};
384
Joerg Roedel56947032008-07-11 17:14:20 +0200385/*
Joerg Roedel657cbb62009-11-23 15:26:46 +0100386 * This struct contains device specific data for the IOMMU
387 */
388struct iommu_dev_data {
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100389 struct list_head list; /* For domain->dev_list */
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200390 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel71f77582011-06-09 19:03:15 +0200391 struct iommu_dev_data *alias_data;/* The alias dev_data */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100392 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel24100052009-11-25 15:59:57 +0100393 atomic_t bind; /* Domain attach reverent count */
Joerg Roedelf62dda62011-06-09 12:55:35 +0200394 u16 devid; /* PCI Device ID */
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100395 bool iommu_v2; /* Device can make use of IOMMUv2 */
396 bool passthrough; /* Default for device is pt_domain */
Joerg Roedelea61cdd2011-06-09 12:56:30 +0200397 struct {
398 bool enabled;
399 int qdep;
400 } ats; /* ATS state */
Joerg Roedelc99afa22011-11-21 18:19:25 +0100401 bool pri_tlp; /* PASID TLB required for
402 PPR completions */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100403};
404
405/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200406 * For dynamic growth the aperture size is split into ranges of 128MB of
407 * DMA address space each. This struct represents one such range.
408 */
409struct aperture_range {
410
411 /* address allocation bitmap */
412 unsigned long *bitmap;
413
414 /*
415 * Array of PTE pages for the aperture. In this array we save all the
416 * leaf pages of the domain page table used for the aperture. This way
417 * we don't need to walk the page table to find a specific PTE. We can
418 * just calculate its address in constant time.
419 */
420 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200421
422 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200423};
424
425/*
Joerg Roedel56947032008-07-11 17:14:20 +0200426 * Data container for a dma_ops specific protection domain
427 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200428struct dma_ops_domain {
429 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200430
431 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200432 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200433
434 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200435 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200436
437 /* address we start to search for free addresses */
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200438 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200439
Joerg Roedelc3239562009-05-12 10:56:44 +0200440 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200441 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200442
443 /* This will be set to true when TLB needs to be flushed */
444 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200445
446 /*
447 * if this is a preallocated domain, keep the device for which it was
448 * preallocated in this variable
449 */
450 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200451};
452
Joerg Roedel56947032008-07-11 17:14:20 +0200453/*
454 * Structure where we save information about one hardware AMD IOMMU in the
455 * system.
456 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200457struct amd_iommu {
458 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200459
Joerg Roedelbb527772009-11-20 14:31:51 +0100460 /* Index within the IOMMU array */
461 int index;
462
Joerg Roedel56947032008-07-11 17:14:20 +0200463 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200464 spinlock_t lock;
465
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200466 /* Pointer to PCI device of this IOMMU */
467 struct pci_dev *dev;
468
Joerg Roedel56947032008-07-11 17:14:20 +0200469 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200470 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200471 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200472 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200473
474 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200475 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200476
Joerg Roedele9bf5192010-09-20 14:33:07 +0200477 /* flags read from acpi table */
478 u8 acpi_flags;
479
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200480 /* Extended features */
481 u64 features;
482
Joerg Roedel400a28a2011-11-28 15:11:02 +0100483 /* IOMMUv2 */
484 bool is_iommu_v2;
485
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000486 /*
487 * Capability pointer. There could be more than one IOMMU per PCI
488 * device function if there are more than one AMD IOMMU capability
489 * pointers.
490 */
491 u16 cap_ptr;
492
Joerg Roedelee893c22008-09-08 14:48:04 +0200493 /* pci domain of this IOMMU */
494 u16 pci_seg;
495
Joerg Roedel56947032008-07-11 17:14:20 +0200496 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200497 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200498 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200499 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200500
501 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200502 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200503 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200504 u64 exclusion_length;
505
Joerg Roedel56947032008-07-11 17:14:20 +0200506 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200507 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200508 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200509 u32 cmd_buf_size;
510
Joerg Roedel335503e2008-09-05 14:29:07 +0200511 /* size of event buffer */
512 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000513 /* event buffer virtual address */
514 u8 *evt_buf;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200515 /* MSI number for event interrupt */
516 u16 evt_msi_num;
Joerg Roedel335503e2008-09-05 14:29:07 +0200517
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100518 /* Base of the PPR log, if present */
519 u8 *ppr_log;
520
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200521 /* true if interrupts for this IOMMU are already enabled */
522 bool int_enabled;
523
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000524 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100525 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000526
Joerg Roedel56947032008-07-11 17:14:20 +0200527 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200528 struct dma_ops_domain *default_dom;
Joerg Roedel4c894f42010-09-23 15:15:19 +0200529
530 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400531 * We can't rely on the BIOS to restore all values on reinit, so we
532 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200533 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400534
535 /* The iommu BAR */
536 u32 stored_addr_lo;
537 u32 stored_addr_hi;
538
539 /*
540 * Each iommu has 6 l1s, each of which is documented as having 0x12
541 * registers
542 */
543 u32 stored_l1[6][0x12];
544
545 /* The l2 indirect registers */
546 u32 stored_l2[0x83];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200547};
548
Joerg Roedel56947032008-07-11 17:14:20 +0200549/*
550 * List with all IOMMUs in the system. This list is not locked because it is
551 * only written and read at driver initialization or suspend time
552 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200553extern struct list_head amd_iommu_list;
554
Joerg Roedel56947032008-07-11 17:14:20 +0200555/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100556 * Array with pointers to each IOMMU struct
557 * The indices are referenced in the protection domains
558 */
559extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
560
561/* Number of IOMMUs present in the system */
562extern int amd_iommus_present;
563
564/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100565 * Declarations for the global list of all protection domains
566 */
567extern spinlock_t amd_iommu_pd_lock;
568extern struct list_head amd_iommu_pd_list;
569
570/*
Joerg Roedel56947032008-07-11 17:14:20 +0200571 * Structure defining one entry in the device table
572 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200573struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100574 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200575};
576
Joerg Roedel56947032008-07-11 17:14:20 +0200577/*
578 * One entry for unity mappings parsed out of the ACPI table.
579 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200580struct unity_map_entry {
581 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200582
583 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200584 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200585 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200586 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200587
588 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200589 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200590 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200591 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200592
593 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200594 int prot;
595};
596
Joerg Roedel56947032008-07-11 17:14:20 +0200597/*
598 * List of all unity mappings. It is not locked because as runtime it is only
599 * read. It is created at ACPI table parsing time.
600 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200601extern struct list_head amd_iommu_unity_map;
602
Joerg Roedel56947032008-07-11 17:14:20 +0200603/*
604 * Data structures for device handling
605 */
606
607/*
608 * Device table used by hardware. Read and write accesses by software are
609 * locked with the amd_iommu_pd_table lock.
610 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200611extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200612
613/*
614 * Alias table to find requestor ids to device ids. Not locked because only
615 * read on runtime.
616 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200617extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200618
619/*
620 * Reverse lookup table to find the IOMMU which translates a specific device.
621 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200622extern struct amd_iommu **amd_iommu_rlookup_table;
623
Joerg Roedel56947032008-07-11 17:14:20 +0200624/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200625extern unsigned amd_iommu_aperture_order;
626
Joerg Roedel56947032008-07-11 17:14:20 +0200627/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200628extern u16 amd_iommu_last_bdf;
629
Joerg Roedel56947032008-07-11 17:14:20 +0200630/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200631extern unsigned long *amd_iommu_pd_alloc_bitmap;
632
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900633/*
634 * If true, the addresses will be flushed on unmap time, not when
635 * they are reused
636 */
637extern bool amd_iommu_unmap_flush;
638
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100639/* Smallest number of PASIDs supported by any IOMMU in the system */
640extern u32 amd_iommu_max_pasids;
641
Joerg Roedel400a28a2011-11-28 15:11:02 +0100642extern bool amd_iommu_v2_present;
643
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100644extern bool amd_iommu_force_isolation;
645
Joerg Roedel52815b72011-11-17 17:24:28 +0100646/* Max levels of glxval supported */
647extern int amd_iommu_max_glx_val;
648
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200649/* takes bus and device/function and returns the device id
650 * FIXME: should that be in generic PCI code? */
651static inline u16 calc_devid(u8 bus, u8 devfn)
652{
653 return (((u16)bus) << 8) | devfn;
654}
655
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100656#ifdef CONFIG_AMD_IOMMU_STATS
657
658struct __iommu_counter {
659 char *name;
660 struct dentry *dent;
661 u64 value;
662};
663
664#define DECLARE_STATS_COUNTER(nm) \
665 static struct __iommu_counter nm = { \
666 .name = #nm, \
667 }
668
669#define INC_STATS_COUNTER(name) name.value += 1
670#define ADD_STATS_COUNTER(name, x) name.value += (x)
671#define SUB_STATS_COUNTER(name, x) name.value -= (x)
672
673#else /* CONFIG_AMD_IOMMU_STATS */
674
675#define DECLARE_STATS_COUNTER(name)
676#define INC_STATS_COUNTER(name)
677#define ADD_STATS_COUNTER(name, x)
678#define SUB_STATS_COUNTER(name, x)
679
680#endif /* CONFIG_AMD_IOMMU_STATS */
681
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700682#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */