blob: 945fd498a3ad3cd06a667c780028fccb4e541601 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#ifndef __AMD_IOMMU_TYPES_H__
21#define __AMD_IOMMU_TYPES_H__
22
23#include <linux/types.h>
24#include <linux/list.h>
25#include <linux/spinlock.h>
26
27/*
28 * some size calculation constants
29 */
30#define DEV_TABLE_ENTRY_SIZE 256
31#define ALIAS_TABLE_ENTRY_SIZE 2
32#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
33
34/* helper macros */
35#define LOW_U32(x) ((x) & ((1ULL << 32)-1))
36#define HIGH_U32(x) (LOW_U32((x) >> 32))
37
38/* Length of the MMIO region for the AMD IOMMU */
39#define MMIO_REGION_LENGTH 0x4000
40
41/* Capability offsets used by the driver */
42#define MMIO_CAP_HDR_OFFSET 0x00
43#define MMIO_RANGE_OFFSET 0x0c
44
45/* Masks, shifts and macros to parse the device range capability */
46#define MMIO_RANGE_LD_MASK 0xff000000
47#define MMIO_RANGE_FD_MASK 0x00ff0000
48#define MMIO_RANGE_BUS_MASK 0x0000ff00
49#define MMIO_RANGE_LD_SHIFT 24
50#define MMIO_RANGE_FD_SHIFT 16
51#define MMIO_RANGE_BUS_SHIFT 8
52#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
53#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
54#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
55
56/* Flag masks for the AMD IOMMU exclusion range */
57#define MMIO_EXCL_ENABLE_MASK 0x01ULL
58#define MMIO_EXCL_ALLOW_MASK 0x02ULL
59
60/* Used offsets into the MMIO space */
61#define MMIO_DEV_TABLE_OFFSET 0x0000
62#define MMIO_CMD_BUF_OFFSET 0x0008
63#define MMIO_EVT_BUF_OFFSET 0x0010
64#define MMIO_CONTROL_OFFSET 0x0018
65#define MMIO_EXCL_BASE_OFFSET 0x0020
66#define MMIO_EXCL_LIMIT_OFFSET 0x0028
67#define MMIO_CMD_HEAD_OFFSET 0x2000
68#define MMIO_CMD_TAIL_OFFSET 0x2008
69#define MMIO_EVT_HEAD_OFFSET 0x2010
70#define MMIO_EVT_TAIL_OFFSET 0x2018
71#define MMIO_STATUS_OFFSET 0x2020
72
73/* feature control bits */
74#define CONTROL_IOMMU_EN 0x00ULL
75#define CONTROL_HT_TUN_EN 0x01ULL
76#define CONTROL_EVT_LOG_EN 0x02ULL
77#define CONTROL_EVT_INT_EN 0x03ULL
78#define CONTROL_COMWAIT_EN 0x04ULL
79#define CONTROL_PASSPW_EN 0x08ULL
80#define CONTROL_RESPASSPW_EN 0x09ULL
81#define CONTROL_COHERENT_EN 0x0aULL
82#define CONTROL_ISOC_EN 0x0bULL
83#define CONTROL_CMDBUF_EN 0x0cULL
84#define CONTROL_PPFLOG_EN 0x0dULL
85#define CONTROL_PPFINT_EN 0x0eULL
86
87/* command specific defines */
88#define CMD_COMPL_WAIT 0x01
89#define CMD_INV_DEV_ENTRY 0x02
90#define CMD_INV_IOMMU_PAGES 0x03
91
92#define CMD_COMPL_WAIT_STORE_MASK 0x01
93#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
94#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
95
Joerg Roedel999ba412008-07-03 19:35:08 +020096#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
97
Joerg Roedel8d283c32008-06-26 21:27:38 +020098/* macros and definitions for device table entries */
99#define DEV_ENTRY_VALID 0x00
100#define DEV_ENTRY_TRANSLATION 0x01
101#define DEV_ENTRY_IR 0x3d
102#define DEV_ENTRY_IW 0x3e
103#define DEV_ENTRY_EX 0x67
104#define DEV_ENTRY_SYSMGT1 0x68
105#define DEV_ENTRY_SYSMGT2 0x69
106#define DEV_ENTRY_INIT_PASS 0xb8
107#define DEV_ENTRY_EINT_PASS 0xb9
108#define DEV_ENTRY_NMI_PASS 0xba
109#define DEV_ENTRY_LINT0_PASS 0xbe
110#define DEV_ENTRY_LINT1_PASS 0xbf
111
112/* constants to configure the command buffer */
113#define CMD_BUFFER_SIZE 8192
114#define CMD_BUFFER_ENTRIES 512
115#define MMIO_CMD_SIZE_SHIFT 56
116#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
117
118#define PAGE_MODE_1_LEVEL 0x01
119#define PAGE_MODE_2_LEVEL 0x02
120#define PAGE_MODE_3_LEVEL 0x03
121
122#define IOMMU_PDE_NL_0 0x000ULL
123#define IOMMU_PDE_NL_1 0x200ULL
124#define IOMMU_PDE_NL_2 0x400ULL
125#define IOMMU_PDE_NL_3 0x600ULL
126
127#define IOMMU_PTE_L2_INDEX(address) (((address) >> 30) & 0x1ffULL)
128#define IOMMU_PTE_L1_INDEX(address) (((address) >> 21) & 0x1ffULL)
129#define IOMMU_PTE_L0_INDEX(address) (((address) >> 12) & 0x1ffULL)
130
131#define IOMMU_MAP_SIZE_L1 (1ULL << 21)
132#define IOMMU_MAP_SIZE_L2 (1ULL << 30)
133#define IOMMU_MAP_SIZE_L3 (1ULL << 39)
134
135#define IOMMU_PTE_P (1ULL << 0)
136#define IOMMU_PTE_U (1ULL << 59)
137#define IOMMU_PTE_FC (1ULL << 60)
138#define IOMMU_PTE_IR (1ULL << 61)
139#define IOMMU_PTE_IW (1ULL << 62)
140
141#define IOMMU_L1_PDE(address) \
142 ((address) | IOMMU_PDE_NL_1 | IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
143#define IOMMU_L2_PDE(address) \
144 ((address) | IOMMU_PDE_NL_2 | IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
145
146#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
147#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
148#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
149#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
150
151#define IOMMU_PROT_MASK 0x03
152#define IOMMU_PROT_IR 0x01
153#define IOMMU_PROT_IW 0x02
154
155/* IOMMU capabilities */
156#define IOMMU_CAP_IOTLB 24
157#define IOMMU_CAP_NPCACHE 26
158
159#define MAX_DOMAIN_ID 65536
160
Joerg Roedel56947032008-07-11 17:14:20 +0200161/*
162 * This structure contains generic data for IOMMU protection domains
163 * independent of their use.
164 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200165struct protection_domain {
Joerg Roedel56947032008-07-11 17:14:20 +0200166 spinlock_t lock; /* mostly used to lock the page table*/
167 u16 id; /* the domain id written to the device table */
168 int mode; /* paging mode (0-6 levels) */
169 u64 *pt_root; /* page table root pointer */
170 void *priv; /* private data */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200171};
172
Joerg Roedel56947032008-07-11 17:14:20 +0200173/*
174 * Data container for a dma_ops specific protection domain
175 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200176struct dma_ops_domain {
177 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200178
179 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200180 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200181
182 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200183 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200184
185 /* address we start to search for free addresses */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200186 unsigned long next_bit;
Joerg Roedel56947032008-07-11 17:14:20 +0200187
188 /* address allocation bitmap */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200189 unsigned long *bitmap;
Joerg Roedel56947032008-07-11 17:14:20 +0200190
191 /*
192 * Array of PTE pages for the aperture. In this array we save all the
193 * leaf pages of the domain page table used for the aperture. This way
194 * we don't need to walk the page table to find a specific PTE. We can
195 * just calculate its address in constant time.
196 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200197 u64 **pte_pages;
198};
199
Joerg Roedel56947032008-07-11 17:14:20 +0200200/*
201 * Structure where we save information about one hardware AMD IOMMU in the
202 * system.
203 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200204struct amd_iommu {
205 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200206
207 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200208 spinlock_t lock;
209
Joerg Roedel56947032008-07-11 17:14:20 +0200210 /* device id of this IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200211 u16 devid;
Joerg Roedel56947032008-07-11 17:14:20 +0200212 /*
213 * Capability pointer. There could be more than one IOMMU per PCI
214 * device function if there are more than one AMD IOMMU capability
215 * pointers.
216 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200217 u16 cap_ptr;
218
Joerg Roedel56947032008-07-11 17:14:20 +0200219 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200220 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200221 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200222 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200223
224 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200225 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200226
227 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200228 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200229 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200230 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200231
232 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200233 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200234 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200235 u64 exclusion_length;
236
Joerg Roedel56947032008-07-11 17:14:20 +0200237 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200238 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200239 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200240 u32 cmd_buf_size;
241
Joerg Roedel56947032008-07-11 17:14:20 +0200242 /* if one, we need to send a completion wait command */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200243 int need_sync;
244
Joerg Roedel56947032008-07-11 17:14:20 +0200245 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200246 struct dma_ops_domain *default_dom;
247};
248
Joerg Roedel56947032008-07-11 17:14:20 +0200249/*
250 * List with all IOMMUs in the system. This list is not locked because it is
251 * only written and read at driver initialization or suspend time
252 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200253extern struct list_head amd_iommu_list;
254
Joerg Roedel56947032008-07-11 17:14:20 +0200255/*
256 * Structure defining one entry in the device table
257 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200258struct dev_table_entry {
259 u32 data[8];
260};
261
Joerg Roedel56947032008-07-11 17:14:20 +0200262/*
263 * One entry for unity mappings parsed out of the ACPI table.
264 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200265struct unity_map_entry {
266 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200267
268 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200269 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200270 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200271 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200272
273 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200274 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200275 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200276 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200277
278 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200279 int prot;
280};
281
Joerg Roedel56947032008-07-11 17:14:20 +0200282/*
283 * List of all unity mappings. It is not locked because as runtime it is only
284 * read. It is created at ACPI table parsing time.
285 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200286extern struct list_head amd_iommu_unity_map;
287
Joerg Roedel56947032008-07-11 17:14:20 +0200288/*
289 * Data structures for device handling
290 */
291
292/*
293 * Device table used by hardware. Read and write accesses by software are
294 * locked with the amd_iommu_pd_table lock.
295 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200296extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200297
298/*
299 * Alias table to find requestor ids to device ids. Not locked because only
300 * read on runtime.
301 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200302extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200303
304/*
305 * Reverse lookup table to find the IOMMU which translates a specific device.
306 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200307extern struct amd_iommu **amd_iommu_rlookup_table;
308
Joerg Roedel56947032008-07-11 17:14:20 +0200309/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200310extern unsigned amd_iommu_aperture_order;
311
Joerg Roedel56947032008-07-11 17:14:20 +0200312/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200313extern u16 amd_iommu_last_bdf;
314
315/* data structures for protection domain handling */
316extern struct protection_domain **amd_iommu_pd_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200317
318/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200319extern unsigned long *amd_iommu_pd_alloc_bitmap;
320
Joerg Roedel56947032008-07-11 17:14:20 +0200321/* will be 1 if device isolation is enabled */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200322extern int amd_iommu_isolate;
323
Joerg Roedel56947032008-07-11 17:14:20 +0200324/* takes a PCI device id and prints it out in a readable form */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200325static inline void print_devid(u16 devid, int nl)
326{
327 int bus = devid >> 8;
328 int dev = devid >> 3 & 0x1f;
329 int fn = devid & 0x07;
330
331 printk("%02x:%02x.%x", bus, dev, fn);
332 if (nl)
333 printk("\n");
334}
335
336#endif