blob: 2452f3b7173619c449c04f025e2e2ff73cc44f29 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
27
28/*
Joerg Roedelbb527772009-11-20 14:31:51 +010029 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
33/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020034 * some size calculation constants
35 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020036#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020037#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
Joerg Roedel8d283c32008-06-26 21:27:38 +020040/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010072#define MMIO_PPR_LOG_OFFSET 0x0038
Joerg Roedel8d283c32008-06-26 21:27:38 +020073#define MMIO_CMD_HEAD_OFFSET 0x2000
74#define MMIO_CMD_TAIL_OFFSET 0x2008
75#define MMIO_EVT_HEAD_OFFSET 0x2010
76#define MMIO_EVT_TAIL_OFFSET 0x2018
77#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010078#define MMIO_PPR_HEAD_OFFSET 0x2030
79#define MMIO_PPR_TAIL_OFFSET 0x2038
Joerg Roedel8d283c32008-06-26 21:27:38 +020080
Joerg Roedeld99ddec2011-04-11 11:03:18 +020081
82/* Extended Feature Bits */
83#define FEATURE_PREFETCH (1ULL<<0)
84#define FEATURE_PPR (1ULL<<1)
85#define FEATURE_X2APIC (1ULL<<2)
86#define FEATURE_NX (1ULL<<3)
87#define FEATURE_GT (1ULL<<4)
88#define FEATURE_IA (1ULL<<6)
89#define FEATURE_GA (1ULL<<7)
90#define FEATURE_HE (1ULL<<8)
91#define FEATURE_PC (1ULL<<9)
92
Joerg Roedel62f71ab2011-11-10 14:41:57 +010093#define FEATURE_PASID_SHIFT 32
94#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
95
Joerg Roedel52815b72011-11-17 17:24:28 +010096#define FEATURE_GLXVAL_SHIFT 14
97#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
98
99#define PASID_MASK 0x000fffff
100
Joerg Roedel519c31b2008-08-14 19:55:15 +0200101/* MMIO status bits */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
103#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Joerg Roedel519c31b2008-08-14 19:55:15 +0200104
Joerg Roedel90008ee2008-09-09 16:41:05 +0200105/* event logging constants */
106#define EVENT_ENTRY_SIZE 0x10
107#define EVENT_TYPE_SHIFT 28
108#define EVENT_TYPE_MASK 0xf
109#define EVENT_TYPE_ILL_DEV 0x1
110#define EVENT_TYPE_IO_FAULT 0x2
111#define EVENT_TYPE_DEV_TAB_ERR 0x3
112#define EVENT_TYPE_PAGE_TAB_ERR 0x4
113#define EVENT_TYPE_ILL_CMD 0x5
114#define EVENT_TYPE_CMD_HARD_ERR 0x6
115#define EVENT_TYPE_IOTLB_INV_TO 0x7
116#define EVENT_TYPE_INV_DEV_REQ 0x8
117#define EVENT_DEVID_MASK 0xffff
118#define EVENT_DEVID_SHIFT 0
119#define EVENT_DOMID_MASK 0xffff
120#define EVENT_DOMID_SHIFT 0
121#define EVENT_FLAGS_MASK 0xfff
122#define EVENT_FLAGS_SHIFT 0x10
123
Joerg Roedel8d283c32008-06-26 21:27:38 +0200124/* feature control bits */
125#define CONTROL_IOMMU_EN 0x00ULL
126#define CONTROL_HT_TUN_EN 0x01ULL
127#define CONTROL_EVT_LOG_EN 0x02ULL
128#define CONTROL_EVT_INT_EN 0x03ULL
129#define CONTROL_COMWAIT_EN 0x04ULL
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100130#define CONTROL_INV_TIMEOUT 0x05ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200131#define CONTROL_PASSPW_EN 0x08ULL
132#define CONTROL_RESPASSPW_EN 0x09ULL
133#define CONTROL_COHERENT_EN 0x0aULL
134#define CONTROL_ISOC_EN 0x0bULL
135#define CONTROL_CMDBUF_EN 0x0cULL
136#define CONTROL_PPFLOG_EN 0x0dULL
137#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100138#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100139#define CONTROL_GT_EN 0x10ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200140
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100141#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
142#define CTRL_INV_TO_NONE 0
143#define CTRL_INV_TO_1MS 1
144#define CTRL_INV_TO_10MS 2
145#define CTRL_INV_TO_100MS 3
146#define CTRL_INV_TO_1S 4
147#define CTRL_INV_TO_10S 5
148#define CTRL_INV_TO_100S 6
149
Joerg Roedel8d283c32008-06-26 21:27:38 +0200150/* command specific defines */
151#define CMD_COMPL_WAIT 0x01
152#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200153#define CMD_INV_IOMMU_PAGES 0x03
154#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedelc99afa22011-11-21 18:19:25 +0100155#define CMD_COMPLETE_PPR 0x07
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200156#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200157
158#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200159#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200160#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
161#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
Joerg Roedel22e266c2011-11-21 15:59:08 +0100162#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
Joerg Roedel8d283c32008-06-26 21:27:38 +0200163
Joerg Roedelc99afa22011-11-21 18:19:25 +0100164#define PPR_STATUS_MASK 0xf
165#define PPR_STATUS_SHIFT 12
166
Joerg Roedel999ba412008-07-03 19:35:08 +0200167#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
168
Joerg Roedel8d283c32008-06-26 21:27:38 +0200169/* macros and definitions for device table entries */
170#define DEV_ENTRY_VALID 0x00
171#define DEV_ENTRY_TRANSLATION 0x01
172#define DEV_ENTRY_IR 0x3d
173#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200174#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200175#define DEV_ENTRY_EX 0x67
176#define DEV_ENTRY_SYSMGT1 0x68
177#define DEV_ENTRY_SYSMGT2 0x69
178#define DEV_ENTRY_INIT_PASS 0xb8
179#define DEV_ENTRY_EINT_PASS 0xb9
180#define DEV_ENTRY_NMI_PASS 0xba
181#define DEV_ENTRY_LINT0_PASS 0xbe
182#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200183#define DEV_ENTRY_MODE_MASK 0x07
184#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200185
186/* constants to configure the command buffer */
187#define CMD_BUFFER_SIZE 8192
Chris Wright549c90dc2010-04-02 18:27:53 -0700188#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200189#define CMD_BUFFER_ENTRIES 512
190#define MMIO_CMD_SIZE_SHIFT 56
191#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
192
Joerg Roedel335503e2008-09-05 14:29:07 +0200193/* constants for event buffer handling */
194#define EVT_BUFFER_SIZE 8192 /* 512 entries */
195#define EVT_LEN_MASK (0x9ULL << 56)
196
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100197/* Constants for PPR Log handling */
198#define PPR_LOG_ENTRIES 512
199#define PPR_LOG_SIZE_SHIFT 56
200#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
201#define PPR_ENTRY_SIZE 16
202#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
203
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100204#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
205#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
206#define PPR_DEVID(x) ((x) & 0xffffULL)
207#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
208#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
209#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
210#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
211
212#define PPR_REQ_FAULT 0x01
213
Joerg Roedel0feae532009-08-26 15:26:30 +0200214#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200215#define PAGE_MODE_1_LEVEL 0x01
216#define PAGE_MODE_2_LEVEL 0x02
217#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200218#define PAGE_MODE_4_LEVEL 0x04
219#define PAGE_MODE_5_LEVEL 0x05
220#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200221
Joerg Roedel9355a082009-09-02 14:24:08 +0200222#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
223#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
224 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
225 (0xffffffffffffffffULL))
226#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200227#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
228#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
229 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200230#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200231
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200232#define PM_MAP_4k 0
233#define PM_ADDR_MASK 0x000ffffffffff000ULL
234#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
235 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
236#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200237
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100238/*
239 * Returns the page table level to use for a given page size
240 * Pagesize is expected to be a power-of-two
241 */
242#define PAGE_SIZE_LEVEL(pagesize) \
243 ((__ffs(pagesize) - 12) / 9)
244/*
245 * Returns the number of ptes to use for a given page size
246 * Pagesize is expected to be a power-of-two
247 */
248#define PAGE_SIZE_PTE_COUNT(pagesize) \
249 (1ULL << ((__ffs(pagesize) - 12) % 9))
250
251/*
252 * Aligns a given io-virtual address to a given page size
253 * Pagesize is expected to be a power-of-two
254 */
255#define PAGE_SIZE_ALIGN(address, pagesize) \
256 ((address) & ~((pagesize) - 1))
257/*
258 * Creates an IOMMU PTE for an address an a given pagesize
259 * The PTE has no permission bits set
260 * Pagesize is expected to be a power-of-two larger than 4096
261 */
262#define PAGE_SIZE_PTE(address, pagesize) \
263 (((address) | ((pagesize) - 1)) & \
264 (~(pagesize >> 1)) & PM_ADDR_MASK)
265
Joerg Roedel24cd7722010-01-19 17:27:39 +0100266/*
267 * Takes a PTE value with mode=0x07 and returns the page size it maps
268 */
269#define PTE_PAGE_SIZE(pte) \
270 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
271
Joerg Roedel8d283c32008-06-26 21:27:38 +0200272#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200273#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200274#define IOMMU_PTE_U (1ULL << 59)
275#define IOMMU_PTE_FC (1ULL << 60)
276#define IOMMU_PTE_IR (1ULL << 61)
277#define IOMMU_PTE_IW (1ULL << 62)
278
Joerg Roedelee6c2862011-11-09 12:06:03 +0100279#define DTE_FLAG_IOTLB (0x01UL << 32)
Joerg Roedel52815b72011-11-17 17:24:28 +0100280#define DTE_FLAG_GV (0x01ULL << 55)
281#define DTE_GLX_SHIFT (56)
282#define DTE_GLX_MASK (3)
283
284#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
285#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
286#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
287
288#define DTE_GCR3_INDEX_A 0
289#define DTE_GCR3_INDEX_B 1
290#define DTE_GCR3_INDEX_C 1
291
292#define DTE_GCR3_SHIFT_A 58
293#define DTE_GCR3_SHIFT_B 16
294#define DTE_GCR3_SHIFT_C 43
295
Joerg Roedelb16137b2011-11-21 16:50:23 +0100296#define GCR3_VALID 0x01ULL
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200297
Joerg Roedel8d283c32008-06-26 21:27:38 +0200298#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
299#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
300#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
301#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
302
303#define IOMMU_PROT_MASK 0x03
304#define IOMMU_PROT_IR 0x01
305#define IOMMU_PROT_IW 0x02
306
307/* IOMMU capabilities */
308#define IOMMU_CAP_IOTLB 24
309#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200310#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200311
312#define MAX_DOMAIN_ID 65536
313
Joerg Roedel90008ee2008-09-09 16:41:05 +0200314/* FIXME: move this macro to <linux/pci.h> */
315#define PCI_BUS(x) (((x) >> 8) & 0xff)
316
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100317/* Protection domain flags */
318#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100319#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
320 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200321#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
322 translation */
Joerg Roedel52815b72011-11-17 17:24:28 +0100323#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
Joerg Roedel0feae532009-08-26 15:26:30 +0200324
Joerg Roedelfefda112009-05-20 12:21:42 +0200325extern bool amd_iommu_dump;
326#define DUMP_printk(format, arg...) \
327 do { \
328 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200329 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200330 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100331
Joerg Roedel318afd42009-11-23 18:32:38 +0100332/* global flag if IOMMUs cache non-present entries */
333extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200334/* Only true if all IOMMUs support device IOTLBs */
335extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100336
Joerg Roedel56947032008-07-11 17:14:20 +0200337/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200338 * Make iterating over all IOMMUs easier
339 */
340#define for_each_iommu(iommu) \
341 list_for_each_entry((iommu), &amd_iommu_list, list)
342#define for_each_iommu_safe(iommu, next) \
343 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
344
Joerg Roedel384de722009-05-15 12:30:05 +0200345#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
346#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
347#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
348#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
349#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
350#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200351
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100352
353/*
354 * This struct is used to pass information about
355 * incoming PPR faults around.
356 */
357struct amd_iommu_fault {
358 u64 address; /* IO virtual address of the fault*/
359 u32 pasid; /* Address space identifier */
360 u16 device_id; /* Originating PCI device id */
361 u16 tag; /* PPR tag */
362 u16 flags; /* Fault flags */
363
364};
365
366#define PPR_FAULT_EXEC (1 << 1)
367#define PPR_FAULT_READ (1 << 2)
368#define PPR_FAULT_WRITE (1 << 5)
369#define PPR_FAULT_USER (1 << 6)
370#define PPR_FAULT_RSVD (1 << 7)
371#define PPR_FAULT_GN (1 << 8)
372
Joerg Roedelf3572db2011-11-23 12:36:25 +0100373struct iommu_domain;
374
Joerg Roedel56947032008-07-11 17:14:20 +0200375/*
376 * This structure contains generic data for IOMMU protection domains
377 * independent of their use.
378 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200379struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100380 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100381 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100382 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100383 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100384 u16 id; /* the domain id written to the device table */
385 int mode; /* paging mode (0-6 levels) */
386 u64 *pt_root; /* page table root pointer */
Joerg Roedel52815b72011-11-17 17:24:28 +0100387 int glx; /* Number of levels for GCR3 table */
388 u64 *gcr3_tbl; /* Guest CR3 table */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100389 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200390 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100391 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100392 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100393 void *priv; /* private data */
Joerg Roedelf3572db2011-11-23 12:36:25 +0100394 struct iommu_domain *iommu_domain; /* Pointer to generic
395 domain structure */
Joerg Roedelc4596112009-11-20 14:57:32 +0100396
Joerg Roedel8d283c32008-06-26 21:27:38 +0200397};
398
Joerg Roedel56947032008-07-11 17:14:20 +0200399/*
Joerg Roedel657cbb62009-11-23 15:26:46 +0100400 * This struct contains device specific data for the IOMMU
401 */
402struct iommu_dev_data {
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100403 struct list_head list; /* For domain->dev_list */
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200404 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel71f77582011-06-09 19:03:15 +0200405 struct iommu_dev_data *alias_data;/* The alias dev_data */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100406 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel24100052009-11-25 15:59:57 +0100407 atomic_t bind; /* Domain attach reverent count */
Joerg Roedelf62dda62011-06-09 12:55:35 +0200408 u16 devid; /* PCI Device ID */
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100409 bool iommu_v2; /* Device can make use of IOMMUv2 */
410 bool passthrough; /* Default for device is pt_domain */
Joerg Roedelea61cdd2011-06-09 12:56:30 +0200411 struct {
412 bool enabled;
413 int qdep;
414 } ats; /* ATS state */
Joerg Roedelc99afa22011-11-21 18:19:25 +0100415 bool pri_tlp; /* PASID TLB required for
416 PPR completions */
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100417 u32 errata; /* Bitmap for errata to apply */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100418};
419
420/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200421 * For dynamic growth the aperture size is split into ranges of 128MB of
422 * DMA address space each. This struct represents one such range.
423 */
424struct aperture_range {
425
426 /* address allocation bitmap */
427 unsigned long *bitmap;
428
429 /*
430 * Array of PTE pages for the aperture. In this array we save all the
431 * leaf pages of the domain page table used for the aperture. This way
432 * we don't need to walk the page table to find a specific PTE. We can
433 * just calculate its address in constant time.
434 */
435 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200436
437 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200438};
439
440/*
Joerg Roedel56947032008-07-11 17:14:20 +0200441 * Data container for a dma_ops specific protection domain
442 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200443struct dma_ops_domain {
444 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200445
446 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200447 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200448
449 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200450 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200451
452 /* address we start to search for free addresses */
Joerg Roedel803b8cb42009-05-18 15:32:48 +0200453 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200454
Joerg Roedelc3239562009-05-12 10:56:44 +0200455 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200456 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200457
458 /* This will be set to true when TLB needs to be flushed */
459 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200460
461 /*
462 * if this is a preallocated domain, keep the device for which it was
463 * preallocated in this variable
464 */
465 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200466};
467
Joerg Roedel56947032008-07-11 17:14:20 +0200468/*
469 * Structure where we save information about one hardware AMD IOMMU in the
470 * system.
471 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200472struct amd_iommu {
473 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200474
Joerg Roedelbb527772009-11-20 14:31:51 +0100475 /* Index within the IOMMU array */
476 int index;
477
Joerg Roedel56947032008-07-11 17:14:20 +0200478 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200479 spinlock_t lock;
480
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200481 /* Pointer to PCI device of this IOMMU */
482 struct pci_dev *dev;
483
Joerg Roedel56947032008-07-11 17:14:20 +0200484 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200485 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200486 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200487 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200488
489 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200490 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200491
Joerg Roedele9bf5192010-09-20 14:33:07 +0200492 /* flags read from acpi table */
493 u8 acpi_flags;
494
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200495 /* Extended features */
496 u64 features;
497
Joerg Roedel400a28a2011-11-28 15:11:02 +0100498 /* IOMMUv2 */
499 bool is_iommu_v2;
500
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000501 /*
502 * Capability pointer. There could be more than one IOMMU per PCI
503 * device function if there are more than one AMD IOMMU capability
504 * pointers.
505 */
506 u16 cap_ptr;
507
Joerg Roedelee893c22008-09-08 14:48:04 +0200508 /* pci domain of this IOMMU */
509 u16 pci_seg;
510
Joerg Roedel56947032008-07-11 17:14:20 +0200511 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200512 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200513 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200514 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200515
516 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200517 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200518 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200519 u64 exclusion_length;
520
Joerg Roedel56947032008-07-11 17:14:20 +0200521 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200522 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200523 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200524 u32 cmd_buf_size;
525
Joerg Roedel335503e2008-09-05 14:29:07 +0200526 /* size of event buffer */
527 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000528 /* event buffer virtual address */
529 u8 *evt_buf;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200530 /* MSI number for event interrupt */
531 u16 evt_msi_num;
Joerg Roedel335503e2008-09-05 14:29:07 +0200532
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100533 /* Base of the PPR log, if present */
534 u8 *ppr_log;
535
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200536 /* true if interrupts for this IOMMU are already enabled */
537 bool int_enabled;
538
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000539 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100540 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000541
Joerg Roedel56947032008-07-11 17:14:20 +0200542 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200543 struct dma_ops_domain *default_dom;
Joerg Roedel4c894f42010-09-23 15:15:19 +0200544
545 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400546 * We can't rely on the BIOS to restore all values on reinit, so we
547 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200548 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400549
550 /* The iommu BAR */
551 u32 stored_addr_lo;
552 u32 stored_addr_hi;
553
554 /*
555 * Each iommu has 6 l1s, each of which is documented as having 0x12
556 * registers
557 */
558 u32 stored_l1[6][0x12];
559
560 /* The l2 indirect registers */
561 u32 stored_l2[0x83];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200562};
563
Joerg Roedel56947032008-07-11 17:14:20 +0200564/*
565 * List with all IOMMUs in the system. This list is not locked because it is
566 * only written and read at driver initialization or suspend time
567 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200568extern struct list_head amd_iommu_list;
569
Joerg Roedel56947032008-07-11 17:14:20 +0200570/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100571 * Array with pointers to each IOMMU struct
572 * The indices are referenced in the protection domains
573 */
574extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
575
576/* Number of IOMMUs present in the system */
577extern int amd_iommus_present;
578
579/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100580 * Declarations for the global list of all protection domains
581 */
582extern spinlock_t amd_iommu_pd_lock;
583extern struct list_head amd_iommu_pd_list;
584
585/*
Joerg Roedel56947032008-07-11 17:14:20 +0200586 * Structure defining one entry in the device table
587 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200588struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100589 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200590};
591
Joerg Roedel56947032008-07-11 17:14:20 +0200592/*
593 * One entry for unity mappings parsed out of the ACPI table.
594 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200595struct unity_map_entry {
596 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200597
598 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200599 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200600 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200601 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200602
603 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200604 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200605 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200606 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200607
608 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200609 int prot;
610};
611
Joerg Roedel56947032008-07-11 17:14:20 +0200612/*
613 * List of all unity mappings. It is not locked because as runtime it is only
614 * read. It is created at ACPI table parsing time.
615 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200616extern struct list_head amd_iommu_unity_map;
617
Joerg Roedel56947032008-07-11 17:14:20 +0200618/*
619 * Data structures for device handling
620 */
621
622/*
623 * Device table used by hardware. Read and write accesses by software are
624 * locked with the amd_iommu_pd_table lock.
625 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200626extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200627
628/*
629 * Alias table to find requestor ids to device ids. Not locked because only
630 * read on runtime.
631 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200632extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200633
634/*
635 * Reverse lookup table to find the IOMMU which translates a specific device.
636 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200637extern struct amd_iommu **amd_iommu_rlookup_table;
638
Joerg Roedel56947032008-07-11 17:14:20 +0200639/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200640extern unsigned amd_iommu_aperture_order;
641
Joerg Roedel56947032008-07-11 17:14:20 +0200642/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200643extern u16 amd_iommu_last_bdf;
644
Joerg Roedel56947032008-07-11 17:14:20 +0200645/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200646extern unsigned long *amd_iommu_pd_alloc_bitmap;
647
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900648/*
649 * If true, the addresses will be flushed on unmap time, not when
650 * they are reused
651 */
652extern bool amd_iommu_unmap_flush;
653
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100654/* Smallest number of PASIDs supported by any IOMMU in the system */
655extern u32 amd_iommu_max_pasids;
656
Joerg Roedel400a28a2011-11-28 15:11:02 +0100657extern bool amd_iommu_v2_present;
658
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100659extern bool amd_iommu_force_isolation;
660
Joerg Roedel52815b72011-11-17 17:24:28 +0100661/* Max levels of glxval supported */
662extern int amd_iommu_max_glx_val;
663
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200664/* takes bus and device/function and returns the device id
665 * FIXME: should that be in generic PCI code? */
666static inline u16 calc_devid(u8 bus, u8 devfn)
667{
668 return (((u16)bus) << 8) | devfn;
669}
670
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100671#ifdef CONFIG_AMD_IOMMU_STATS
672
673struct __iommu_counter {
674 char *name;
675 struct dentry *dent;
676 u64 value;
677};
678
679#define DECLARE_STATS_COUNTER(nm) \
680 static struct __iommu_counter nm = { \
681 .name = #nm, \
682 }
683
684#define INC_STATS_COUNTER(name) name.value += 1
685#define ADD_STATS_COUNTER(name, x) name.value += (x)
686#define SUB_STATS_COUNTER(name, x) name.value -= (x)
687
688#else /* CONFIG_AMD_IOMMU_STATS */
689
690#define DECLARE_STATS_COUNTER(name)
691#define INC_STATS_COUNTER(name)
692#define ADD_STATS_COUNTER(name, x)
693#define SUB_STATS_COUNTER(name, x)
694
695#endif /* CONFIG_AMD_IOMMU_STATS */
696
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700697#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */