blob: 3af7f8f62d0adfa4cd6b0e16630585058795cc4c [file] [log] [blame]
Will Deacon45ae7cf2013-06-24 18:31:25 +01001/*
2 * IOMMU API for ARM architected SMMU implementations.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
16 *
17 * Copyright (C) 2013 ARM Limited
18 *
19 * Author: Will Deacon <will.deacon@arm.com>
20 *
21 * This driver currently supports:
22 * - SMMUv1 and v2 implementations
23 * - Stream-matching and stream-indexing
24 * - v7/v8 long-descriptor format
25 * - Non-secure access to the SMMU
Will Deacon45ae7cf2013-06-24 18:31:25 +010026 * - Context fault reporting
27 */
28
29#define pr_fmt(fmt) "arm-smmu: " fmt
30
Robin Murphy1f3d5ca2016-09-12 17:13:49 +010031#include <linux/atomic.h>
Will Deacon45ae7cf2013-06-24 18:31:25 +010032#include <linux/delay.h>
Robin Murphy9adb9592016-01-26 18:06:36 +000033#include <linux/dma-iommu.h>
Will Deacon45ae7cf2013-06-24 18:31:25 +010034#include <linux/dma-mapping.h>
35#include <linux/err.h>
36#include <linux/interrupt.h>
37#include <linux/io.h>
Robin Murphyf9a05f02016-04-13 18:13:01 +010038#include <linux/io-64-nonatomic-hi-lo.h>
Will Deacon45ae7cf2013-06-24 18:31:25 +010039#include <linux/iommu.h>
Mitchel Humpherys859a7322014-10-29 21:13:40 +000040#include <linux/iopoll.h>
Will Deacon45ae7cf2013-06-24 18:31:25 +010041#include <linux/module.h>
42#include <linux/of.h>
Robin Murphybae2c2d2015-07-29 19:46:05 +010043#include <linux/of_address.h>
Robin Murphyd6fc5d92016-09-12 17:13:52 +010044#include <linux/of_device.h>
Robin Murphyadfec2e2016-09-12 17:13:55 +010045#include <linux/of_iommu.h>
Will Deacona9a1b0b2014-05-01 18:05:08 +010046#include <linux/pci.h>
Will Deacon45ae7cf2013-06-24 18:31:25 +010047#include <linux/platform_device.h>
48#include <linux/slab.h>
49#include <linux/spinlock.h>
50
51#include <linux/amba/bus.h>
52
Will Deacon518f7132014-11-14 17:17:54 +000053#include "io-pgtable.h"
Will Deacon45ae7cf2013-06-24 18:31:25 +010054
Will Deacon45ae7cf2013-06-24 18:31:25 +010055/* Maximum number of context banks per SMMU */
56#define ARM_SMMU_MAX_CBS 128
57
Will Deacon45ae7cf2013-06-24 18:31:25 +010058/* SMMU global address space */
59#define ARM_SMMU_GR0(smmu) ((smmu)->base)
Will Deaconc757e852014-07-30 11:33:25 +010060#define ARM_SMMU_GR1(smmu) ((smmu)->base + (1 << (smmu)->pgshift))
Will Deacon45ae7cf2013-06-24 18:31:25 +010061
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +000062/*
63 * SMMU global address space with conditional offset to access secure
64 * aliases of non-secure registers (e.g. nsCR0: 0x400, nsGFSR: 0x448,
65 * nsGFSYNR0: 0x450)
66 */
67#define ARM_SMMU_GR0_NS(smmu) \
68 ((smmu)->base + \
69 ((smmu->options & ARM_SMMU_OPT_SECURE_CFG_ACCESS) \
70 ? 0x400 : 0))
71
Robin Murphyf9a05f02016-04-13 18:13:01 +010072/*
73 * Some 64-bit registers only make sense to write atomically, but in such
74 * cases all the data relevant to AArch32 formats lies within the lower word,
75 * therefore this actually makes more sense than it might first appear.
76 */
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +010077#ifdef CONFIG_64BIT
Robin Murphyf9a05f02016-04-13 18:13:01 +010078#define smmu_write_atomic_lq writeq_relaxed
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +010079#else
Robin Murphyf9a05f02016-04-13 18:13:01 +010080#define smmu_write_atomic_lq writel_relaxed
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +010081#endif
82
Will Deacon45ae7cf2013-06-24 18:31:25 +010083/* Configuration registers */
84#define ARM_SMMU_GR0_sCR0 0x0
85#define sCR0_CLIENTPD (1 << 0)
86#define sCR0_GFRE (1 << 1)
87#define sCR0_GFIE (1 << 2)
88#define sCR0_GCFGFRE (1 << 4)
89#define sCR0_GCFGFIE (1 << 5)
90#define sCR0_USFCFG (1 << 10)
91#define sCR0_VMIDPNE (1 << 11)
92#define sCR0_PTM (1 << 12)
93#define sCR0_FB (1 << 13)
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -080094#define sCR0_VMID16EN (1 << 31)
Will Deacon45ae7cf2013-06-24 18:31:25 +010095#define sCR0_BSU_SHIFT 14
96#define sCR0_BSU_MASK 0x3
97
Peng Fan3ca37122016-05-03 21:50:30 +080098/* Auxiliary Configuration register */
99#define ARM_SMMU_GR0_sACR 0x10
100
Will Deacon45ae7cf2013-06-24 18:31:25 +0100101/* Identification registers */
102#define ARM_SMMU_GR0_ID0 0x20
103#define ARM_SMMU_GR0_ID1 0x24
104#define ARM_SMMU_GR0_ID2 0x28
105#define ARM_SMMU_GR0_ID3 0x2c
106#define ARM_SMMU_GR0_ID4 0x30
107#define ARM_SMMU_GR0_ID5 0x34
108#define ARM_SMMU_GR0_ID6 0x38
109#define ARM_SMMU_GR0_ID7 0x3c
110#define ARM_SMMU_GR0_sGFSR 0x48
111#define ARM_SMMU_GR0_sGFSYNR0 0x50
112#define ARM_SMMU_GR0_sGFSYNR1 0x54
113#define ARM_SMMU_GR0_sGFSYNR2 0x58
Will Deacon45ae7cf2013-06-24 18:31:25 +0100114
115#define ID0_S1TS (1 << 30)
116#define ID0_S2TS (1 << 29)
117#define ID0_NTS (1 << 28)
118#define ID0_SMS (1 << 27)
Mitchel Humpherys859a7322014-10-29 21:13:40 +0000119#define ID0_ATOSNS (1 << 26)
Robin Murphy7602b872016-04-28 17:12:09 +0100120#define ID0_PTFS_NO_AARCH32 (1 << 25)
121#define ID0_PTFS_NO_AARCH32S (1 << 24)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100122#define ID0_CTTW (1 << 14)
123#define ID0_NUMIRPT_SHIFT 16
124#define ID0_NUMIRPT_MASK 0xff
Olav Haugan3c8766d2014-08-22 17:12:32 -0700125#define ID0_NUMSIDB_SHIFT 9
126#define ID0_NUMSIDB_MASK 0xf
Will Deacon45ae7cf2013-06-24 18:31:25 +0100127#define ID0_NUMSMRG_SHIFT 0
128#define ID0_NUMSMRG_MASK 0xff
129
130#define ID1_PAGESIZE (1 << 31)
131#define ID1_NUMPAGENDXB_SHIFT 28
132#define ID1_NUMPAGENDXB_MASK 7
133#define ID1_NUMS2CB_SHIFT 16
134#define ID1_NUMS2CB_MASK 0xff
135#define ID1_NUMCB_SHIFT 0
136#define ID1_NUMCB_MASK 0xff
137
138#define ID2_OAS_SHIFT 4
139#define ID2_OAS_MASK 0xf
140#define ID2_IAS_SHIFT 0
141#define ID2_IAS_MASK 0xf
142#define ID2_UBS_SHIFT 8
143#define ID2_UBS_MASK 0xf
144#define ID2_PTFS_4K (1 << 12)
145#define ID2_PTFS_16K (1 << 13)
146#define ID2_PTFS_64K (1 << 14)
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -0800147#define ID2_VMID16 (1 << 15)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100148
Peng Fan3ca37122016-05-03 21:50:30 +0800149#define ID7_MAJOR_SHIFT 4
150#define ID7_MAJOR_MASK 0xf
Will Deacon45ae7cf2013-06-24 18:31:25 +0100151
Will Deacon45ae7cf2013-06-24 18:31:25 +0100152/* Global TLB invalidation */
Will Deacon45ae7cf2013-06-24 18:31:25 +0100153#define ARM_SMMU_GR0_TLBIVMID 0x64
154#define ARM_SMMU_GR0_TLBIALLNSNH 0x68
155#define ARM_SMMU_GR0_TLBIALLH 0x6c
156#define ARM_SMMU_GR0_sTLBGSYNC 0x70
157#define ARM_SMMU_GR0_sTLBGSTATUS 0x74
158#define sTLBGSTATUS_GSACTIVE (1 << 0)
159#define TLB_LOOP_TIMEOUT 1000000 /* 1s! */
160
161/* Stream mapping registers */
162#define ARM_SMMU_GR0_SMR(n) (0x800 + ((n) << 2))
163#define SMR_VALID (1 << 31)
164#define SMR_MASK_SHIFT 16
Will Deacon45ae7cf2013-06-24 18:31:25 +0100165#define SMR_ID_SHIFT 0
Will Deacon45ae7cf2013-06-24 18:31:25 +0100166
167#define ARM_SMMU_GR0_S2CR(n) (0xc00 + ((n) << 2))
168#define S2CR_CBNDX_SHIFT 0
169#define S2CR_CBNDX_MASK 0xff
170#define S2CR_TYPE_SHIFT 16
171#define S2CR_TYPE_MASK 0x3
Robin Murphy8e8b2032016-09-12 17:13:50 +0100172enum arm_smmu_s2cr_type {
173 S2CR_TYPE_TRANS,
174 S2CR_TYPE_BYPASS,
175 S2CR_TYPE_FAULT,
176};
Will Deacon45ae7cf2013-06-24 18:31:25 +0100177
Robin Murphyd3461802016-01-26 18:06:34 +0000178#define S2CR_PRIVCFG_SHIFT 24
Robin Murphy8e8b2032016-09-12 17:13:50 +0100179#define S2CR_PRIVCFG_MASK 0x3
180enum arm_smmu_s2cr_privcfg {
181 S2CR_PRIVCFG_DEFAULT,
182 S2CR_PRIVCFG_DIPAN,
183 S2CR_PRIVCFG_UNPRIV,
184 S2CR_PRIVCFG_PRIV,
185};
Robin Murphyd3461802016-01-26 18:06:34 +0000186
Will Deacon45ae7cf2013-06-24 18:31:25 +0100187/* Context bank attribute registers */
188#define ARM_SMMU_GR1_CBAR(n) (0x0 + ((n) << 2))
189#define CBAR_VMID_SHIFT 0
190#define CBAR_VMID_MASK 0xff
Will Deacon57ca90f2014-02-06 14:59:05 +0000191#define CBAR_S1_BPSHCFG_SHIFT 8
192#define CBAR_S1_BPSHCFG_MASK 3
193#define CBAR_S1_BPSHCFG_NSH 3
Will Deacon45ae7cf2013-06-24 18:31:25 +0100194#define CBAR_S1_MEMATTR_SHIFT 12
195#define CBAR_S1_MEMATTR_MASK 0xf
196#define CBAR_S1_MEMATTR_WB 0xf
197#define CBAR_TYPE_SHIFT 16
198#define CBAR_TYPE_MASK 0x3
199#define CBAR_TYPE_S2_TRANS (0 << CBAR_TYPE_SHIFT)
200#define CBAR_TYPE_S1_TRANS_S2_BYPASS (1 << CBAR_TYPE_SHIFT)
201#define CBAR_TYPE_S1_TRANS_S2_FAULT (2 << CBAR_TYPE_SHIFT)
202#define CBAR_TYPE_S1_TRANS_S2_TRANS (3 << CBAR_TYPE_SHIFT)
203#define CBAR_IRPTNDX_SHIFT 24
204#define CBAR_IRPTNDX_MASK 0xff
205
206#define ARM_SMMU_GR1_CBA2R(n) (0x800 + ((n) << 2))
207#define CBA2R_RW64_32BIT (0 << 0)
208#define CBA2R_RW64_64BIT (1 << 0)
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -0800209#define CBA2R_VMID_SHIFT 16
210#define CBA2R_VMID_MASK 0xffff
Will Deacon45ae7cf2013-06-24 18:31:25 +0100211
212/* Translation context bank */
213#define ARM_SMMU_CB_BASE(smmu) ((smmu)->base + ((smmu)->size >> 1))
Will Deaconc757e852014-07-30 11:33:25 +0100214#define ARM_SMMU_CB(smmu, n) ((n) * (1 << (smmu)->pgshift))
Will Deacon45ae7cf2013-06-24 18:31:25 +0100215
216#define ARM_SMMU_CB_SCTLR 0x0
Robin Murphyf0cfffc2016-04-13 18:12:59 +0100217#define ARM_SMMU_CB_ACTLR 0x4
Will Deacon45ae7cf2013-06-24 18:31:25 +0100218#define ARM_SMMU_CB_RESUME 0x8
219#define ARM_SMMU_CB_TTBCR2 0x10
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +0100220#define ARM_SMMU_CB_TTBR0 0x20
221#define ARM_SMMU_CB_TTBR1 0x28
Will Deacon45ae7cf2013-06-24 18:31:25 +0100222#define ARM_SMMU_CB_TTBCR 0x30
Robin Murphy60705292016-08-11 17:44:06 +0100223#define ARM_SMMU_CB_CONTEXTIDR 0x34
Will Deacon45ae7cf2013-06-24 18:31:25 +0100224#define ARM_SMMU_CB_S1_MAIR0 0x38
Will Deacon518f7132014-11-14 17:17:54 +0000225#define ARM_SMMU_CB_S1_MAIR1 0x3c
Robin Murphyf9a05f02016-04-13 18:13:01 +0100226#define ARM_SMMU_CB_PAR 0x50
Will Deacon45ae7cf2013-06-24 18:31:25 +0100227#define ARM_SMMU_CB_FSR 0x58
Robin Murphyf9a05f02016-04-13 18:13:01 +0100228#define ARM_SMMU_CB_FAR 0x60
Will Deacon45ae7cf2013-06-24 18:31:25 +0100229#define ARM_SMMU_CB_FSYNR0 0x68
Will Deacon518f7132014-11-14 17:17:54 +0000230#define ARM_SMMU_CB_S1_TLBIVA 0x600
Will Deacon1463fe42013-07-31 19:21:27 +0100231#define ARM_SMMU_CB_S1_TLBIASID 0x610
Will Deacon518f7132014-11-14 17:17:54 +0000232#define ARM_SMMU_CB_S1_TLBIVAL 0x620
233#define ARM_SMMU_CB_S2_TLBIIPAS2 0x630
234#define ARM_SMMU_CB_S2_TLBIIPAS2L 0x638
Robin Murphy661d9622015-05-27 17:09:34 +0100235#define ARM_SMMU_CB_ATS1PR 0x800
Mitchel Humpherys859a7322014-10-29 21:13:40 +0000236#define ARM_SMMU_CB_ATSR 0x8f0
Will Deacon45ae7cf2013-06-24 18:31:25 +0100237
238#define SCTLR_S1_ASIDPNE (1 << 12)
239#define SCTLR_CFCFG (1 << 7)
240#define SCTLR_CFIE (1 << 6)
241#define SCTLR_CFRE (1 << 5)
242#define SCTLR_E (1 << 4)
243#define SCTLR_AFE (1 << 2)
244#define SCTLR_TRE (1 << 1)
245#define SCTLR_M (1 << 0)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100246
Robin Murphyf0cfffc2016-04-13 18:12:59 +0100247#define ARM_MMU500_ACTLR_CPRE (1 << 1)
248
Peng Fan3ca37122016-05-03 21:50:30 +0800249#define ARM_MMU500_ACR_CACHE_LOCK (1 << 26)
250
Mitchel Humpherys859a7322014-10-29 21:13:40 +0000251#define CB_PAR_F (1 << 0)
252
253#define ATSR_ACTIVE (1 << 0)
254
Will Deacon45ae7cf2013-06-24 18:31:25 +0100255#define RESUME_RETRY (0 << 0)
256#define RESUME_TERMINATE (1 << 0)
257
Will Deacon45ae7cf2013-06-24 18:31:25 +0100258#define TTBCR2_SEP_SHIFT 15
Will Deacon5dc56162015-05-08 17:44:22 +0100259#define TTBCR2_SEP_UPSTREAM (0x7 << TTBCR2_SEP_SHIFT)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100260
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +0100261#define TTBRn_ASID_SHIFT 48
Will Deacon45ae7cf2013-06-24 18:31:25 +0100262
263#define FSR_MULTI (1 << 31)
264#define FSR_SS (1 << 30)
265#define FSR_UUT (1 << 8)
266#define FSR_ASF (1 << 7)
267#define FSR_TLBLKF (1 << 6)
268#define FSR_TLBMCF (1 << 5)
269#define FSR_EF (1 << 4)
270#define FSR_PF (1 << 3)
271#define FSR_AFF (1 << 2)
272#define FSR_TF (1 << 1)
273
Mitchel Humpherys29073202014-07-08 09:52:18 -0700274#define FSR_IGN (FSR_AFF | FSR_ASF | \
275 FSR_TLBMCF | FSR_TLBLKF)
276#define FSR_FAULT (FSR_MULTI | FSR_SS | FSR_UUT | \
Will Deaconadaba322013-07-31 19:21:26 +0100277 FSR_EF | FSR_PF | FSR_TF | FSR_IGN)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100278
279#define FSYNR0_WNR (1 << 4)
280
Will Deacon4cf740b2014-07-14 19:47:39 +0100281static int force_stage;
Robin Murphy25a1c962016-02-10 14:25:33 +0000282module_param(force_stage, int, S_IRUGO);
Will Deacon4cf740b2014-07-14 19:47:39 +0100283MODULE_PARM_DESC(force_stage,
284 "Force SMMU mappings to be installed at a particular stage of translation. A value of '1' or '2' forces the corresponding stage. All other values are ignored (i.e. no stage is forced). Note that selecting a specific stage will disable support for nested translation.");
Robin Murphy25a1c962016-02-10 14:25:33 +0000285static bool disable_bypass;
286module_param(disable_bypass, bool, S_IRUGO);
287MODULE_PARM_DESC(disable_bypass,
288 "Disable bypass streams such that incoming transactions from devices that are not attached to an iommu domain will report an abort back to the device and will not be allowed to pass through the SMMU.");
Will Deacon4cf740b2014-07-14 19:47:39 +0100289
Robin Murphy09360402014-08-28 17:51:59 +0100290enum arm_smmu_arch_version {
Robin Murphyb7862e32016-04-13 18:13:03 +0100291 ARM_SMMU_V1,
292 ARM_SMMU_V1_64K,
Robin Murphy09360402014-08-28 17:51:59 +0100293 ARM_SMMU_V2,
294};
295
Robin Murphy67b65a32016-04-13 18:12:57 +0100296enum arm_smmu_implementation {
297 GENERIC_SMMU,
Robin Murphyf0cfffc2016-04-13 18:12:59 +0100298 ARM_MMU500,
Robin Murphye086d912016-04-13 18:12:58 +0100299 CAVIUM_SMMUV2,
Robin Murphy67b65a32016-04-13 18:12:57 +0100300};
301
Robin Murphy8e8b2032016-09-12 17:13:50 +0100302struct arm_smmu_s2cr {
Robin Murphy588888a2016-09-12 17:13:54 +0100303 struct iommu_group *group;
304 int count;
Robin Murphy8e8b2032016-09-12 17:13:50 +0100305 enum arm_smmu_s2cr_type type;
306 enum arm_smmu_s2cr_privcfg privcfg;
307 u8 cbndx;
308};
309
310#define s2cr_init_val (struct arm_smmu_s2cr){ \
311 .type = disable_bypass ? S2CR_TYPE_FAULT : S2CR_TYPE_BYPASS, \
312}
313
Will Deacon45ae7cf2013-06-24 18:31:25 +0100314struct arm_smmu_smr {
Will Deacon45ae7cf2013-06-24 18:31:25 +0100315 u16 mask;
316 u16 id;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +0100317 bool valid;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100318};
319
Will Deacona9a1b0b2014-05-01 18:05:08 +0100320struct arm_smmu_master_cfg {
Robin Murphyf80cd882016-09-14 15:21:39 +0100321 struct arm_smmu_device *smmu;
Robin Murphyadfec2e2016-09-12 17:13:55 +0100322 s16 smendx[];
Will Deacon45ae7cf2013-06-24 18:31:25 +0100323};
Robin Murphy1f3d5ca2016-09-12 17:13:49 +0100324#define INVALID_SMENDX -1
Robin Murphyadfec2e2016-09-12 17:13:55 +0100325#define __fwspec_cfg(fw) ((struct arm_smmu_master_cfg *)fw->iommu_priv)
326#define fwspec_smmu(fw) (__fwspec_cfg(fw)->smmu)
327#define for_each_cfg_sme(fw, i, idx) \
328 for (i = 0; idx = __fwspec_cfg(fw)->smendx[i], i < fw->num_ids; ++i)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100329
330struct arm_smmu_device {
331 struct device *dev;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100332
333 void __iomem *base;
334 unsigned long size;
Will Deaconc757e852014-07-30 11:33:25 +0100335 unsigned long pgshift;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100336
337#define ARM_SMMU_FEAT_COHERENT_WALK (1 << 0)
338#define ARM_SMMU_FEAT_STREAM_MATCH (1 << 1)
339#define ARM_SMMU_FEAT_TRANS_S1 (1 << 2)
340#define ARM_SMMU_FEAT_TRANS_S2 (1 << 3)
341#define ARM_SMMU_FEAT_TRANS_NESTED (1 << 4)
Mitchel Humpherys859a7322014-10-29 21:13:40 +0000342#define ARM_SMMU_FEAT_TRANS_OPS (1 << 5)
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -0800343#define ARM_SMMU_FEAT_VMID16 (1 << 6)
Robin Murphy7602b872016-04-28 17:12:09 +0100344#define ARM_SMMU_FEAT_FMT_AARCH64_4K (1 << 7)
345#define ARM_SMMU_FEAT_FMT_AARCH64_16K (1 << 8)
346#define ARM_SMMU_FEAT_FMT_AARCH64_64K (1 << 9)
347#define ARM_SMMU_FEAT_FMT_AARCH32_L (1 << 10)
348#define ARM_SMMU_FEAT_FMT_AARCH32_S (1 << 11)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100349 u32 features;
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000350
351#define ARM_SMMU_OPT_SECURE_CFG_ACCESS (1 << 0)
352 u32 options;
Robin Murphy09360402014-08-28 17:51:59 +0100353 enum arm_smmu_arch_version version;
Robin Murphy67b65a32016-04-13 18:12:57 +0100354 enum arm_smmu_implementation model;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100355
356 u32 num_context_banks;
357 u32 num_s2_context_banks;
358 DECLARE_BITMAP(context_map, ARM_SMMU_MAX_CBS);
359 atomic_t irptndx;
360
361 u32 num_mapping_groups;
Robin Murphy21174242016-09-12 17:13:48 +0100362 u16 streamid_mask;
363 u16 smr_mask_mask;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +0100364 struct arm_smmu_smr *smrs;
Robin Murphy8e8b2032016-09-12 17:13:50 +0100365 struct arm_smmu_s2cr *s2crs;
Robin Murphy588888a2016-09-12 17:13:54 +0100366 struct mutex stream_map_mutex;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100367
Will Deacon518f7132014-11-14 17:17:54 +0000368 unsigned long va_size;
369 unsigned long ipa_size;
370 unsigned long pa_size;
Robin Murphyd5466352016-05-09 17:20:09 +0100371 unsigned long pgsize_bitmap;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100372
373 u32 num_global_irqs;
374 u32 num_context_irqs;
375 unsigned int *irqs;
376
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800377 u32 cavium_id_base; /* Specific to Cavium */
Will Deacon45ae7cf2013-06-24 18:31:25 +0100378};
379
Robin Murphy7602b872016-04-28 17:12:09 +0100380enum arm_smmu_context_fmt {
381 ARM_SMMU_CTX_FMT_NONE,
382 ARM_SMMU_CTX_FMT_AARCH64,
383 ARM_SMMU_CTX_FMT_AARCH32_L,
384 ARM_SMMU_CTX_FMT_AARCH32_S,
Will Deacon45ae7cf2013-06-24 18:31:25 +0100385};
386
387struct arm_smmu_cfg {
Will Deacon45ae7cf2013-06-24 18:31:25 +0100388 u8 cbndx;
389 u8 irptndx;
390 u32 cbar;
Robin Murphy7602b872016-04-28 17:12:09 +0100391 enum arm_smmu_context_fmt fmt;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100392};
Dan Carpenterfaea13b72013-08-21 09:33:30 +0100393#define INVALID_IRPTNDX 0xff
Will Deacon45ae7cf2013-06-24 18:31:25 +0100394
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800395#define ARM_SMMU_CB_ASID(smmu, cfg) ((u16)(smmu)->cavium_id_base + (cfg)->cbndx)
396#define ARM_SMMU_CB_VMID(smmu, cfg) ((u16)(smmu)->cavium_id_base + (cfg)->cbndx + 1)
Will Deaconecfadb62013-07-31 19:21:28 +0100397
Will Deaconc752ce42014-06-25 22:46:31 +0100398enum arm_smmu_domain_stage {
399 ARM_SMMU_DOMAIN_S1 = 0,
400 ARM_SMMU_DOMAIN_S2,
401 ARM_SMMU_DOMAIN_NESTED,
402};
403
Will Deacon45ae7cf2013-06-24 18:31:25 +0100404struct arm_smmu_domain {
Will Deacon44680ee2014-06-25 11:29:12 +0100405 struct arm_smmu_device *smmu;
Will Deacon518f7132014-11-14 17:17:54 +0000406 struct io_pgtable_ops *pgtbl_ops;
407 spinlock_t pgtbl_lock;
Will Deacon44680ee2014-06-25 11:29:12 +0100408 struct arm_smmu_cfg cfg;
Will Deaconc752ce42014-06-25 22:46:31 +0100409 enum arm_smmu_domain_stage stage;
Will Deacon518f7132014-11-14 17:17:54 +0000410 struct mutex init_mutex; /* Protects smmu pointer */
Joerg Roedel1d672632015-03-26 13:43:10 +0100411 struct iommu_domain domain;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100412};
413
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000414struct arm_smmu_option_prop {
415 u32 opt;
416 const char *prop;
417};
418
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800419static atomic_t cavium_smmu_context_count = ATOMIC_INIT(0);
420
Robin Murphy021bb842016-09-14 15:26:46 +0100421static bool using_legacy_binding, using_generic_binding;
422
Mitchel Humpherys29073202014-07-08 09:52:18 -0700423static struct arm_smmu_option_prop arm_smmu_options[] = {
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000424 { ARM_SMMU_OPT_SECURE_CFG_ACCESS, "calxeda,smmu-secure-config-access" },
425 { 0, NULL},
426};
427
Joerg Roedel1d672632015-03-26 13:43:10 +0100428static struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
429{
430 return container_of(dom, struct arm_smmu_domain, domain);
431}
432
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000433static void parse_driver_options(struct arm_smmu_device *smmu)
434{
435 int i = 0;
Mitchel Humpherys29073202014-07-08 09:52:18 -0700436
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000437 do {
438 if (of_property_read_bool(smmu->dev->of_node,
439 arm_smmu_options[i].prop)) {
440 smmu->options |= arm_smmu_options[i].opt;
441 dev_notice(smmu->dev, "option %s\n",
442 arm_smmu_options[i].prop);
443 }
444 } while (arm_smmu_options[++i].opt);
445}
446
Will Deacon8f68f8e2014-07-15 11:27:08 +0100447static struct device_node *dev_get_dev_node(struct device *dev)
Will Deacona9a1b0b2014-05-01 18:05:08 +0100448{
449 if (dev_is_pci(dev)) {
450 struct pci_bus *bus = to_pci_dev(dev)->bus;
Mitchel Humpherys29073202014-07-08 09:52:18 -0700451
Will Deacona9a1b0b2014-05-01 18:05:08 +0100452 while (!pci_is_root_bus(bus))
453 bus = bus->parent;
Robin Murphyf80cd882016-09-14 15:21:39 +0100454 return of_node_get(bus->bridge->parent->of_node);
Will Deacona9a1b0b2014-05-01 18:05:08 +0100455 }
456
Robin Murphyf80cd882016-09-14 15:21:39 +0100457 return of_node_get(dev->of_node);
Will Deacona9a1b0b2014-05-01 18:05:08 +0100458}
459
Robin Murphyf80cd882016-09-14 15:21:39 +0100460static int __arm_smmu_get_pci_sid(struct pci_dev *pdev, u16 alias, void *data)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100461{
Robin Murphyf80cd882016-09-14 15:21:39 +0100462 *((__be32 *)data) = cpu_to_be32(alias);
463 return 0; /* Continue walking */
Will Deacon45ae7cf2013-06-24 18:31:25 +0100464}
465
Robin Murphyf80cd882016-09-14 15:21:39 +0100466static int __find_legacy_master_phandle(struct device *dev, void *data)
Will Deacona9a1b0b2014-05-01 18:05:08 +0100467{
Robin Murphyf80cd882016-09-14 15:21:39 +0100468 struct of_phandle_iterator *it = *(void **)data;
469 struct device_node *np = it->node;
470 int err;
Will Deacona9a1b0b2014-05-01 18:05:08 +0100471
Robin Murphyf80cd882016-09-14 15:21:39 +0100472 of_for_each_phandle(it, err, dev->of_node, "mmu-masters",
473 "#stream-id-cells", 0)
474 if (it->node == np) {
475 *(void **)data = dev;
476 return 1;
Olav Haugan3c8766d2014-08-22 17:12:32 -0700477 }
Robin Murphyf80cd882016-09-14 15:21:39 +0100478 it->node = np;
479 return err == -ENOENT ? 0 : err;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100480}
481
Robin Murphyd6fc5d92016-09-12 17:13:52 +0100482static struct platform_driver arm_smmu_driver;
Robin Murphyadfec2e2016-09-12 17:13:55 +0100483static struct iommu_ops arm_smmu_ops;
Robin Murphyd6fc5d92016-09-12 17:13:52 +0100484
Robin Murphyadfec2e2016-09-12 17:13:55 +0100485static int arm_smmu_register_legacy_master(struct device *dev,
486 struct arm_smmu_device **smmu)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100487{
Robin Murphyadfec2e2016-09-12 17:13:55 +0100488 struct device *smmu_dev;
Robin Murphyf80cd882016-09-14 15:21:39 +0100489 struct device_node *np;
490 struct of_phandle_iterator it;
491 void *data = &it;
Robin Murphyadfec2e2016-09-12 17:13:55 +0100492 u32 *sids;
Robin Murphyf80cd882016-09-14 15:21:39 +0100493 __be32 pci_sid;
494 int err;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100495
Robin Murphyf80cd882016-09-14 15:21:39 +0100496 np = dev_get_dev_node(dev);
497 if (!np || !of_find_property(np, "#stream-id-cells", NULL)) {
498 of_node_put(np);
499 return -ENODEV;
500 }
501
502 it.node = np;
Robin Murphyd6fc5d92016-09-12 17:13:52 +0100503 err = driver_for_each_device(&arm_smmu_driver.driver, NULL, &data,
504 __find_legacy_master_phandle);
Robin Murphyadfec2e2016-09-12 17:13:55 +0100505 smmu_dev = data;
Robin Murphyf80cd882016-09-14 15:21:39 +0100506 of_node_put(np);
507 if (err == 0)
508 return -ENODEV;
509 if (err < 0)
510 return err;
Will Deacon44680ee2014-06-25 11:29:12 +0100511
Robin Murphyf80cd882016-09-14 15:21:39 +0100512 if (dev_is_pci(dev)) {
513 /* "mmu-masters" assumes Stream ID == Requester ID */
514 pci_for_each_dma_alias(to_pci_dev(dev), __arm_smmu_get_pci_sid,
515 &pci_sid);
516 it.cur = &pci_sid;
517 it.cur_count = 1;
518 }
519
Robin Murphyadfec2e2016-09-12 17:13:55 +0100520 err = iommu_fwspec_init(dev, &smmu_dev->of_node->fwnode,
521 &arm_smmu_ops);
522 if (err)
523 return err;
524
525 sids = kcalloc(it.cur_count, sizeof(*sids), GFP_KERNEL);
526 if (!sids)
Robin Murphyf80cd882016-09-14 15:21:39 +0100527 return -ENOMEM;
528
Robin Murphyadfec2e2016-09-12 17:13:55 +0100529 *smmu = dev_get_drvdata(smmu_dev);
530 of_phandle_iterator_args(&it, sids, it.cur_count);
531 err = iommu_fwspec_add_ids(dev, sids, it.cur_count);
532 kfree(sids);
533 return err;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100534}
535
536static int __arm_smmu_alloc_bitmap(unsigned long *map, int start, int end)
537{
538 int idx;
539
540 do {
541 idx = find_next_zero_bit(map, end, start);
542 if (idx == end)
543 return -ENOSPC;
544 } while (test_and_set_bit(idx, map));
545
546 return idx;
547}
548
549static void __arm_smmu_free_bitmap(unsigned long *map, int idx)
550{
551 clear_bit(idx, map);
552}
553
554/* Wait for any pending TLB invalidations to complete */
Will Deacon518f7132014-11-14 17:17:54 +0000555static void __arm_smmu_tlb_sync(struct arm_smmu_device *smmu)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100556{
557 int count = 0;
558 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
559
560 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_sTLBGSYNC);
561 while (readl_relaxed(gr0_base + ARM_SMMU_GR0_sTLBGSTATUS)
562 & sTLBGSTATUS_GSACTIVE) {
563 cpu_relax();
564 if (++count == TLB_LOOP_TIMEOUT) {
565 dev_err_ratelimited(smmu->dev,
566 "TLB sync timed out -- SMMU may be deadlocked\n");
567 return;
568 }
569 udelay(1);
570 }
571}
572
Will Deacon518f7132014-11-14 17:17:54 +0000573static void arm_smmu_tlb_sync(void *cookie)
Will Deacon1463fe42013-07-31 19:21:27 +0100574{
Will Deacon518f7132014-11-14 17:17:54 +0000575 struct arm_smmu_domain *smmu_domain = cookie;
576 __arm_smmu_tlb_sync(smmu_domain->smmu);
577}
578
579static void arm_smmu_tlb_inv_context(void *cookie)
580{
581 struct arm_smmu_domain *smmu_domain = cookie;
Will Deacon44680ee2014-06-25 11:29:12 +0100582 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
583 struct arm_smmu_device *smmu = smmu_domain->smmu;
Will Deacon1463fe42013-07-31 19:21:27 +0100584 bool stage1 = cfg->cbar != CBAR_TYPE_S2_TRANS;
Will Deacon518f7132014-11-14 17:17:54 +0000585 void __iomem *base;
Will Deacon1463fe42013-07-31 19:21:27 +0100586
587 if (stage1) {
588 base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800589 writel_relaxed(ARM_SMMU_CB_ASID(smmu, cfg),
Will Deaconecfadb62013-07-31 19:21:28 +0100590 base + ARM_SMMU_CB_S1_TLBIASID);
Will Deacon1463fe42013-07-31 19:21:27 +0100591 } else {
592 base = ARM_SMMU_GR0(smmu);
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800593 writel_relaxed(ARM_SMMU_CB_VMID(smmu, cfg),
Will Deaconecfadb62013-07-31 19:21:28 +0100594 base + ARM_SMMU_GR0_TLBIVMID);
Will Deacon1463fe42013-07-31 19:21:27 +0100595 }
596
Will Deacon518f7132014-11-14 17:17:54 +0000597 __arm_smmu_tlb_sync(smmu);
Will Deacon1463fe42013-07-31 19:21:27 +0100598}
599
Will Deacon518f7132014-11-14 17:17:54 +0000600static void arm_smmu_tlb_inv_range_nosync(unsigned long iova, size_t size,
Robin Murphy06c610e2015-12-07 18:18:53 +0000601 size_t granule, bool leaf, void *cookie)
Will Deacon518f7132014-11-14 17:17:54 +0000602{
603 struct arm_smmu_domain *smmu_domain = cookie;
604 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
605 struct arm_smmu_device *smmu = smmu_domain->smmu;
606 bool stage1 = cfg->cbar != CBAR_TYPE_S2_TRANS;
607 void __iomem *reg;
608
609 if (stage1) {
610 reg = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
611 reg += leaf ? ARM_SMMU_CB_S1_TLBIVAL : ARM_SMMU_CB_S1_TLBIVA;
612
Robin Murphy7602b872016-04-28 17:12:09 +0100613 if (cfg->fmt != ARM_SMMU_CTX_FMT_AARCH64) {
Will Deacon518f7132014-11-14 17:17:54 +0000614 iova &= ~12UL;
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800615 iova |= ARM_SMMU_CB_ASID(smmu, cfg);
Robin Murphy75df1382015-12-07 18:18:52 +0000616 do {
617 writel_relaxed(iova, reg);
618 iova += granule;
619 } while (size -= granule);
Will Deacon518f7132014-11-14 17:17:54 +0000620 } else {
621 iova >>= 12;
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800622 iova |= (u64)ARM_SMMU_CB_ASID(smmu, cfg) << 48;
Robin Murphy75df1382015-12-07 18:18:52 +0000623 do {
624 writeq_relaxed(iova, reg);
625 iova += granule >> 12;
626 } while (size -= granule);
Will Deacon518f7132014-11-14 17:17:54 +0000627 }
Will Deacon518f7132014-11-14 17:17:54 +0000628 } else if (smmu->version == ARM_SMMU_V2) {
629 reg = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
630 reg += leaf ? ARM_SMMU_CB_S2_TLBIIPAS2L :
631 ARM_SMMU_CB_S2_TLBIIPAS2;
Robin Murphy75df1382015-12-07 18:18:52 +0000632 iova >>= 12;
633 do {
Robin Murphyf9a05f02016-04-13 18:13:01 +0100634 smmu_write_atomic_lq(iova, reg);
Robin Murphy75df1382015-12-07 18:18:52 +0000635 iova += granule >> 12;
636 } while (size -= granule);
Will Deacon518f7132014-11-14 17:17:54 +0000637 } else {
638 reg = ARM_SMMU_GR0(smmu) + ARM_SMMU_GR0_TLBIVMID;
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800639 writel_relaxed(ARM_SMMU_CB_VMID(smmu, cfg), reg);
Will Deacon518f7132014-11-14 17:17:54 +0000640 }
641}
642
Will Deacon518f7132014-11-14 17:17:54 +0000643static struct iommu_gather_ops arm_smmu_gather_ops = {
644 .tlb_flush_all = arm_smmu_tlb_inv_context,
645 .tlb_add_flush = arm_smmu_tlb_inv_range_nosync,
646 .tlb_sync = arm_smmu_tlb_sync,
Will Deacon518f7132014-11-14 17:17:54 +0000647};
648
Will Deacon45ae7cf2013-06-24 18:31:25 +0100649static irqreturn_t arm_smmu_context_fault(int irq, void *dev)
650{
Will Deacon3714ce1d2016-08-05 19:49:45 +0100651 u32 fsr, fsynr;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100652 unsigned long iova;
653 struct iommu_domain *domain = dev;
Joerg Roedel1d672632015-03-26 13:43:10 +0100654 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon44680ee2014-06-25 11:29:12 +0100655 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
656 struct arm_smmu_device *smmu = smmu_domain->smmu;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100657 void __iomem *cb_base;
658
Will Deacon44680ee2014-06-25 11:29:12 +0100659 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100660 fsr = readl_relaxed(cb_base + ARM_SMMU_CB_FSR);
661
662 if (!(fsr & FSR_FAULT))
663 return IRQ_NONE;
664
Will Deacon45ae7cf2013-06-24 18:31:25 +0100665 fsynr = readl_relaxed(cb_base + ARM_SMMU_CB_FSYNR0);
Robin Murphyf9a05f02016-04-13 18:13:01 +0100666 iova = readq_relaxed(cb_base + ARM_SMMU_CB_FAR);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100667
Will Deacon3714ce1d2016-08-05 19:49:45 +0100668 dev_err_ratelimited(smmu->dev,
669 "Unhandled context fault: fsr=0x%x, iova=0x%08lx, fsynr=0x%x, cb=%d\n",
670 fsr, iova, fsynr, cfg->cbndx);
671
Will Deacon45ae7cf2013-06-24 18:31:25 +0100672 writel(fsr, cb_base + ARM_SMMU_CB_FSR);
Will Deacon3714ce1d2016-08-05 19:49:45 +0100673 return IRQ_HANDLED;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100674}
675
676static irqreturn_t arm_smmu_global_fault(int irq, void *dev)
677{
678 u32 gfsr, gfsynr0, gfsynr1, gfsynr2;
679 struct arm_smmu_device *smmu = dev;
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000680 void __iomem *gr0_base = ARM_SMMU_GR0_NS(smmu);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100681
682 gfsr = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSR);
683 gfsynr0 = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSYNR0);
684 gfsynr1 = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSYNR1);
685 gfsynr2 = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSYNR2);
686
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +0000687 if (!gfsr)
688 return IRQ_NONE;
689
Will Deacon45ae7cf2013-06-24 18:31:25 +0100690 dev_err_ratelimited(smmu->dev,
691 "Unexpected global fault, this could be serious\n");
692 dev_err_ratelimited(smmu->dev,
693 "\tGFSR 0x%08x, GFSYNR0 0x%08x, GFSYNR1 0x%08x, GFSYNR2 0x%08x\n",
694 gfsr, gfsynr0, gfsynr1, gfsynr2);
695
696 writel(gfsr, gr0_base + ARM_SMMU_GR0_sGFSR);
Will Deaconadaba322013-07-31 19:21:26 +0100697 return IRQ_HANDLED;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100698}
699
Will Deacon518f7132014-11-14 17:17:54 +0000700static void arm_smmu_init_context_bank(struct arm_smmu_domain *smmu_domain,
701 struct io_pgtable_cfg *pgtbl_cfg)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100702{
Robin Murphy60705292016-08-11 17:44:06 +0100703 u32 reg, reg2;
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +0100704 u64 reg64;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100705 bool stage1;
Will Deacon44680ee2014-06-25 11:29:12 +0100706 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
707 struct arm_smmu_device *smmu = smmu_domain->smmu;
Will Deaconc88ae5d2015-10-13 17:53:24 +0100708 void __iomem *cb_base, *gr1_base;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100709
Will Deacon45ae7cf2013-06-24 18:31:25 +0100710 gr1_base = ARM_SMMU_GR1(smmu);
Will Deacon44680ee2014-06-25 11:29:12 +0100711 stage1 = cfg->cbar != CBAR_TYPE_S2_TRANS;
712 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100713
Will Deacon4a1c93c2015-03-04 12:21:03 +0000714 if (smmu->version > ARM_SMMU_V1) {
Robin Murphy7602b872016-04-28 17:12:09 +0100715 if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH64)
716 reg = CBA2R_RW64_64BIT;
717 else
718 reg = CBA2R_RW64_32BIT;
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -0800719 /* 16-bit VMIDs live in CBA2R */
720 if (smmu->features & ARM_SMMU_FEAT_VMID16)
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800721 reg |= ARM_SMMU_CB_VMID(smmu, cfg) << CBA2R_VMID_SHIFT;
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -0800722
Will Deacon4a1c93c2015-03-04 12:21:03 +0000723 writel_relaxed(reg, gr1_base + ARM_SMMU_GR1_CBA2R(cfg->cbndx));
724 }
725
Will Deacon45ae7cf2013-06-24 18:31:25 +0100726 /* CBAR */
Will Deacon44680ee2014-06-25 11:29:12 +0100727 reg = cfg->cbar;
Robin Murphyb7862e32016-04-13 18:13:03 +0100728 if (smmu->version < ARM_SMMU_V2)
Mitchel Humpherys29073202014-07-08 09:52:18 -0700729 reg |= cfg->irptndx << CBAR_IRPTNDX_SHIFT;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100730
Will Deacon57ca90f2014-02-06 14:59:05 +0000731 /*
732 * Use the weakest shareability/memory types, so they are
733 * overridden by the ttbcr/pte.
734 */
735 if (stage1) {
736 reg |= (CBAR_S1_BPSHCFG_NSH << CBAR_S1_BPSHCFG_SHIFT) |
737 (CBAR_S1_MEMATTR_WB << CBAR_S1_MEMATTR_SHIFT);
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -0800738 } else if (!(smmu->features & ARM_SMMU_FEAT_VMID16)) {
739 /* 8-bit VMIDs live in CBAR */
Tirumalesh Chalamarla1bd37a62016-03-04 13:56:09 -0800740 reg |= ARM_SMMU_CB_VMID(smmu, cfg) << CBAR_VMID_SHIFT;
Will Deacon57ca90f2014-02-06 14:59:05 +0000741 }
Will Deacon44680ee2014-06-25 11:29:12 +0100742 writel_relaxed(reg, gr1_base + ARM_SMMU_GR1_CBAR(cfg->cbndx));
Will Deacon45ae7cf2013-06-24 18:31:25 +0100743
Will Deacon518f7132014-11-14 17:17:54 +0000744 /* TTBRs */
745 if (stage1) {
Robin Murphy60705292016-08-11 17:44:06 +0100746 u16 asid = ARM_SMMU_CB_ASID(smmu, cfg);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100747
Robin Murphy60705292016-08-11 17:44:06 +0100748 if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH32_S) {
749 reg = pgtbl_cfg->arm_v7s_cfg.ttbr[0];
750 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR0);
751 reg = pgtbl_cfg->arm_v7s_cfg.ttbr[1];
752 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR1);
753 writel_relaxed(asid, cb_base + ARM_SMMU_CB_CONTEXTIDR);
754 } else {
755 reg64 = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[0];
756 reg64 |= (u64)asid << TTBRn_ASID_SHIFT;
757 writeq_relaxed(reg64, cb_base + ARM_SMMU_CB_TTBR0);
758 reg64 = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[1];
759 reg64 |= (u64)asid << TTBRn_ASID_SHIFT;
760 writeq_relaxed(reg64, cb_base + ARM_SMMU_CB_TTBR1);
761 }
Will Deacon518f7132014-11-14 17:17:54 +0000762 } else {
Tirumalesh Chalamarla668b4ad2015-08-19 00:40:30 +0100763 reg64 = pgtbl_cfg->arm_lpae_s2_cfg.vttbr;
Robin Murphyf9a05f02016-04-13 18:13:01 +0100764 writeq_relaxed(reg64, cb_base + ARM_SMMU_CB_TTBR0);
Will Deacon518f7132014-11-14 17:17:54 +0000765 }
Will Deacon45ae7cf2013-06-24 18:31:25 +0100766
Will Deacon518f7132014-11-14 17:17:54 +0000767 /* TTBCR */
768 if (stage1) {
Robin Murphy60705292016-08-11 17:44:06 +0100769 if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH32_S) {
770 reg = pgtbl_cfg->arm_v7s_cfg.tcr;
771 reg2 = 0;
772 } else {
773 reg = pgtbl_cfg->arm_lpae_s1_cfg.tcr;
774 reg2 = pgtbl_cfg->arm_lpae_s1_cfg.tcr >> 32;
775 reg2 |= TTBCR2_SEP_UPSTREAM;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100776 }
Robin Murphy60705292016-08-11 17:44:06 +0100777 if (smmu->version > ARM_SMMU_V1)
778 writel_relaxed(reg2, cb_base + ARM_SMMU_CB_TTBCR2);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100779 } else {
Will Deacon518f7132014-11-14 17:17:54 +0000780 reg = pgtbl_cfg->arm_lpae_s2_cfg.vtcr;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100781 }
Robin Murphy60705292016-08-11 17:44:06 +0100782 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBCR);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100783
Will Deacon518f7132014-11-14 17:17:54 +0000784 /* MAIRs (stage-1 only) */
Will Deacon45ae7cf2013-06-24 18:31:25 +0100785 if (stage1) {
Robin Murphy60705292016-08-11 17:44:06 +0100786 if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH32_S) {
787 reg = pgtbl_cfg->arm_v7s_cfg.prrr;
788 reg2 = pgtbl_cfg->arm_v7s_cfg.nmrr;
789 } else {
790 reg = pgtbl_cfg->arm_lpae_s1_cfg.mair[0];
791 reg2 = pgtbl_cfg->arm_lpae_s1_cfg.mair[1];
792 }
Will Deacon45ae7cf2013-06-24 18:31:25 +0100793 writel_relaxed(reg, cb_base + ARM_SMMU_CB_S1_MAIR0);
Robin Murphy60705292016-08-11 17:44:06 +0100794 writel_relaxed(reg2, cb_base + ARM_SMMU_CB_S1_MAIR1);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100795 }
796
Will Deacon45ae7cf2013-06-24 18:31:25 +0100797 /* SCTLR */
Robin Murphy60705292016-08-11 17:44:06 +0100798 reg = SCTLR_CFIE | SCTLR_CFRE | SCTLR_AFE | SCTLR_TRE | SCTLR_M;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100799 if (stage1)
800 reg |= SCTLR_S1_ASIDPNE;
801#ifdef __BIG_ENDIAN
802 reg |= SCTLR_E;
803#endif
Will Deacon25724842013-08-21 13:49:53 +0100804 writel_relaxed(reg, cb_base + ARM_SMMU_CB_SCTLR);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100805}
806
807static int arm_smmu_init_domain_context(struct iommu_domain *domain,
Will Deacon44680ee2014-06-25 11:29:12 +0100808 struct arm_smmu_device *smmu)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100809{
Mitchel Humpherysa18037b2014-07-30 18:58:13 +0100810 int irq, start, ret = 0;
Will Deacon518f7132014-11-14 17:17:54 +0000811 unsigned long ias, oas;
812 struct io_pgtable_ops *pgtbl_ops;
813 struct io_pgtable_cfg pgtbl_cfg;
814 enum io_pgtable_fmt fmt;
Joerg Roedel1d672632015-03-26 13:43:10 +0100815 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon44680ee2014-06-25 11:29:12 +0100816 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100817
Will Deacon518f7132014-11-14 17:17:54 +0000818 mutex_lock(&smmu_domain->init_mutex);
Mitchel Humpherysa18037b2014-07-30 18:58:13 +0100819 if (smmu_domain->smmu)
820 goto out_unlock;
821
Will Deaconc752ce42014-06-25 22:46:31 +0100822 /*
823 * Mapping the requested stage onto what we support is surprisingly
824 * complicated, mainly because the spec allows S1+S2 SMMUs without
825 * support for nested translation. That means we end up with the
826 * following table:
827 *
828 * Requested Supported Actual
829 * S1 N S1
830 * S1 S1+S2 S1
831 * S1 S2 S2
832 * S1 S1 S1
833 * N N N
834 * N S1+S2 S2
835 * N S2 S2
836 * N S1 S1
837 *
838 * Note that you can't actually request stage-2 mappings.
839 */
840 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S1))
841 smmu_domain->stage = ARM_SMMU_DOMAIN_S2;
842 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S2))
843 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
844
Robin Murphy7602b872016-04-28 17:12:09 +0100845 /*
846 * Choosing a suitable context format is even more fiddly. Until we
847 * grow some way for the caller to express a preference, and/or move
848 * the decision into the io-pgtable code where it arguably belongs,
849 * just aim for the closest thing to the rest of the system, and hope
850 * that the hardware isn't esoteric enough that we can't assume AArch64
851 * support to be a superset of AArch32 support...
852 */
853 if (smmu->features & ARM_SMMU_FEAT_FMT_AARCH32_L)
854 cfg->fmt = ARM_SMMU_CTX_FMT_AARCH32_L;
Robin Murphy60705292016-08-11 17:44:06 +0100855 if (IS_ENABLED(CONFIG_IOMMU_IO_PGTABLE_ARMV7S) &&
856 !IS_ENABLED(CONFIG_64BIT) && !IS_ENABLED(CONFIG_ARM_LPAE) &&
857 (smmu->features & ARM_SMMU_FEAT_FMT_AARCH32_S) &&
858 (smmu_domain->stage == ARM_SMMU_DOMAIN_S1))
859 cfg->fmt = ARM_SMMU_CTX_FMT_AARCH32_S;
Robin Murphy7602b872016-04-28 17:12:09 +0100860 if ((IS_ENABLED(CONFIG_64BIT) || cfg->fmt == ARM_SMMU_CTX_FMT_NONE) &&
861 (smmu->features & (ARM_SMMU_FEAT_FMT_AARCH64_64K |
862 ARM_SMMU_FEAT_FMT_AARCH64_16K |
863 ARM_SMMU_FEAT_FMT_AARCH64_4K)))
864 cfg->fmt = ARM_SMMU_CTX_FMT_AARCH64;
865
866 if (cfg->fmt == ARM_SMMU_CTX_FMT_NONE) {
867 ret = -EINVAL;
868 goto out_unlock;
869 }
870
Will Deaconc752ce42014-06-25 22:46:31 +0100871 switch (smmu_domain->stage) {
872 case ARM_SMMU_DOMAIN_S1:
873 cfg->cbar = CBAR_TYPE_S1_TRANS_S2_BYPASS;
874 start = smmu->num_s2_context_banks;
Will Deacon518f7132014-11-14 17:17:54 +0000875 ias = smmu->va_size;
876 oas = smmu->ipa_size;
Robin Murphy7602b872016-04-28 17:12:09 +0100877 if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH64) {
Will Deacon518f7132014-11-14 17:17:54 +0000878 fmt = ARM_64_LPAE_S1;
Robin Murphy60705292016-08-11 17:44:06 +0100879 } else if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH32_L) {
Will Deacon518f7132014-11-14 17:17:54 +0000880 fmt = ARM_32_LPAE_S1;
Robin Murphy7602b872016-04-28 17:12:09 +0100881 ias = min(ias, 32UL);
882 oas = min(oas, 40UL);
Robin Murphy60705292016-08-11 17:44:06 +0100883 } else {
884 fmt = ARM_V7S;
885 ias = min(ias, 32UL);
886 oas = min(oas, 32UL);
Robin Murphy7602b872016-04-28 17:12:09 +0100887 }
Will Deaconc752ce42014-06-25 22:46:31 +0100888 break;
889 case ARM_SMMU_DOMAIN_NESTED:
Will Deacon45ae7cf2013-06-24 18:31:25 +0100890 /*
891 * We will likely want to change this if/when KVM gets
892 * involved.
893 */
Will Deaconc752ce42014-06-25 22:46:31 +0100894 case ARM_SMMU_DOMAIN_S2:
Will Deacon9c5c92e2014-06-25 12:12:41 +0100895 cfg->cbar = CBAR_TYPE_S2_TRANS;
896 start = 0;
Will Deacon518f7132014-11-14 17:17:54 +0000897 ias = smmu->ipa_size;
898 oas = smmu->pa_size;
Robin Murphy7602b872016-04-28 17:12:09 +0100899 if (cfg->fmt == ARM_SMMU_CTX_FMT_AARCH64) {
Will Deacon518f7132014-11-14 17:17:54 +0000900 fmt = ARM_64_LPAE_S2;
Robin Murphy7602b872016-04-28 17:12:09 +0100901 } else {
Will Deacon518f7132014-11-14 17:17:54 +0000902 fmt = ARM_32_LPAE_S2;
Robin Murphy7602b872016-04-28 17:12:09 +0100903 ias = min(ias, 40UL);
904 oas = min(oas, 40UL);
905 }
Will Deaconc752ce42014-06-25 22:46:31 +0100906 break;
907 default:
908 ret = -EINVAL;
909 goto out_unlock;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100910 }
911
912 ret = __arm_smmu_alloc_bitmap(smmu->context_map, start,
913 smmu->num_context_banks);
Arnd Bergmann287980e2016-05-27 23:23:25 +0200914 if (ret < 0)
Mitchel Humpherysa18037b2014-07-30 18:58:13 +0100915 goto out_unlock;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100916
Will Deacon44680ee2014-06-25 11:29:12 +0100917 cfg->cbndx = ret;
Robin Murphyb7862e32016-04-13 18:13:03 +0100918 if (smmu->version < ARM_SMMU_V2) {
Will Deacon44680ee2014-06-25 11:29:12 +0100919 cfg->irptndx = atomic_inc_return(&smmu->irptndx);
920 cfg->irptndx %= smmu->num_context_irqs;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100921 } else {
Will Deacon44680ee2014-06-25 11:29:12 +0100922 cfg->irptndx = cfg->cbndx;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100923 }
924
Will Deacon518f7132014-11-14 17:17:54 +0000925 pgtbl_cfg = (struct io_pgtable_cfg) {
Robin Murphyd5466352016-05-09 17:20:09 +0100926 .pgsize_bitmap = smmu->pgsize_bitmap,
Will Deacon518f7132014-11-14 17:17:54 +0000927 .ias = ias,
928 .oas = oas,
929 .tlb = &arm_smmu_gather_ops,
Robin Murphy2df7a252015-07-29 19:46:06 +0100930 .iommu_dev = smmu->dev,
Will Deacon518f7132014-11-14 17:17:54 +0000931 };
Mitchel Humpherysa18037b2014-07-30 18:58:13 +0100932
Will Deacon518f7132014-11-14 17:17:54 +0000933 smmu_domain->smmu = smmu;
934 pgtbl_ops = alloc_io_pgtable_ops(fmt, &pgtbl_cfg, smmu_domain);
935 if (!pgtbl_ops) {
936 ret = -ENOMEM;
937 goto out_clear_smmu;
938 }
939
Robin Murphyd5466352016-05-09 17:20:09 +0100940 /* Update the domain's page sizes to reflect the page table format */
941 domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap;
Robin Murphy455eb7d2016-09-12 17:13:58 +0100942 domain->geometry.aperture_end = (1UL << ias) - 1;
943 domain->geometry.force_aperture = true;
Will Deacon518f7132014-11-14 17:17:54 +0000944
945 /* Initialise the context bank with our page table cfg */
946 arm_smmu_init_context_bank(smmu_domain, &pgtbl_cfg);
947
948 /*
949 * Request context fault interrupt. Do this last to avoid the
950 * handler seeing a half-initialised domain state.
951 */
Will Deacon44680ee2014-06-25 11:29:12 +0100952 irq = smmu->irqs[smmu->num_global_irqs + cfg->irptndx];
Peng Fanbee14002016-07-04 17:38:22 +0800953 ret = devm_request_irq(smmu->dev, irq, arm_smmu_context_fault,
954 IRQF_SHARED, "arm-smmu-context-fault", domain);
Arnd Bergmann287980e2016-05-27 23:23:25 +0200955 if (ret < 0) {
Will Deacon45ae7cf2013-06-24 18:31:25 +0100956 dev_err(smmu->dev, "failed to request context IRQ %d (%u)\n",
Will Deacon44680ee2014-06-25 11:29:12 +0100957 cfg->irptndx, irq);
958 cfg->irptndx = INVALID_IRPTNDX;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100959 }
960
Will Deacon518f7132014-11-14 17:17:54 +0000961 mutex_unlock(&smmu_domain->init_mutex);
962
963 /* Publish page table ops for map/unmap */
964 smmu_domain->pgtbl_ops = pgtbl_ops;
Will Deacona9a1b0b2014-05-01 18:05:08 +0100965 return 0;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100966
Will Deacon518f7132014-11-14 17:17:54 +0000967out_clear_smmu:
968 smmu_domain->smmu = NULL;
Mitchel Humpherysa18037b2014-07-30 18:58:13 +0100969out_unlock:
Will Deacon518f7132014-11-14 17:17:54 +0000970 mutex_unlock(&smmu_domain->init_mutex);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100971 return ret;
972}
973
974static void arm_smmu_destroy_domain_context(struct iommu_domain *domain)
975{
Joerg Roedel1d672632015-03-26 13:43:10 +0100976 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon44680ee2014-06-25 11:29:12 +0100977 struct arm_smmu_device *smmu = smmu_domain->smmu;
978 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
Will Deacon1463fe42013-07-31 19:21:27 +0100979 void __iomem *cb_base;
Will Deacon45ae7cf2013-06-24 18:31:25 +0100980 int irq;
981
Robin Murphy021bb842016-09-14 15:26:46 +0100982 if (!smmu)
Will Deacon45ae7cf2013-06-24 18:31:25 +0100983 return;
984
Will Deacon518f7132014-11-14 17:17:54 +0000985 /*
986 * Disable the context bank and free the page tables before freeing
987 * it.
988 */
Will Deacon44680ee2014-06-25 11:29:12 +0100989 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
Will Deacon1463fe42013-07-31 19:21:27 +0100990 writel_relaxed(0, cb_base + ARM_SMMU_CB_SCTLR);
Will Deacon1463fe42013-07-31 19:21:27 +0100991
Will Deacon44680ee2014-06-25 11:29:12 +0100992 if (cfg->irptndx != INVALID_IRPTNDX) {
993 irq = smmu->irqs[smmu->num_global_irqs + cfg->irptndx];
Peng Fanbee14002016-07-04 17:38:22 +0800994 devm_free_irq(smmu->dev, irq, domain);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100995 }
996
Markus Elfring44830b02015-11-06 18:32:41 +0100997 free_io_pgtable_ops(smmu_domain->pgtbl_ops);
Will Deacon44680ee2014-06-25 11:29:12 +0100998 __arm_smmu_free_bitmap(smmu->context_map, cfg->cbndx);
Will Deacon45ae7cf2013-06-24 18:31:25 +0100999}
1000
Joerg Roedel1d672632015-03-26 13:43:10 +01001001static struct iommu_domain *arm_smmu_domain_alloc(unsigned type)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001002{
1003 struct arm_smmu_domain *smmu_domain;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001004
Robin Murphy9adb9592016-01-26 18:06:36 +00001005 if (type != IOMMU_DOMAIN_UNMANAGED && type != IOMMU_DOMAIN_DMA)
Joerg Roedel1d672632015-03-26 13:43:10 +01001006 return NULL;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001007 /*
1008 * Allocate the domain and initialise some of its data structures.
1009 * We can't really do anything meaningful until we've added a
1010 * master.
1011 */
1012 smmu_domain = kzalloc(sizeof(*smmu_domain), GFP_KERNEL);
1013 if (!smmu_domain)
Joerg Roedel1d672632015-03-26 13:43:10 +01001014 return NULL;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001015
Robin Murphy021bb842016-09-14 15:26:46 +01001016 if (type == IOMMU_DOMAIN_DMA && (using_legacy_binding ||
1017 iommu_get_dma_cookie(&smmu_domain->domain))) {
Robin Murphy9adb9592016-01-26 18:06:36 +00001018 kfree(smmu_domain);
1019 return NULL;
1020 }
1021
Will Deacon518f7132014-11-14 17:17:54 +00001022 mutex_init(&smmu_domain->init_mutex);
1023 spin_lock_init(&smmu_domain->pgtbl_lock);
Joerg Roedel1d672632015-03-26 13:43:10 +01001024
1025 return &smmu_domain->domain;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001026}
1027
Joerg Roedel1d672632015-03-26 13:43:10 +01001028static void arm_smmu_domain_free(struct iommu_domain *domain)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001029{
Joerg Roedel1d672632015-03-26 13:43:10 +01001030 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon1463fe42013-07-31 19:21:27 +01001031
1032 /*
1033 * Free the domain resources. We assume that all devices have
1034 * already been detached.
1035 */
Robin Murphy9adb9592016-01-26 18:06:36 +00001036 iommu_put_dma_cookie(domain);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001037 arm_smmu_destroy_domain_context(domain);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001038 kfree(smmu_domain);
1039}
1040
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001041static void arm_smmu_write_smr(struct arm_smmu_device *smmu, int idx)
1042{
1043 struct arm_smmu_smr *smr = smmu->smrs + idx;
Robin Murphyf80cd882016-09-14 15:21:39 +01001044 u32 reg = smr->id << SMR_ID_SHIFT | smr->mask << SMR_MASK_SHIFT;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001045
1046 if (smr->valid)
1047 reg |= SMR_VALID;
1048 writel_relaxed(reg, ARM_SMMU_GR0(smmu) + ARM_SMMU_GR0_SMR(idx));
1049}
1050
Robin Murphy8e8b2032016-09-12 17:13:50 +01001051static void arm_smmu_write_s2cr(struct arm_smmu_device *smmu, int idx)
1052{
1053 struct arm_smmu_s2cr *s2cr = smmu->s2crs + idx;
1054 u32 reg = (s2cr->type & S2CR_TYPE_MASK) << S2CR_TYPE_SHIFT |
1055 (s2cr->cbndx & S2CR_CBNDX_MASK) << S2CR_CBNDX_SHIFT |
1056 (s2cr->privcfg & S2CR_PRIVCFG_MASK) << S2CR_PRIVCFG_SHIFT;
1057
1058 writel_relaxed(reg, ARM_SMMU_GR0(smmu) + ARM_SMMU_GR0_S2CR(idx));
1059}
1060
1061static void arm_smmu_write_sme(struct arm_smmu_device *smmu, int idx)
1062{
1063 arm_smmu_write_s2cr(smmu, idx);
1064 if (smmu->smrs)
1065 arm_smmu_write_smr(smmu, idx);
1066}
1067
Robin Murphy588888a2016-09-12 17:13:54 +01001068static int arm_smmu_find_sme(struct arm_smmu_device *smmu, u16 id, u16 mask)
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001069{
1070 struct arm_smmu_smr *smrs = smmu->smrs;
Robin Murphy588888a2016-09-12 17:13:54 +01001071 int i, free_idx = -ENOSPC;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001072
Robin Murphy588888a2016-09-12 17:13:54 +01001073 /* Stream indexing is blissfully easy */
1074 if (!smrs)
1075 return id;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001076
Robin Murphy588888a2016-09-12 17:13:54 +01001077 /* Validating SMRs is... less so */
1078 for (i = 0; i < smmu->num_mapping_groups; ++i) {
1079 if (!smrs[i].valid) {
1080 /*
1081 * Note the first free entry we come across, which
1082 * we'll claim in the end if nothing else matches.
1083 */
1084 if (free_idx < 0)
1085 free_idx = i;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001086 continue;
1087 }
Robin Murphy588888a2016-09-12 17:13:54 +01001088 /*
1089 * If the new entry is _entirely_ matched by an existing entry,
1090 * then reuse that, with the guarantee that there also cannot
1091 * be any subsequent conflicting entries. In normal use we'd
1092 * expect simply identical entries for this case, but there's
1093 * no harm in accommodating the generalisation.
1094 */
1095 if ((mask & smrs[i].mask) == mask &&
1096 !((id ^ smrs[i].id) & ~smrs[i].mask))
1097 return i;
1098 /*
1099 * If the new entry has any other overlap with an existing one,
1100 * though, then there always exists at least one stream ID
1101 * which would cause a conflict, and we can't allow that risk.
1102 */
1103 if (!((id ^ smrs[i].id) & ~(smrs[i].mask | mask)))
1104 return -EINVAL;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001105 }
1106
Robin Murphy588888a2016-09-12 17:13:54 +01001107 return free_idx;
1108}
1109
1110static bool arm_smmu_free_sme(struct arm_smmu_device *smmu, int idx)
1111{
1112 if (--smmu->s2crs[idx].count)
1113 return false;
1114
1115 smmu->s2crs[idx] = s2cr_init_val;
1116 if (smmu->smrs)
1117 smmu->smrs[idx].valid = false;
1118
1119 return true;
1120}
1121
1122static int arm_smmu_master_alloc_smes(struct device *dev)
1123{
Robin Murphyadfec2e2016-09-12 17:13:55 +01001124 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1125 struct arm_smmu_master_cfg *cfg = fwspec->iommu_priv;
Robin Murphy588888a2016-09-12 17:13:54 +01001126 struct arm_smmu_device *smmu = cfg->smmu;
1127 struct arm_smmu_smr *smrs = smmu->smrs;
1128 struct iommu_group *group;
1129 int i, idx, ret;
1130
1131 mutex_lock(&smmu->stream_map_mutex);
1132 /* Figure out a viable stream map entry allocation */
Robin Murphyadfec2e2016-09-12 17:13:55 +01001133 for_each_cfg_sme(fwspec, i, idx) {
Robin Murphy021bb842016-09-14 15:26:46 +01001134 u16 sid = fwspec->ids[i];
1135 u16 mask = fwspec->ids[i] >> SMR_MASK_SHIFT;
1136
Robin Murphy588888a2016-09-12 17:13:54 +01001137 if (idx != INVALID_SMENDX) {
1138 ret = -EEXIST;
1139 goto out_err;
1140 }
1141
Robin Murphy021bb842016-09-14 15:26:46 +01001142 ret = arm_smmu_find_sme(smmu, sid, mask);
Robin Murphy588888a2016-09-12 17:13:54 +01001143 if (ret < 0)
1144 goto out_err;
1145
1146 idx = ret;
1147 if (smrs && smmu->s2crs[idx].count == 0) {
Robin Murphy021bb842016-09-14 15:26:46 +01001148 smrs[idx].id = sid;
1149 smrs[idx].mask = mask;
Robin Murphy588888a2016-09-12 17:13:54 +01001150 smrs[idx].valid = true;
1151 }
1152 smmu->s2crs[idx].count++;
1153 cfg->smendx[i] = (s16)idx;
1154 }
1155
1156 group = iommu_group_get_for_dev(dev);
1157 if (!group)
1158 group = ERR_PTR(-ENOMEM);
1159 if (IS_ERR(group)) {
1160 ret = PTR_ERR(group);
1161 goto out_err;
1162 }
1163 iommu_group_put(group);
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001164
Will Deacon45ae7cf2013-06-24 18:31:25 +01001165 /* It worked! Now, poke the actual hardware */
Robin Murphyadfec2e2016-09-12 17:13:55 +01001166 for_each_cfg_sme(fwspec, i, idx) {
Robin Murphy588888a2016-09-12 17:13:54 +01001167 arm_smmu_write_sme(smmu, idx);
1168 smmu->s2crs[idx].group = group;
1169 }
Will Deacon45ae7cf2013-06-24 18:31:25 +01001170
Robin Murphy588888a2016-09-12 17:13:54 +01001171 mutex_unlock(&smmu->stream_map_mutex);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001172 return 0;
1173
Robin Murphy588888a2016-09-12 17:13:54 +01001174out_err:
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001175 while (i--) {
Robin Murphy588888a2016-09-12 17:13:54 +01001176 arm_smmu_free_sme(smmu, cfg->smendx[i]);
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001177 cfg->smendx[i] = INVALID_SMENDX;
1178 }
Robin Murphy588888a2016-09-12 17:13:54 +01001179 mutex_unlock(&smmu->stream_map_mutex);
1180 return ret;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001181}
1182
Robin Murphyadfec2e2016-09-12 17:13:55 +01001183static void arm_smmu_master_free_smes(struct iommu_fwspec *fwspec)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001184{
Robin Murphyadfec2e2016-09-12 17:13:55 +01001185 struct arm_smmu_device *smmu = fwspec_smmu(fwspec);
1186 struct arm_smmu_master_cfg *cfg = fwspec->iommu_priv;
Robin Murphyd3097e32016-09-12 17:13:53 +01001187 int i, idx;
Will Deacon43b412b2014-07-15 11:22:24 +01001188
Robin Murphy588888a2016-09-12 17:13:54 +01001189 mutex_lock(&smmu->stream_map_mutex);
Robin Murphyadfec2e2016-09-12 17:13:55 +01001190 for_each_cfg_sme(fwspec, i, idx) {
Robin Murphy588888a2016-09-12 17:13:54 +01001191 if (arm_smmu_free_sme(smmu, idx))
1192 arm_smmu_write_sme(smmu, idx);
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001193 cfg->smendx[i] = INVALID_SMENDX;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001194 }
Robin Murphy588888a2016-09-12 17:13:54 +01001195 mutex_unlock(&smmu->stream_map_mutex);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001196}
1197
Will Deacon45ae7cf2013-06-24 18:31:25 +01001198static int arm_smmu_domain_add_master(struct arm_smmu_domain *smmu_domain,
Robin Murphyadfec2e2016-09-12 17:13:55 +01001199 struct iommu_fwspec *fwspec)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001200{
Will Deacon44680ee2014-06-25 11:29:12 +01001201 struct arm_smmu_device *smmu = smmu_domain->smmu;
Robin Murphy8e8b2032016-09-12 17:13:50 +01001202 struct arm_smmu_s2cr *s2cr = smmu->s2crs;
1203 enum arm_smmu_s2cr_type type = S2CR_TYPE_TRANS;
1204 u8 cbndx = smmu_domain->cfg.cbndx;
Robin Murphy588888a2016-09-12 17:13:54 +01001205 int i, idx;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001206
Robin Murphyadfec2e2016-09-12 17:13:55 +01001207 for_each_cfg_sme(fwspec, i, idx) {
Robin Murphy8e8b2032016-09-12 17:13:50 +01001208 if (type == s2cr[idx].type && cbndx == s2cr[idx].cbndx)
Robin Murphy588888a2016-09-12 17:13:54 +01001209 continue;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001210
Robin Murphy8e8b2032016-09-12 17:13:50 +01001211 s2cr[idx].type = type;
1212 s2cr[idx].privcfg = S2CR_PRIVCFG_UNPRIV;
1213 s2cr[idx].cbndx = cbndx;
1214 arm_smmu_write_s2cr(smmu, idx);
Will Deacon43b412b2014-07-15 11:22:24 +01001215 }
Robin Murphy8e8b2032016-09-12 17:13:50 +01001216 return 0;
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001217}
1218
Will Deacon45ae7cf2013-06-24 18:31:25 +01001219static int arm_smmu_attach_dev(struct iommu_domain *domain, struct device *dev)
1220{
Mitchel Humpherysa18037b2014-07-30 18:58:13 +01001221 int ret;
Robin Murphyadfec2e2016-09-12 17:13:55 +01001222 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1223 struct arm_smmu_device *smmu;
Joerg Roedel1d672632015-03-26 13:43:10 +01001224 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001225
Robin Murphyadfec2e2016-09-12 17:13:55 +01001226 if (!fwspec || fwspec->ops != &arm_smmu_ops) {
Will Deacon45ae7cf2013-06-24 18:31:25 +01001227 dev_err(dev, "cannot attach to SMMU, is it on the same bus?\n");
1228 return -ENXIO;
1229 }
1230
Robin Murphyfba4f8e2016-10-17 12:06:21 +01001231 /*
1232 * FIXME: The arch/arm DMA API code tries to attach devices to its own
1233 * domains between of_xlate() and add_device() - we have no way to cope
1234 * with that, so until ARM gets converted to rely on groups and default
1235 * domains, just say no (but more politely than by dereferencing NULL).
1236 * This should be at least a WARN_ON once that's sorted.
1237 */
1238 if (!fwspec->iommu_priv)
1239 return -ENODEV;
1240
Robin Murphyadfec2e2016-09-12 17:13:55 +01001241 smmu = fwspec_smmu(fwspec);
Will Deacon518f7132014-11-14 17:17:54 +00001242 /* Ensure that the domain is finalised */
Robin Murphyadfec2e2016-09-12 17:13:55 +01001243 ret = arm_smmu_init_domain_context(domain, smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001244 if (ret < 0)
Will Deacon518f7132014-11-14 17:17:54 +00001245 return ret;
1246
Will Deacon45ae7cf2013-06-24 18:31:25 +01001247 /*
Will Deacon44680ee2014-06-25 11:29:12 +01001248 * Sanity check the domain. We don't support domains across
1249 * different SMMUs.
Will Deacon45ae7cf2013-06-24 18:31:25 +01001250 */
Robin Murphyadfec2e2016-09-12 17:13:55 +01001251 if (smmu_domain->smmu != smmu) {
Will Deacon45ae7cf2013-06-24 18:31:25 +01001252 dev_err(dev,
1253 "cannot attach to SMMU %s whilst already attached to domain on SMMU %s\n",
Robin Murphyadfec2e2016-09-12 17:13:55 +01001254 dev_name(smmu_domain->smmu->dev), dev_name(smmu->dev));
Mitchel Humpherysa18037b2014-07-30 18:58:13 +01001255 return -EINVAL;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001256 }
Will Deacon45ae7cf2013-06-24 18:31:25 +01001257
1258 /* Looks ok, so add the device to the domain */
Robin Murphyadfec2e2016-09-12 17:13:55 +01001259 return arm_smmu_domain_add_master(smmu_domain, fwspec);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001260}
1261
Will Deacon45ae7cf2013-06-24 18:31:25 +01001262static int arm_smmu_map(struct iommu_domain *domain, unsigned long iova,
Will Deaconb410aed2014-02-20 16:31:06 +00001263 phys_addr_t paddr, size_t size, int prot)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001264{
Will Deacon518f7132014-11-14 17:17:54 +00001265 int ret;
1266 unsigned long flags;
Joerg Roedel1d672632015-03-26 13:43:10 +01001267 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon518f7132014-11-14 17:17:54 +00001268 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001269
Will Deacon518f7132014-11-14 17:17:54 +00001270 if (!ops)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001271 return -ENODEV;
1272
Will Deacon518f7132014-11-14 17:17:54 +00001273 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1274 ret = ops->map(ops, iova, paddr, size, prot);
1275 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1276 return ret;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001277}
1278
1279static size_t arm_smmu_unmap(struct iommu_domain *domain, unsigned long iova,
1280 size_t size)
1281{
Will Deacon518f7132014-11-14 17:17:54 +00001282 size_t ret;
1283 unsigned long flags;
Joerg Roedel1d672632015-03-26 13:43:10 +01001284 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon518f7132014-11-14 17:17:54 +00001285 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001286
Will Deacon518f7132014-11-14 17:17:54 +00001287 if (!ops)
1288 return 0;
1289
1290 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1291 ret = ops->unmap(ops, iova, size);
1292 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1293 return ret;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001294}
1295
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001296static phys_addr_t arm_smmu_iova_to_phys_hard(struct iommu_domain *domain,
1297 dma_addr_t iova)
1298{
Joerg Roedel1d672632015-03-26 13:43:10 +01001299 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001300 struct arm_smmu_device *smmu = smmu_domain->smmu;
1301 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
1302 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
1303 struct device *dev = smmu->dev;
1304 void __iomem *cb_base;
1305 u32 tmp;
1306 u64 phys;
Robin Murphy661d9622015-05-27 17:09:34 +01001307 unsigned long va;
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001308
1309 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
1310
Robin Murphy661d9622015-05-27 17:09:34 +01001311 /* ATS1 registers can only be written atomically */
1312 va = iova & ~0xfffUL;
Robin Murphy661d9622015-05-27 17:09:34 +01001313 if (smmu->version == ARM_SMMU_V2)
Robin Murphyf9a05f02016-04-13 18:13:01 +01001314 smmu_write_atomic_lq(va, cb_base + ARM_SMMU_CB_ATS1PR);
1315 else /* Register is only 32-bit in v1 */
Robin Murphy661d9622015-05-27 17:09:34 +01001316 writel_relaxed(va, cb_base + ARM_SMMU_CB_ATS1PR);
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001317
1318 if (readl_poll_timeout_atomic(cb_base + ARM_SMMU_CB_ATSR, tmp,
1319 !(tmp & ATSR_ACTIVE), 5, 50)) {
1320 dev_err(dev,
Fabio Estevam077124c2015-08-18 17:12:24 +01001321 "iova to phys timed out on %pad. Falling back to software table walk.\n",
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001322 &iova);
1323 return ops->iova_to_phys(ops, iova);
1324 }
1325
Robin Murphyf9a05f02016-04-13 18:13:01 +01001326 phys = readq_relaxed(cb_base + ARM_SMMU_CB_PAR);
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001327 if (phys & CB_PAR_F) {
1328 dev_err(dev, "translation fault!\n");
1329 dev_err(dev, "PAR = 0x%llx\n", phys);
1330 return 0;
1331 }
1332
1333 return (phys & GENMASK_ULL(39, 12)) | (iova & 0xfff);
1334}
1335
Will Deacon45ae7cf2013-06-24 18:31:25 +01001336static phys_addr_t arm_smmu_iova_to_phys(struct iommu_domain *domain,
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001337 dma_addr_t iova)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001338{
Will Deacon518f7132014-11-14 17:17:54 +00001339 phys_addr_t ret;
1340 unsigned long flags;
Joerg Roedel1d672632015-03-26 13:43:10 +01001341 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deacon518f7132014-11-14 17:17:54 +00001342 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001343
Will Deacon518f7132014-11-14 17:17:54 +00001344 if (!ops)
Will Deacona44a97912013-11-07 18:47:50 +00001345 return 0;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001346
Will Deacon518f7132014-11-14 17:17:54 +00001347 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
Baptiste Reynal83a60ed2015-03-04 16:51:06 +01001348 if (smmu_domain->smmu->features & ARM_SMMU_FEAT_TRANS_OPS &&
1349 smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001350 ret = arm_smmu_iova_to_phys_hard(domain, iova);
Baptiste Reynal83a60ed2015-03-04 16:51:06 +01001351 } else {
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001352 ret = ops->iova_to_phys(ops, iova);
Baptiste Reynal83a60ed2015-03-04 16:51:06 +01001353 }
1354
Will Deacon518f7132014-11-14 17:17:54 +00001355 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001356
Will Deacon518f7132014-11-14 17:17:54 +00001357 return ret;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001358}
1359
Joerg Roedel1fd0c772014-09-05 10:49:34 +02001360static bool arm_smmu_capable(enum iommu_cap cap)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001361{
Will Deacond0948942014-06-24 17:30:10 +01001362 switch (cap) {
1363 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedel1fd0c772014-09-05 10:49:34 +02001364 /*
1365 * Return true here as the SMMU can always send out coherent
1366 * requests.
1367 */
1368 return true;
Will Deacond0948942014-06-24 17:30:10 +01001369 case IOMMU_CAP_INTR_REMAP:
Joerg Roedel1fd0c772014-09-05 10:49:34 +02001370 return true; /* MSIs are just memory writes */
Antonios Motakis0029a8d2014-10-13 14:06:18 +01001371 case IOMMU_CAP_NOEXEC:
1372 return true;
Will Deacond0948942014-06-24 17:30:10 +01001373 default:
Joerg Roedel1fd0c772014-09-05 10:49:34 +02001374 return false;
Will Deacond0948942014-06-24 17:30:10 +01001375 }
Will Deacon45ae7cf2013-06-24 18:31:25 +01001376}
Will Deacon45ae7cf2013-06-24 18:31:25 +01001377
Robin Murphy021bb842016-09-14 15:26:46 +01001378static int arm_smmu_match_node(struct device *dev, void *data)
1379{
1380 return dev->of_node == data;
1381}
1382
1383static struct arm_smmu_device *arm_smmu_get_by_node(struct device_node *np)
1384{
1385 struct device *dev = driver_find_device(&arm_smmu_driver.driver, NULL,
1386 np, arm_smmu_match_node);
1387 put_device(dev);
1388 return dev ? dev_get_drvdata(dev) : NULL;
1389}
1390
Will Deacon03edb222015-01-19 14:27:33 +00001391static int arm_smmu_add_device(struct device *dev)
1392{
Robin Murphyadfec2e2016-09-12 17:13:55 +01001393 struct arm_smmu_device *smmu;
Robin Murphyf80cd882016-09-14 15:21:39 +01001394 struct arm_smmu_master_cfg *cfg;
Robin Murphy021bb842016-09-14 15:26:46 +01001395 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
Robin Murphyf80cd882016-09-14 15:21:39 +01001396 int i, ret;
1397
Robin Murphy021bb842016-09-14 15:26:46 +01001398 if (using_legacy_binding) {
1399 ret = arm_smmu_register_legacy_master(dev, &smmu);
1400 fwspec = dev->iommu_fwspec;
1401 if (ret)
1402 goto out_free;
1403 } else if (fwspec) {
1404 smmu = arm_smmu_get_by_node(to_of_node(fwspec->iommu_fwnode));
1405 } else {
1406 return -ENODEV;
1407 }
Robin Murphyf80cd882016-09-14 15:21:39 +01001408
1409 ret = -EINVAL;
Robin Murphyadfec2e2016-09-12 17:13:55 +01001410 for (i = 0; i < fwspec->num_ids; i++) {
1411 u16 sid = fwspec->ids[i];
Robin Murphy021bb842016-09-14 15:26:46 +01001412 u16 mask = fwspec->ids[i] >> SMR_MASK_SHIFT;
Robin Murphyf80cd882016-09-14 15:21:39 +01001413
Robin Murphyadfec2e2016-09-12 17:13:55 +01001414 if (sid & ~smmu->streamid_mask) {
Robin Murphyf80cd882016-09-14 15:21:39 +01001415 dev_err(dev, "stream ID 0x%x out of range for SMMU (0x%x)\n",
Robin Murphy021bb842016-09-14 15:26:46 +01001416 sid, smmu->streamid_mask);
1417 goto out_free;
1418 }
1419 if (mask & ~smmu->smr_mask_mask) {
1420 dev_err(dev, "SMR mask 0x%x out of range for SMMU (0x%x)\n",
1421 sid, smmu->smr_mask_mask);
Robin Murphyf80cd882016-09-14 15:21:39 +01001422 goto out_free;
1423 }
Robin Murphyf80cd882016-09-14 15:21:39 +01001424 }
Will Deacon03edb222015-01-19 14:27:33 +00001425
Robin Murphyadfec2e2016-09-12 17:13:55 +01001426 ret = -ENOMEM;
1427 cfg = kzalloc(offsetof(struct arm_smmu_master_cfg, smendx[i]),
1428 GFP_KERNEL);
1429 if (!cfg)
1430 goto out_free;
1431
1432 cfg->smmu = smmu;
1433 fwspec->iommu_priv = cfg;
1434 while (i--)
1435 cfg->smendx[i] = INVALID_SMENDX;
1436
Robin Murphy588888a2016-09-12 17:13:54 +01001437 ret = arm_smmu_master_alloc_smes(dev);
Robin Murphyadfec2e2016-09-12 17:13:55 +01001438 if (ret)
1439 goto out_free;
1440
1441 return 0;
Robin Murphyf80cd882016-09-14 15:21:39 +01001442
1443out_free:
Robin Murphyadfec2e2016-09-12 17:13:55 +01001444 if (fwspec)
1445 kfree(fwspec->iommu_priv);
1446 iommu_fwspec_free(dev);
Robin Murphyf80cd882016-09-14 15:21:39 +01001447 return ret;
Will Deacon03edb222015-01-19 14:27:33 +00001448}
1449
Will Deacon45ae7cf2013-06-24 18:31:25 +01001450static void arm_smmu_remove_device(struct device *dev)
1451{
Robin Murphyadfec2e2016-09-12 17:13:55 +01001452 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
Robin Murphy8e8b2032016-09-12 17:13:50 +01001453
Robin Murphyadfec2e2016-09-12 17:13:55 +01001454 if (!fwspec || fwspec->ops != &arm_smmu_ops)
Robin Murphyf80cd882016-09-14 15:21:39 +01001455 return;
Robin Murphy8e8b2032016-09-12 17:13:50 +01001456
Robin Murphyadfec2e2016-09-12 17:13:55 +01001457 arm_smmu_master_free_smes(fwspec);
Antonios Motakis5fc63a72013-10-18 16:08:29 +01001458 iommu_group_remove_device(dev);
Robin Murphyadfec2e2016-09-12 17:13:55 +01001459 kfree(fwspec->iommu_priv);
1460 iommu_fwspec_free(dev);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001461}
1462
Joerg Roedelaf659932015-10-21 23:51:41 +02001463static struct iommu_group *arm_smmu_device_group(struct device *dev)
1464{
Robin Murphyadfec2e2016-09-12 17:13:55 +01001465 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1466 struct arm_smmu_device *smmu = fwspec_smmu(fwspec);
Robin Murphy588888a2016-09-12 17:13:54 +01001467 struct iommu_group *group = NULL;
1468 int i, idx;
1469
Robin Murphyadfec2e2016-09-12 17:13:55 +01001470 for_each_cfg_sme(fwspec, i, idx) {
Robin Murphy588888a2016-09-12 17:13:54 +01001471 if (group && smmu->s2crs[idx].group &&
1472 group != smmu->s2crs[idx].group)
1473 return ERR_PTR(-EINVAL);
1474
1475 group = smmu->s2crs[idx].group;
1476 }
1477
1478 if (group)
1479 return group;
Joerg Roedelaf659932015-10-21 23:51:41 +02001480
1481 if (dev_is_pci(dev))
1482 group = pci_device_group(dev);
1483 else
1484 group = generic_device_group(dev);
1485
Joerg Roedelaf659932015-10-21 23:51:41 +02001486 return group;
1487}
1488
Will Deaconc752ce42014-06-25 22:46:31 +01001489static int arm_smmu_domain_get_attr(struct iommu_domain *domain,
1490 enum iommu_attr attr, void *data)
1491{
Joerg Roedel1d672632015-03-26 13:43:10 +01001492 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deaconc752ce42014-06-25 22:46:31 +01001493
1494 switch (attr) {
1495 case DOMAIN_ATTR_NESTING:
1496 *(int *)data = (smmu_domain->stage == ARM_SMMU_DOMAIN_NESTED);
1497 return 0;
1498 default:
1499 return -ENODEV;
1500 }
1501}
1502
1503static int arm_smmu_domain_set_attr(struct iommu_domain *domain,
1504 enum iommu_attr attr, void *data)
1505{
Will Deacon518f7132014-11-14 17:17:54 +00001506 int ret = 0;
Joerg Roedel1d672632015-03-26 13:43:10 +01001507 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Will Deaconc752ce42014-06-25 22:46:31 +01001508
Will Deacon518f7132014-11-14 17:17:54 +00001509 mutex_lock(&smmu_domain->init_mutex);
1510
Will Deaconc752ce42014-06-25 22:46:31 +01001511 switch (attr) {
1512 case DOMAIN_ATTR_NESTING:
Will Deacon518f7132014-11-14 17:17:54 +00001513 if (smmu_domain->smmu) {
1514 ret = -EPERM;
1515 goto out_unlock;
1516 }
1517
Will Deaconc752ce42014-06-25 22:46:31 +01001518 if (*(int *)data)
1519 smmu_domain->stage = ARM_SMMU_DOMAIN_NESTED;
1520 else
1521 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
1522
Will Deacon518f7132014-11-14 17:17:54 +00001523 break;
Will Deaconc752ce42014-06-25 22:46:31 +01001524 default:
Will Deacon518f7132014-11-14 17:17:54 +00001525 ret = -ENODEV;
Will Deaconc752ce42014-06-25 22:46:31 +01001526 }
Will Deacon518f7132014-11-14 17:17:54 +00001527
1528out_unlock:
1529 mutex_unlock(&smmu_domain->init_mutex);
1530 return ret;
Will Deaconc752ce42014-06-25 22:46:31 +01001531}
1532
Robin Murphy021bb842016-09-14 15:26:46 +01001533static int arm_smmu_of_xlate(struct device *dev, struct of_phandle_args *args)
1534{
1535 u32 fwid = 0;
1536
1537 if (args->args_count > 0)
1538 fwid |= (u16)args->args[0];
1539
1540 if (args->args_count > 1)
1541 fwid |= (u16)args->args[1] << SMR_MASK_SHIFT;
1542
1543 return iommu_fwspec_add_ids(dev, &fwid, 1);
1544}
1545
Will Deacon518f7132014-11-14 17:17:54 +00001546static struct iommu_ops arm_smmu_ops = {
Will Deaconc752ce42014-06-25 22:46:31 +01001547 .capable = arm_smmu_capable,
Joerg Roedel1d672632015-03-26 13:43:10 +01001548 .domain_alloc = arm_smmu_domain_alloc,
1549 .domain_free = arm_smmu_domain_free,
Will Deaconc752ce42014-06-25 22:46:31 +01001550 .attach_dev = arm_smmu_attach_dev,
Will Deaconc752ce42014-06-25 22:46:31 +01001551 .map = arm_smmu_map,
1552 .unmap = arm_smmu_unmap,
Joerg Roedel76771c92014-12-02 13:07:13 +01001553 .map_sg = default_iommu_map_sg,
Will Deaconc752ce42014-06-25 22:46:31 +01001554 .iova_to_phys = arm_smmu_iova_to_phys,
1555 .add_device = arm_smmu_add_device,
1556 .remove_device = arm_smmu_remove_device,
Joerg Roedelaf659932015-10-21 23:51:41 +02001557 .device_group = arm_smmu_device_group,
Will Deaconc752ce42014-06-25 22:46:31 +01001558 .domain_get_attr = arm_smmu_domain_get_attr,
1559 .domain_set_attr = arm_smmu_domain_set_attr,
Robin Murphy021bb842016-09-14 15:26:46 +01001560 .of_xlate = arm_smmu_of_xlate,
Will Deacon518f7132014-11-14 17:17:54 +00001561 .pgsize_bitmap = -1UL, /* Restricted during device attach */
Will Deacon45ae7cf2013-06-24 18:31:25 +01001562};
1563
1564static void arm_smmu_device_reset(struct arm_smmu_device *smmu)
1565{
1566 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001567 void __iomem *cb_base;
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001568 int i;
Peng Fan3ca37122016-05-03 21:50:30 +08001569 u32 reg, major;
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001570
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +00001571 /* clear global FSR */
1572 reg = readl_relaxed(ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sGFSR);
1573 writel(reg, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sGFSR);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001574
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001575 /*
1576 * Reset stream mapping groups: Initial values mark all SMRn as
1577 * invalid and all S2CRn as bypass unless overridden.
1578 */
Robin Murphy8e8b2032016-09-12 17:13:50 +01001579 for (i = 0; i < smmu->num_mapping_groups; ++i)
1580 arm_smmu_write_sme(smmu, i);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001581
Peng Fan3ca37122016-05-03 21:50:30 +08001582 /*
1583 * Before clearing ARM_MMU500_ACTLR_CPRE, need to
1584 * clear CACHE_LOCK bit of ACR first. And, CACHE_LOCK
1585 * bit is only present in MMU-500r2 onwards.
1586 */
1587 reg = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID7);
1588 major = (reg >> ID7_MAJOR_SHIFT) & ID7_MAJOR_MASK;
1589 if ((smmu->model == ARM_MMU500) && (major >= 2)) {
1590 reg = readl_relaxed(gr0_base + ARM_SMMU_GR0_sACR);
1591 reg &= ~ARM_MMU500_ACR_CACHE_LOCK;
1592 writel_relaxed(reg, gr0_base + ARM_SMMU_GR0_sACR);
1593 }
1594
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001595 /* Make sure all context banks are disabled and clear CB_FSR */
1596 for (i = 0; i < smmu->num_context_banks; ++i) {
1597 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, i);
1598 writel_relaxed(0, cb_base + ARM_SMMU_CB_SCTLR);
1599 writel_relaxed(FSR_FAULT, cb_base + ARM_SMMU_CB_FSR);
Robin Murphyf0cfffc2016-04-13 18:12:59 +01001600 /*
1601 * Disable MMU-500's not-particularly-beneficial next-page
1602 * prefetcher for the sake of errata #841119 and #826419.
1603 */
1604 if (smmu->model == ARM_MMU500) {
1605 reg = readl_relaxed(cb_base + ARM_SMMU_CB_ACTLR);
1606 reg &= ~ARM_MMU500_ACTLR_CPRE;
1607 writel_relaxed(reg, cb_base + ARM_SMMU_CB_ACTLR);
1608 }
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001609 }
Will Deacon1463fe42013-07-31 19:21:27 +01001610
Will Deacon45ae7cf2013-06-24 18:31:25 +01001611 /* Invalidate the TLB, just in case */
Will Deacon45ae7cf2013-06-24 18:31:25 +01001612 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_TLBIALLH);
1613 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_TLBIALLNSNH);
1614
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +00001615 reg = readl_relaxed(ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0);
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001616
Will Deacon45ae7cf2013-06-24 18:31:25 +01001617 /* Enable fault reporting */
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001618 reg |= (sCR0_GFRE | sCR0_GFIE | sCR0_GCFGFRE | sCR0_GCFGFIE);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001619
1620 /* Disable TLB broadcasting. */
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001621 reg |= (sCR0_VMIDPNE | sCR0_PTM);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001622
Robin Murphy25a1c962016-02-10 14:25:33 +00001623 /* Enable client access, handling unmatched streams as appropriate */
1624 reg &= ~sCR0_CLIENTPD;
1625 if (disable_bypass)
1626 reg |= sCR0_USFCFG;
1627 else
1628 reg &= ~sCR0_USFCFG;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001629
1630 /* Disable forced broadcasting */
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001631 reg &= ~sCR0_FB;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001632
1633 /* Don't upgrade barriers */
Andreas Herrmann659db6f2013-10-01 13:39:09 +01001634 reg &= ~(sCR0_BSU_MASK << sCR0_BSU_SHIFT);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001635
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -08001636 if (smmu->features & ARM_SMMU_FEAT_VMID16)
1637 reg |= sCR0_VMID16EN;
1638
Will Deacon45ae7cf2013-06-24 18:31:25 +01001639 /* Push the button */
Will Deacon518f7132014-11-14 17:17:54 +00001640 __arm_smmu_tlb_sync(smmu);
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +00001641 writel(reg, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001642}
1643
1644static int arm_smmu_id_size_to_bits(int size)
1645{
1646 switch (size) {
1647 case 0:
1648 return 32;
1649 case 1:
1650 return 36;
1651 case 2:
1652 return 40;
1653 case 3:
1654 return 42;
1655 case 4:
1656 return 44;
1657 case 5:
1658 default:
1659 return 48;
1660 }
1661}
1662
1663static int arm_smmu_device_cfg_probe(struct arm_smmu_device *smmu)
1664{
1665 unsigned long size;
1666 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
1667 u32 id;
Robin Murphybae2c2d2015-07-29 19:46:05 +01001668 bool cttw_dt, cttw_reg;
Robin Murphy8e8b2032016-09-12 17:13:50 +01001669 int i;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001670
1671 dev_notice(smmu->dev, "probing hardware configuration...\n");
Robin Murphyb7862e32016-04-13 18:13:03 +01001672 dev_notice(smmu->dev, "SMMUv%d with:\n",
1673 smmu->version == ARM_SMMU_V2 ? 2 : 1);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001674
1675 /* ID0 */
1676 id = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID0);
Will Deacon4cf740b2014-07-14 19:47:39 +01001677
1678 /* Restrict available stages based on module parameter */
1679 if (force_stage == 1)
1680 id &= ~(ID0_S2TS | ID0_NTS);
1681 else if (force_stage == 2)
1682 id &= ~(ID0_S1TS | ID0_NTS);
1683
Will Deacon45ae7cf2013-06-24 18:31:25 +01001684 if (id & ID0_S1TS) {
1685 smmu->features |= ARM_SMMU_FEAT_TRANS_S1;
1686 dev_notice(smmu->dev, "\tstage 1 translation\n");
1687 }
1688
1689 if (id & ID0_S2TS) {
1690 smmu->features |= ARM_SMMU_FEAT_TRANS_S2;
1691 dev_notice(smmu->dev, "\tstage 2 translation\n");
1692 }
1693
1694 if (id & ID0_NTS) {
1695 smmu->features |= ARM_SMMU_FEAT_TRANS_NESTED;
1696 dev_notice(smmu->dev, "\tnested translation\n");
1697 }
1698
1699 if (!(smmu->features &
Will Deacon4cf740b2014-07-14 19:47:39 +01001700 (ARM_SMMU_FEAT_TRANS_S1 | ARM_SMMU_FEAT_TRANS_S2))) {
Will Deacon45ae7cf2013-06-24 18:31:25 +01001701 dev_err(smmu->dev, "\tno translation support!\n");
1702 return -ENODEV;
1703 }
1704
Robin Murphyb7862e32016-04-13 18:13:03 +01001705 if ((id & ID0_S1TS) &&
1706 ((smmu->version < ARM_SMMU_V2) || !(id & ID0_ATOSNS))) {
Mitchel Humpherys859a7322014-10-29 21:13:40 +00001707 smmu->features |= ARM_SMMU_FEAT_TRANS_OPS;
1708 dev_notice(smmu->dev, "\taddress translation ops\n");
1709 }
1710
Robin Murphybae2c2d2015-07-29 19:46:05 +01001711 /*
1712 * In order for DMA API calls to work properly, we must defer to what
1713 * the DT says about coherency, regardless of what the hardware claims.
1714 * Fortunately, this also opens up a workaround for systems where the
1715 * ID register value has ended up configured incorrectly.
1716 */
1717 cttw_dt = of_dma_is_coherent(smmu->dev->of_node);
1718 cttw_reg = !!(id & ID0_CTTW);
1719 if (cttw_dt)
Will Deacon45ae7cf2013-06-24 18:31:25 +01001720 smmu->features |= ARM_SMMU_FEAT_COHERENT_WALK;
Robin Murphybae2c2d2015-07-29 19:46:05 +01001721 if (cttw_dt || cttw_reg)
1722 dev_notice(smmu->dev, "\t%scoherent table walk\n",
1723 cttw_dt ? "" : "non-");
1724 if (cttw_dt != cttw_reg)
1725 dev_notice(smmu->dev,
1726 "\t(IDR0.CTTW overridden by dma-coherent property)\n");
Will Deacon45ae7cf2013-06-24 18:31:25 +01001727
Robin Murphy21174242016-09-12 17:13:48 +01001728 /* Max. number of entries we have for stream matching/indexing */
1729 size = 1 << ((id >> ID0_NUMSIDB_SHIFT) & ID0_NUMSIDB_MASK);
1730 smmu->streamid_mask = size - 1;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001731 if (id & ID0_SMS) {
Robin Murphy21174242016-09-12 17:13:48 +01001732 u32 smr;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001733
1734 smmu->features |= ARM_SMMU_FEAT_STREAM_MATCH;
Robin Murphy21174242016-09-12 17:13:48 +01001735 size = (id >> ID0_NUMSMRG_SHIFT) & ID0_NUMSMRG_MASK;
1736 if (size == 0) {
Will Deacon45ae7cf2013-06-24 18:31:25 +01001737 dev_err(smmu->dev,
1738 "stream-matching supported, but no SMRs present!\n");
1739 return -ENODEV;
1740 }
1741
Robin Murphy21174242016-09-12 17:13:48 +01001742 /*
1743 * SMR.ID bits may not be preserved if the corresponding MASK
1744 * bits are set, so check each one separately. We can reject
1745 * masters later if they try to claim IDs outside these masks.
1746 */
1747 smr = smmu->streamid_mask << SMR_ID_SHIFT;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001748 writel_relaxed(smr, gr0_base + ARM_SMMU_GR0_SMR(0));
1749 smr = readl_relaxed(gr0_base + ARM_SMMU_GR0_SMR(0));
Robin Murphy21174242016-09-12 17:13:48 +01001750 smmu->streamid_mask = smr >> SMR_ID_SHIFT;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001751
Robin Murphy21174242016-09-12 17:13:48 +01001752 smr = smmu->streamid_mask << SMR_MASK_SHIFT;
1753 writel_relaxed(smr, gr0_base + ARM_SMMU_GR0_SMR(0));
1754 smr = readl_relaxed(gr0_base + ARM_SMMU_GR0_SMR(0));
1755 smmu->smr_mask_mask = smr >> SMR_MASK_SHIFT;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001756
Robin Murphy1f3d5ca2016-09-12 17:13:49 +01001757 /* Zero-initialised to mark as invalid */
1758 smmu->smrs = devm_kcalloc(smmu->dev, size, sizeof(*smmu->smrs),
1759 GFP_KERNEL);
1760 if (!smmu->smrs)
1761 return -ENOMEM;
1762
Will Deacon45ae7cf2013-06-24 18:31:25 +01001763 dev_notice(smmu->dev,
Robin Murphy21174242016-09-12 17:13:48 +01001764 "\tstream matching with %lu register groups, mask 0x%x",
1765 size, smmu->smr_mask_mask);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001766 }
Robin Murphy8e8b2032016-09-12 17:13:50 +01001767 /* s2cr->type == 0 means translation, so initialise explicitly */
1768 smmu->s2crs = devm_kmalloc_array(smmu->dev, size, sizeof(*smmu->s2crs),
1769 GFP_KERNEL);
1770 if (!smmu->s2crs)
1771 return -ENOMEM;
1772 for (i = 0; i < size; i++)
1773 smmu->s2crs[i] = s2cr_init_val;
1774
Robin Murphy21174242016-09-12 17:13:48 +01001775 smmu->num_mapping_groups = size;
Robin Murphy588888a2016-09-12 17:13:54 +01001776 mutex_init(&smmu->stream_map_mutex);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001777
Robin Murphy7602b872016-04-28 17:12:09 +01001778 if (smmu->version < ARM_SMMU_V2 || !(id & ID0_PTFS_NO_AARCH32)) {
1779 smmu->features |= ARM_SMMU_FEAT_FMT_AARCH32_L;
1780 if (!(id & ID0_PTFS_NO_AARCH32S))
1781 smmu->features |= ARM_SMMU_FEAT_FMT_AARCH32_S;
1782 }
1783
Will Deacon45ae7cf2013-06-24 18:31:25 +01001784 /* ID1 */
1785 id = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID1);
Will Deaconc757e852014-07-30 11:33:25 +01001786 smmu->pgshift = (id & ID1_PAGESIZE) ? 16 : 12;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001787
Andreas Herrmannc55af7f2013-10-01 13:39:06 +01001788 /* Check for size mismatch of SMMU address space from mapped region */
Will Deacon518f7132014-11-14 17:17:54 +00001789 size = 1 << (((id >> ID1_NUMPAGENDXB_SHIFT) & ID1_NUMPAGENDXB_MASK) + 1);
Will Deaconc757e852014-07-30 11:33:25 +01001790 size *= 2 << smmu->pgshift;
Andreas Herrmannc55af7f2013-10-01 13:39:06 +01001791 if (smmu->size != size)
Mitchel Humpherys29073202014-07-08 09:52:18 -07001792 dev_warn(smmu->dev,
1793 "SMMU address space size (0x%lx) differs from mapped region size (0x%lx)!\n",
1794 size, smmu->size);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001795
Will Deacon518f7132014-11-14 17:17:54 +00001796 smmu->num_s2_context_banks = (id >> ID1_NUMS2CB_SHIFT) & ID1_NUMS2CB_MASK;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001797 smmu->num_context_banks = (id >> ID1_NUMCB_SHIFT) & ID1_NUMCB_MASK;
1798 if (smmu->num_s2_context_banks > smmu->num_context_banks) {
1799 dev_err(smmu->dev, "impossible number of S2 context banks!\n");
1800 return -ENODEV;
1801 }
1802 dev_notice(smmu->dev, "\t%u context banks (%u stage-2 only)\n",
1803 smmu->num_context_banks, smmu->num_s2_context_banks);
Robin Murphye086d912016-04-13 18:12:58 +01001804 /*
1805 * Cavium CN88xx erratum #27704.
1806 * Ensure ASID and VMID allocation is unique across all SMMUs in
1807 * the system.
1808 */
1809 if (smmu->model == CAVIUM_SMMUV2) {
1810 smmu->cavium_id_base =
1811 atomic_add_return(smmu->num_context_banks,
1812 &cavium_smmu_context_count);
1813 smmu->cavium_id_base -= smmu->num_context_banks;
1814 }
Will Deacon45ae7cf2013-06-24 18:31:25 +01001815
1816 /* ID2 */
1817 id = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID2);
1818 size = arm_smmu_id_size_to_bits((id >> ID2_IAS_SHIFT) & ID2_IAS_MASK);
Will Deacon518f7132014-11-14 17:17:54 +00001819 smmu->ipa_size = size;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001820
Will Deacon518f7132014-11-14 17:17:54 +00001821 /* The output mask is also applied for bypass */
Will Deacon45ae7cf2013-06-24 18:31:25 +01001822 size = arm_smmu_id_size_to_bits((id >> ID2_OAS_SHIFT) & ID2_OAS_MASK);
Will Deacon518f7132014-11-14 17:17:54 +00001823 smmu->pa_size = size;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001824
Tirumalesh Chalamarla4e3e9b62016-02-23 10:19:00 -08001825 if (id & ID2_VMID16)
1826 smmu->features |= ARM_SMMU_FEAT_VMID16;
1827
Robin Murphyf1d84542015-03-04 16:41:05 +00001828 /*
1829 * What the page table walker can address actually depends on which
1830 * descriptor format is in use, but since a) we don't know that yet,
1831 * and b) it can vary per context bank, this will have to do...
1832 */
1833 if (dma_set_mask_and_coherent(smmu->dev, DMA_BIT_MASK(size)))
1834 dev_warn(smmu->dev,
1835 "failed to set DMA mask for table walker\n");
1836
Robin Murphyb7862e32016-04-13 18:13:03 +01001837 if (smmu->version < ARM_SMMU_V2) {
Will Deacon518f7132014-11-14 17:17:54 +00001838 smmu->va_size = smmu->ipa_size;
Robin Murphyb7862e32016-04-13 18:13:03 +01001839 if (smmu->version == ARM_SMMU_V1_64K)
1840 smmu->features |= ARM_SMMU_FEAT_FMT_AARCH64_64K;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001841 } else {
Will Deacon45ae7cf2013-06-24 18:31:25 +01001842 size = (id >> ID2_UBS_SHIFT) & ID2_UBS_MASK;
Will Deacon518f7132014-11-14 17:17:54 +00001843 smmu->va_size = arm_smmu_id_size_to_bits(size);
Will Deacon518f7132014-11-14 17:17:54 +00001844 if (id & ID2_PTFS_4K)
Robin Murphy7602b872016-04-28 17:12:09 +01001845 smmu->features |= ARM_SMMU_FEAT_FMT_AARCH64_4K;
Will Deacon518f7132014-11-14 17:17:54 +00001846 if (id & ID2_PTFS_16K)
Robin Murphy7602b872016-04-28 17:12:09 +01001847 smmu->features |= ARM_SMMU_FEAT_FMT_AARCH64_16K;
Will Deacon518f7132014-11-14 17:17:54 +00001848 if (id & ID2_PTFS_64K)
Robin Murphy7602b872016-04-28 17:12:09 +01001849 smmu->features |= ARM_SMMU_FEAT_FMT_AARCH64_64K;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001850 }
1851
Robin Murphy7602b872016-04-28 17:12:09 +01001852 /* Now we've corralled the various formats, what'll it do? */
Robin Murphy7602b872016-04-28 17:12:09 +01001853 if (smmu->features & ARM_SMMU_FEAT_FMT_AARCH32_S)
Robin Murphyd5466352016-05-09 17:20:09 +01001854 smmu->pgsize_bitmap |= SZ_4K | SZ_64K | SZ_1M | SZ_16M;
Robin Murphy7602b872016-04-28 17:12:09 +01001855 if (smmu->features &
1856 (ARM_SMMU_FEAT_FMT_AARCH32_L | ARM_SMMU_FEAT_FMT_AARCH64_4K))
Robin Murphyd5466352016-05-09 17:20:09 +01001857 smmu->pgsize_bitmap |= SZ_4K | SZ_2M | SZ_1G;
Robin Murphy7602b872016-04-28 17:12:09 +01001858 if (smmu->features & ARM_SMMU_FEAT_FMT_AARCH64_16K)
Robin Murphyd5466352016-05-09 17:20:09 +01001859 smmu->pgsize_bitmap |= SZ_16K | SZ_32M;
Robin Murphy7602b872016-04-28 17:12:09 +01001860 if (smmu->features & ARM_SMMU_FEAT_FMT_AARCH64_64K)
Robin Murphyd5466352016-05-09 17:20:09 +01001861 smmu->pgsize_bitmap |= SZ_64K | SZ_512M;
Robin Murphy7602b872016-04-28 17:12:09 +01001862
Robin Murphyd5466352016-05-09 17:20:09 +01001863 if (arm_smmu_ops.pgsize_bitmap == -1UL)
1864 arm_smmu_ops.pgsize_bitmap = smmu->pgsize_bitmap;
1865 else
1866 arm_smmu_ops.pgsize_bitmap |= smmu->pgsize_bitmap;
1867 dev_notice(smmu->dev, "\tSupported page sizes: 0x%08lx\n",
1868 smmu->pgsize_bitmap);
1869
Will Deacon518f7132014-11-14 17:17:54 +00001870
Will Deacon28d60072014-09-01 16:24:48 +01001871 if (smmu->features & ARM_SMMU_FEAT_TRANS_S1)
1872 dev_notice(smmu->dev, "\tStage-1: %lu-bit VA -> %lu-bit IPA\n",
Will Deacon518f7132014-11-14 17:17:54 +00001873 smmu->va_size, smmu->ipa_size);
Will Deacon28d60072014-09-01 16:24:48 +01001874
1875 if (smmu->features & ARM_SMMU_FEAT_TRANS_S2)
1876 dev_notice(smmu->dev, "\tStage-2: %lu-bit IPA -> %lu-bit PA\n",
Will Deacon518f7132014-11-14 17:17:54 +00001877 smmu->ipa_size, smmu->pa_size);
Will Deacon28d60072014-09-01 16:24:48 +01001878
Will Deacon45ae7cf2013-06-24 18:31:25 +01001879 return 0;
1880}
1881
Robin Murphy67b65a32016-04-13 18:12:57 +01001882struct arm_smmu_match_data {
1883 enum arm_smmu_arch_version version;
1884 enum arm_smmu_implementation model;
1885};
1886
1887#define ARM_SMMU_MATCH_DATA(name, ver, imp) \
1888static struct arm_smmu_match_data name = { .version = ver, .model = imp }
1889
1890ARM_SMMU_MATCH_DATA(smmu_generic_v1, ARM_SMMU_V1, GENERIC_SMMU);
1891ARM_SMMU_MATCH_DATA(smmu_generic_v2, ARM_SMMU_V2, GENERIC_SMMU);
Robin Murphyb7862e32016-04-13 18:13:03 +01001892ARM_SMMU_MATCH_DATA(arm_mmu401, ARM_SMMU_V1_64K, GENERIC_SMMU);
Robin Murphyf0cfffc2016-04-13 18:12:59 +01001893ARM_SMMU_MATCH_DATA(arm_mmu500, ARM_SMMU_V2, ARM_MMU500);
Robin Murphye086d912016-04-13 18:12:58 +01001894ARM_SMMU_MATCH_DATA(cavium_smmuv2, ARM_SMMU_V2, CAVIUM_SMMUV2);
Robin Murphy67b65a32016-04-13 18:12:57 +01001895
Joerg Roedel09b52692014-10-02 12:24:45 +02001896static const struct of_device_id arm_smmu_of_match[] = {
Robin Murphy67b65a32016-04-13 18:12:57 +01001897 { .compatible = "arm,smmu-v1", .data = &smmu_generic_v1 },
1898 { .compatible = "arm,smmu-v2", .data = &smmu_generic_v2 },
1899 { .compatible = "arm,mmu-400", .data = &smmu_generic_v1 },
Robin Murphyb7862e32016-04-13 18:13:03 +01001900 { .compatible = "arm,mmu-401", .data = &arm_mmu401 },
Robin Murphyf0cfffc2016-04-13 18:12:59 +01001901 { .compatible = "arm,mmu-500", .data = &arm_mmu500 },
Robin Murphye086d912016-04-13 18:12:58 +01001902 { .compatible = "cavium,smmu-v2", .data = &cavium_smmuv2 },
Robin Murphy09360402014-08-28 17:51:59 +01001903 { },
1904};
1905MODULE_DEVICE_TABLE(of, arm_smmu_of_match);
1906
Will Deacon45ae7cf2013-06-24 18:31:25 +01001907static int arm_smmu_device_dt_probe(struct platform_device *pdev)
1908{
Robin Murphy67b65a32016-04-13 18:12:57 +01001909 const struct arm_smmu_match_data *data;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001910 struct resource *res;
1911 struct arm_smmu_device *smmu;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001912 struct device *dev = &pdev->dev;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001913 int num_irqs, i, err;
Robin Murphy021bb842016-09-14 15:26:46 +01001914 bool legacy_binding;
1915
1916 legacy_binding = of_find_property(dev->of_node, "mmu-masters", NULL);
1917 if (legacy_binding && !using_generic_binding) {
1918 if (!using_legacy_binding)
1919 pr_notice("deprecated \"mmu-masters\" DT property in use; DMA API support unavailable\n");
1920 using_legacy_binding = true;
1921 } else if (!legacy_binding && !using_legacy_binding) {
1922 using_generic_binding = true;
1923 } else {
1924 dev_err(dev, "not probing due to mismatched DT properties\n");
1925 return -ENODEV;
1926 }
Will Deacon45ae7cf2013-06-24 18:31:25 +01001927
1928 smmu = devm_kzalloc(dev, sizeof(*smmu), GFP_KERNEL);
1929 if (!smmu) {
1930 dev_err(dev, "failed to allocate arm_smmu_device\n");
1931 return -ENOMEM;
1932 }
1933 smmu->dev = dev;
1934
Robin Murphyd6fc5d92016-09-12 17:13:52 +01001935 data = of_device_get_match_data(dev);
Robin Murphy67b65a32016-04-13 18:12:57 +01001936 smmu->version = data->version;
1937 smmu->model = data->model;
Robin Murphy09360402014-08-28 17:51:59 +01001938
Will Deacon45ae7cf2013-06-24 18:31:25 +01001939 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Julia Lawall8a7f4312013-08-19 12:20:37 +01001940 smmu->base = devm_ioremap_resource(dev, res);
1941 if (IS_ERR(smmu->base))
1942 return PTR_ERR(smmu->base);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001943 smmu->size = resource_size(res);
Will Deacon45ae7cf2013-06-24 18:31:25 +01001944
1945 if (of_property_read_u32(dev->of_node, "#global-interrupts",
1946 &smmu->num_global_irqs)) {
1947 dev_err(dev, "missing #global-interrupts property\n");
1948 return -ENODEV;
1949 }
1950
1951 num_irqs = 0;
1952 while ((res = platform_get_resource(pdev, IORESOURCE_IRQ, num_irqs))) {
1953 num_irqs++;
1954 if (num_irqs > smmu->num_global_irqs)
1955 smmu->num_context_irqs++;
1956 }
1957
Andreas Herrmann44a08de2013-10-01 13:39:07 +01001958 if (!smmu->num_context_irqs) {
1959 dev_err(dev, "found %d interrupts but expected at least %d\n",
1960 num_irqs, smmu->num_global_irqs + 1);
1961 return -ENODEV;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001962 }
Will Deacon45ae7cf2013-06-24 18:31:25 +01001963
1964 smmu->irqs = devm_kzalloc(dev, sizeof(*smmu->irqs) * num_irqs,
1965 GFP_KERNEL);
1966 if (!smmu->irqs) {
1967 dev_err(dev, "failed to allocate %d irqs\n", num_irqs);
1968 return -ENOMEM;
1969 }
1970
1971 for (i = 0; i < num_irqs; ++i) {
1972 int irq = platform_get_irq(pdev, i);
Mitchel Humpherys29073202014-07-08 09:52:18 -07001973
Will Deacon45ae7cf2013-06-24 18:31:25 +01001974 if (irq < 0) {
1975 dev_err(dev, "failed to get irq index %d\n", i);
1976 return -ENODEV;
1977 }
1978 smmu->irqs[i] = irq;
1979 }
1980
Olav Haugan3c8766d2014-08-22 17:12:32 -07001981 err = arm_smmu_device_cfg_probe(smmu);
1982 if (err)
1983 return err;
1984
Andreas Herrmann3a5df8f2014-01-30 18:18:04 +00001985 parse_driver_options(smmu);
1986
Robin Murphyb7862e32016-04-13 18:13:03 +01001987 if (smmu->version == ARM_SMMU_V2 &&
Will Deacon45ae7cf2013-06-24 18:31:25 +01001988 smmu->num_context_banks != smmu->num_context_irqs) {
1989 dev_err(dev,
1990 "found only %d context interrupt(s) but %d required\n",
1991 smmu->num_context_irqs, smmu->num_context_banks);
Robin Murphyf80cd882016-09-14 15:21:39 +01001992 return -ENODEV;
Will Deacon45ae7cf2013-06-24 18:31:25 +01001993 }
1994
Will Deacon45ae7cf2013-06-24 18:31:25 +01001995 for (i = 0; i < smmu->num_global_irqs; ++i) {
Peng Fanbee14002016-07-04 17:38:22 +08001996 err = devm_request_irq(smmu->dev, smmu->irqs[i],
1997 arm_smmu_global_fault,
1998 IRQF_SHARED,
1999 "arm-smmu global fault",
2000 smmu);
Will Deacon45ae7cf2013-06-24 18:31:25 +01002001 if (err) {
2002 dev_err(dev, "failed to request global IRQ %d (%u)\n",
2003 i, smmu->irqs[i]);
Robin Murphyf80cd882016-09-14 15:21:39 +01002004 return err;
Will Deacon45ae7cf2013-06-24 18:31:25 +01002005 }
2006 }
2007
Robin Murphyadfec2e2016-09-12 17:13:55 +01002008 of_iommu_set_ops(dev->of_node, &arm_smmu_ops);
Robin Murphyd6fc5d92016-09-12 17:13:52 +01002009 platform_set_drvdata(pdev, smmu);
Will Deaconfd90cec2013-08-21 13:56:34 +01002010 arm_smmu_device_reset(smmu);
Robin Murphy021bb842016-09-14 15:26:46 +01002011
2012 /* Oh, for a proper bus abstraction */
2013 if (!iommu_present(&platform_bus_type))
2014 bus_set_iommu(&platform_bus_type, &arm_smmu_ops);
2015#ifdef CONFIG_ARM_AMBA
2016 if (!iommu_present(&amba_bustype))
2017 bus_set_iommu(&amba_bustype, &arm_smmu_ops);
2018#endif
2019#ifdef CONFIG_PCI
2020 if (!iommu_present(&pci_bus_type)) {
2021 pci_request_acs();
2022 bus_set_iommu(&pci_bus_type, &arm_smmu_ops);
2023 }
2024#endif
Will Deacon45ae7cf2013-06-24 18:31:25 +01002025 return 0;
Will Deacon45ae7cf2013-06-24 18:31:25 +01002026}
2027
2028static int arm_smmu_device_remove(struct platform_device *pdev)
2029{
Robin Murphyd6fc5d92016-09-12 17:13:52 +01002030 struct arm_smmu_device *smmu = platform_get_drvdata(pdev);
Will Deacon45ae7cf2013-06-24 18:31:25 +01002031
2032 if (!smmu)
2033 return -ENODEV;
2034
Will Deaconecfadb62013-07-31 19:21:28 +01002035 if (!bitmap_empty(smmu->context_map, ARM_SMMU_MAX_CBS))
Robin Murphyd6fc5d92016-09-12 17:13:52 +01002036 dev_err(&pdev->dev, "removing device with active domains!\n");
Will Deacon45ae7cf2013-06-24 18:31:25 +01002037
Will Deacon45ae7cf2013-06-24 18:31:25 +01002038 /* Turn the thing off */
Mitchel Humpherys29073202014-07-08 09:52:18 -07002039 writel(sCR0_CLIENTPD, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0);
Will Deacon45ae7cf2013-06-24 18:31:25 +01002040 return 0;
2041}
2042
Will Deacon45ae7cf2013-06-24 18:31:25 +01002043static struct platform_driver arm_smmu_driver = {
2044 .driver = {
Will Deacon45ae7cf2013-06-24 18:31:25 +01002045 .name = "arm-smmu",
2046 .of_match_table = of_match_ptr(arm_smmu_of_match),
2047 },
2048 .probe = arm_smmu_device_dt_probe,
2049 .remove = arm_smmu_device_remove,
2050};
2051
2052static int __init arm_smmu_init(void)
2053{
Robin Murphy021bb842016-09-14 15:26:46 +01002054 static bool registered;
2055 int ret = 0;
Will Deacon45ae7cf2013-06-24 18:31:25 +01002056
Robin Murphy021bb842016-09-14 15:26:46 +01002057 if (!registered) {
2058 ret = platform_driver_register(&arm_smmu_driver);
2059 registered = !ret;
Wei Chen112c8982016-06-13 17:20:17 +08002060 }
Robin Murphy021bb842016-09-14 15:26:46 +01002061 return ret;
Will Deacon45ae7cf2013-06-24 18:31:25 +01002062}
2063
2064static void __exit arm_smmu_exit(void)
2065{
2066 return platform_driver_unregister(&arm_smmu_driver);
2067}
2068
Andreas Herrmannb1950b22013-10-01 13:39:05 +01002069subsys_initcall(arm_smmu_init);
Will Deacon45ae7cf2013-06-24 18:31:25 +01002070module_exit(arm_smmu_exit);
2071
Robin Murphy021bb842016-09-14 15:26:46 +01002072static int __init arm_smmu_of_init(struct device_node *np)
2073{
2074 int ret = arm_smmu_init();
2075
2076 if (ret)
2077 return ret;
2078
2079 if (!of_platform_device_create(np, NULL, platform_bus_type.dev_root))
2080 return -ENODEV;
2081
2082 return 0;
2083}
2084IOMMU_OF_DECLARE(arm_smmuv1, "arm,smmu-v1", arm_smmu_of_init);
2085IOMMU_OF_DECLARE(arm_smmuv2, "arm,smmu-v2", arm_smmu_of_init);
2086IOMMU_OF_DECLARE(arm_mmu400, "arm,mmu-400", arm_smmu_of_init);
2087IOMMU_OF_DECLARE(arm_mmu401, "arm,mmu-401", arm_smmu_of_init);
2088IOMMU_OF_DECLARE(arm_mmu500, "arm,mmu-500", arm_smmu_of_init);
2089IOMMU_OF_DECLARE(cavium_smmuv2, "cavium,smmu-v2", arm_smmu_of_init);
2090
Will Deacon45ae7cf2013-06-24 18:31:25 +01002091MODULE_DESCRIPTION("IOMMU API for ARM architected SMMU implementations");
2092MODULE_AUTHOR("Will Deacon <will.deacon@arm.com>");
2093MODULE_LICENSE("GPL v2");