blob: e186ee1e63f6c85261f96844a594080e719c2e07 [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Jamie Iles1b8873a2010-02-02 20:25:44 +010015#include <linux/kernel.h>
Will Deacon49c006b2010-04-29 17:13:24 +010016#include <linux/platform_device.h>
Jon Hunter7be29582012-05-31 13:05:20 -050017#include <linux/pm_runtime.h>
Will Deacon5505b202012-07-29 13:09:14 +010018#include <linux/uaccess.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010019
Jamie Iles1b8873a2010-02-02 20:25:44 +010020#include <asm/irq_regs.h>
21#include <asm/pmu.h>
22#include <asm/stacktrace.h>
23
Jamie Iles1b8873a2010-02-02 20:25:44 +010024static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010025armpmu_map_cache_event(const unsigned (*cache_map)
26 [PERF_COUNT_HW_CACHE_MAX]
27 [PERF_COUNT_HW_CACHE_OP_MAX]
28 [PERF_COUNT_HW_CACHE_RESULT_MAX],
29 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010030{
31 unsigned int cache_type, cache_op, cache_result, ret;
32
33 cache_type = (config >> 0) & 0xff;
34 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
35 return -EINVAL;
36
37 cache_op = (config >> 8) & 0xff;
38 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
39 return -EINVAL;
40
41 cache_result = (config >> 16) & 0xff;
42 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
43 return -EINVAL;
44
Mark Rutlande1f431b2011-04-28 15:47:10 +010045 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +010046
47 if (ret == CACHE_OP_UNSUPPORTED)
48 return -ENOENT;
49
50 return ret;
51}
52
53static int
Will Deacon6dbc0022012-07-29 12:36:28 +010054armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000055{
Stephen Boydd9f96632013-08-08 18:41:59 +010056 int mapping;
57
58 if (config >= PERF_COUNT_HW_MAX)
59 return -EINVAL;
60
61 mapping = (*event_map)[config];
Mark Rutlande1f431b2011-04-28 15:47:10 +010062 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +000063}
64
65static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010066armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000067{
Mark Rutlande1f431b2011-04-28 15:47:10 +010068 return (int)(config & raw_event_mask);
69}
70
Will Deacon6dbc0022012-07-29 12:36:28 +010071int
72armpmu_map_event(struct perf_event *event,
73 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
74 const unsigned (*cache_map)
75 [PERF_COUNT_HW_CACHE_MAX]
76 [PERF_COUNT_HW_CACHE_OP_MAX]
77 [PERF_COUNT_HW_CACHE_RESULT_MAX],
78 u32 raw_event_mask)
Mark Rutlande1f431b2011-04-28 15:47:10 +010079{
80 u64 config = event->attr.config;
81
82 switch (event->attr.type) {
83 case PERF_TYPE_HARDWARE:
Will Deacon6dbc0022012-07-29 12:36:28 +010084 return armpmu_map_hw_event(event_map, config);
Mark Rutlande1f431b2011-04-28 15:47:10 +010085 case PERF_TYPE_HW_CACHE:
86 return armpmu_map_cache_event(cache_map, config);
87 case PERF_TYPE_RAW:
88 return armpmu_map_raw_event(raw_event_mask, config);
89 }
90
91 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +000092}
93
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +010094int armpmu_event_set_period(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +010095{
Mark Rutland8a16b342011-04-28 16:27:54 +010096 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +010097 struct hw_perf_event *hwc = &event->hw;
Peter Zijlstrae7850592010-05-21 14:43:08 +020098 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +010099 s64 period = hwc->sample_period;
100 int ret = 0;
101
Will Deacon3581fe02012-10-17 12:01:34 +0100102 /* The period may have been changed by PERF_EVENT_IOC_PERIOD */
103 if (unlikely(period != hwc->last_period))
104 left = period - (hwc->last_period - left);
105
Jamie Iles1b8873a2010-02-02 20:25:44 +0100106 if (unlikely(left <= -period)) {
107 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200108 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100109 hwc->last_period = period;
110 ret = 1;
111 }
112
113 if (unlikely(left <= 0)) {
114 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200115 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100116 hwc->last_period = period;
117 ret = 1;
118 }
119
120 if (left > (s64)armpmu->max_period)
121 left = armpmu->max_period;
122
Peter Zijlstrae7850592010-05-21 14:43:08 +0200123 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100124
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100125 armpmu->write_counter(event, (u64)(-left) & 0xffffffff);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100126
127 perf_event_update_userpage(event);
128
129 return ret;
130}
131
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100132u64 armpmu_event_update(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100133{
Mark Rutland8a16b342011-04-28 16:27:54 +0100134 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100135 struct hw_perf_event *hwc = &event->hw;
Will Deacona7378232011-03-25 17:12:37 +0100136 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100137
138again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200139 prev_raw_count = local64_read(&hwc->prev_count);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100140 new_raw_count = armpmu->read_counter(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100141
Peter Zijlstrae7850592010-05-21 14:43:08 +0200142 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100143 new_raw_count) != prev_raw_count)
144 goto again;
145
Will Deacon57273472012-03-06 17:33:17 +0100146 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100147
Peter Zijlstrae7850592010-05-21 14:43:08 +0200148 local64_add(delta, &event->count);
149 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100150
151 return new_raw_count;
152}
153
154static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100155armpmu_read(struct perf_event *event)
156{
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100157 armpmu_event_update(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100158}
159
160static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200161armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100162{
Mark Rutland8a16b342011-04-28 16:27:54 +0100163 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100164 struct hw_perf_event *hwc = &event->hw;
165
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200166 /*
167 * ARM pmu always has to update the counter, so ignore
168 * PERF_EF_UPDATE, see comments in armpmu_start().
169 */
170 if (!(hwc->state & PERF_HES_STOPPED)) {
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100171 armpmu->disable(event);
172 armpmu_event_update(event);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200173 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
174 }
175}
176
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100177static void armpmu_start(struct perf_event *event, int flags)
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200178{
Mark Rutland8a16b342011-04-28 16:27:54 +0100179 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200180 struct hw_perf_event *hwc = &event->hw;
181
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200182 /*
183 * ARM pmu always has to reprogram the period, so ignore
184 * PERF_EF_RELOAD, see the comment below.
185 */
186 if (flags & PERF_EF_RELOAD)
187 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
188
189 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100190 /*
191 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200192 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100193 * may have been left counting. If we don't do this step then we may
194 * get an interrupt too soon or *way* too late if the overflow has
195 * happened since disabling.
196 */
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100197 armpmu_event_set_period(event);
198 armpmu->enable(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100199}
200
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200201static void
202armpmu_del(struct perf_event *event, int flags)
203{
Mark Rutland8a16b342011-04-28 16:27:54 +0100204 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100205 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200206 struct hw_perf_event *hwc = &event->hw;
207 int idx = hwc->idx;
208
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200209 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100210 hw_events->events[idx] = NULL;
211 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200212
213 perf_event_update_userpage(event);
214}
215
Jamie Iles1b8873a2010-02-02 20:25:44 +0100216static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200217armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100218{
Mark Rutland8a16b342011-04-28 16:27:54 +0100219 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100220 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100221 struct hw_perf_event *hwc = &event->hw;
222 int idx;
223 int err = 0;
224
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200225 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200226
Jamie Iles1b8873a2010-02-02 20:25:44 +0100227 /* If we don't have a space for the counter then finish early. */
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100228 idx = armpmu->get_event_idx(hw_events, event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100229 if (idx < 0) {
230 err = idx;
231 goto out;
232 }
233
234 /*
235 * If there is an event in the counter we are going to use then make
236 * sure it is disabled.
237 */
238 event->hw.idx = idx;
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100239 armpmu->disable(event);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100240 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100241
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200242 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
243 if (flags & PERF_EF_START)
244 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100245
246 /* Propagate our changes to the userspace mapping. */
247 perf_event_update_userpage(event);
248
249out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200250 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100251 return err;
252}
253
Jamie Iles1b8873a2010-02-02 20:25:44 +0100254static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100255validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100256 struct perf_event *event)
257{
Mark Rutland8a16b342011-04-28 16:27:54 +0100258 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100259 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100260
Will Deaconc95eb312013-08-07 23:39:41 +0100261 if (is_software_event(event))
262 return 1;
263
Will Deaconcb2d8b32013-04-12 19:04:19 +0100264 if (event->pmu != leader_pmu || event->state < PERF_EVENT_STATE_OFF)
265 return 1;
266
267 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
Will Deacon65b47112010-09-02 09:32:08 +0100268 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100269
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100270 return armpmu->get_event_idx(hw_events, event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100271}
272
273static int
274validate_group(struct perf_event *event)
275{
276 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100277 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000278 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100279
Will Deaconbce34d12011-11-17 15:05:14 +0000280 /*
281 * Initialise the fake PMU. We only need to populate the
282 * used_mask for the purposes of validation.
283 */
284 memset(fake_used_mask, 0, sizeof(fake_used_mask));
285 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100286
287 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100288 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100289
290 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
291 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100292 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100293 }
294
295 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100296 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100297
298 return 0;
299}
300
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100301static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530302{
Mark Rutland8a16b342011-04-28 16:27:54 +0100303 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100304 struct platform_device *plat_device = armpmu->plat_device;
305 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530306
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100307 if (plat && plat->handle_irq)
308 return plat->handle_irq(irq, dev, armpmu->handle_irq);
309 else
310 return armpmu->handle_irq(irq, dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530311}
312
Will Deacon0b390e22011-07-27 15:18:59 +0100313static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100314armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100315{
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100316 armpmu->free_irq(armpmu);
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100317 pm_runtime_put_sync(&armpmu->plat_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100318}
319
Jamie Iles1b8873a2010-02-02 20:25:44 +0100320static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100321armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100322{
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100323 int err;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100324 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100325
Will Deacone5a21322011-11-22 18:01:46 +0000326 if (!pmu_device)
327 return -ENODEV;
328
Jon Hunter7be29582012-05-31 13:05:20 -0500329 pm_runtime_get_sync(&pmu_device->dev);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100330 err = armpmu->request_irq(armpmu, armpmu_dispatch_irq);
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100331 if (err) {
332 armpmu_release_hardware(armpmu);
333 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100334 }
335
Will Deacon0b390e22011-07-27 15:18:59 +0100336 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100337}
338
Jamie Iles1b8873a2010-02-02 20:25:44 +0100339static void
340hw_perf_event_destroy(struct perf_event *event)
341{
Mark Rutland8a16b342011-04-28 16:27:54 +0100342 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100343 atomic_t *active_events = &armpmu->active_events;
344 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
345
346 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100347 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100348 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100349 }
350}
351
352static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100353event_requires_mode_exclusion(struct perf_event_attr *attr)
354{
355 return attr->exclude_idle || attr->exclude_user ||
356 attr->exclude_kernel || attr->exclude_hv;
357}
358
359static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100360__hw_perf_event_init(struct perf_event *event)
361{
Mark Rutland8a16b342011-04-28 16:27:54 +0100362 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100363 struct hw_perf_event *hwc = &event->hw;
Mark Rutland9dcbf462013-01-18 16:10:06 +0000364 int mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100365
Mark Rutlande1f431b2011-04-28 15:47:10 +0100366 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100367
368 if (mapping < 0) {
369 pr_debug("event %x:%llx not supported\n", event->attr.type,
370 event->attr.config);
371 return mapping;
372 }
373
374 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100375 * We don't assign an index until we actually place the event onto
376 * hardware. Use -1 to signify that we haven't decided where to put it
377 * yet. For SMP systems, each core has it's own PMU so we can't do any
378 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100379 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100380 hwc->idx = -1;
381 hwc->config_base = 0;
382 hwc->config = 0;
383 hwc->event_base = 0;
384
385 /*
386 * Check whether we need to exclude the counter from certain modes.
387 */
388 if ((!armpmu->set_event_filter ||
389 armpmu->set_event_filter(hwc, &event->attr)) &&
390 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100391 pr_debug("ARM performance counters do not support "
392 "mode exclusion\n");
Will Deaconfdeb8e32012-07-04 18:15:42 +0100393 return -EOPNOTSUPP;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100394 }
395
396 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100397 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100398 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100399 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100400
401 if (!hwc->sample_period) {
Will Deacon57273472012-03-06 17:33:17 +0100402 /*
403 * For non-sampling runs, limit the sample_period to half
404 * of the counter width. That way, the new counter value
405 * is far less likely to overtake the previous one unless
406 * you have some serious IRQ latency issues.
407 */
408 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100409 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200410 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100411 }
412
Jamie Iles1b8873a2010-02-02 20:25:44 +0100413 if (event->group_leader != event) {
Chen Gange595ede2013-02-28 17:51:29 +0100414 if (validate_group(event) != 0)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100415 return -EINVAL;
416 }
417
Mark Rutland9dcbf462013-01-18 16:10:06 +0000418 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100419}
420
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200421static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100422{
Mark Rutland8a16b342011-04-28 16:27:54 +0100423 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100424 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100425 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100426
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100427 /* does not support taken branch sampling */
428 if (has_branch_stack(event))
429 return -EOPNOTSUPP;
430
Mark Rutlande1f431b2011-04-28 15:47:10 +0100431 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200432 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200433
Jamie Iles1b8873a2010-02-02 20:25:44 +0100434 event->destroy = hw_perf_event_destroy;
435
Mark Rutland03b78982011-04-27 11:20:11 +0100436 if (!atomic_inc_not_zero(active_events)) {
437 mutex_lock(&armpmu->reserve_mutex);
438 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100439 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100440
441 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100442 atomic_inc(active_events);
443 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100444 }
445
446 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200447 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100448
449 err = __hw_perf_event_init(event);
450 if (err)
451 hw_perf_event_destroy(event);
452
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200453 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100454}
455
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200456static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100457{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100458 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100459 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100460 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100461
Will Deaconf4f38432011-07-01 14:38:12 +0100462 if (enabled)
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100463 armpmu->start(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100464}
465
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200466static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100467{
Mark Rutland8a16b342011-04-28 16:27:54 +0100468 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100469 armpmu->stop(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100470}
471
Jon Hunter7be29582012-05-31 13:05:20 -0500472#ifdef CONFIG_PM_RUNTIME
473static int armpmu_runtime_resume(struct device *dev)
474{
475 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
476
477 if (plat && plat->runtime_resume)
478 return plat->runtime_resume(dev);
479
480 return 0;
481}
482
483static int armpmu_runtime_suspend(struct device *dev)
484{
485 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
486
487 if (plat && plat->runtime_suspend)
488 return plat->runtime_suspend(dev);
489
490 return 0;
491}
492#endif
493
Will Deacon6dbc0022012-07-29 12:36:28 +0100494const struct dev_pm_ops armpmu_dev_pm_ops = {
495 SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
496};
497
Stephen Boyd44d6b1f2013-03-05 03:54:06 +0100498static void armpmu_init(struct arm_pmu *armpmu)
Mark Rutland03b78982011-04-27 11:20:11 +0100499{
500 atomic_set(&armpmu->active_events, 0);
501 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100502
503 armpmu->pmu = (struct pmu) {
504 .pmu_enable = armpmu_enable,
505 .pmu_disable = armpmu_disable,
506 .event_init = armpmu_event_init,
507 .add = armpmu_add,
508 .del = armpmu_del,
509 .start = armpmu_start,
510 .stop = armpmu_stop,
511 .read = armpmu_read,
512 };
513}
514
Will Deacon03052302012-09-21 14:23:47 +0100515int armpmu_register(struct arm_pmu *armpmu, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100516{
517 armpmu_init(armpmu);
Jon Hunter2ac29a12012-10-25 21:23:18 +0100518 pm_runtime_enable(&armpmu->plat_device->dev);
Will Deacon04236f92012-07-28 17:42:22 +0100519 pr_info("enabled with %s PMU driver, %d counters available\n",
520 armpmu->name, armpmu->num_events);
Will Deacon03052302012-09-21 14:23:47 +0100521 return perf_pmu_register(&armpmu->pmu, armpmu->name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100522}
523
Jamie Iles1b8873a2010-02-02 20:25:44 +0100524/*
525 * Callchain handling code.
526 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100527
528/*
529 * The registers we're interested in are at the end of the variable
530 * length saved register structure. The fp points at the end of this
531 * structure so the address of this struct is:
532 * (struct frame_tail *)(xxx->fp)-1
533 *
534 * This code has been adapted from the ARM OProfile support.
535 */
536struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100537 struct frame_tail __user *fp;
538 unsigned long sp;
539 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100540} __attribute__((packed));
541
542/*
543 * Get the return address for a single stackframe and return a pointer to the
544 * next frame tail.
545 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100546static struct frame_tail __user *
547user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100548 struct perf_callchain_entry *entry)
549{
550 struct frame_tail buftail;
551
552 /* Also check accessibility of one struct frame_tail beyond */
553 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
554 return NULL;
555 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
556 return NULL;
557
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200558 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100559
560 /*
561 * Frame pointers should strictly progress back up the stack
562 * (towards higher addresses).
563 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100564 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100565 return NULL;
566
567 return buftail.fp - 1;
568}
569
Frederic Weisbecker56962b4442010-06-30 23:03:51 +0200570void
571perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100572{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100573 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100574
Marc Zyngiere50c5412012-09-13 16:40:46 +0100575 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
576 /* We don't support guest os callchain now */
577 return;
578 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100579
Jed Davisc5f927a2013-06-20 10:16:29 +0100580 perf_callchain_store(entry, regs->ARM_pc);
Will Deacon4d6b7a72010-11-30 18:15:53 +0100581 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100582
Sonny Rao860ad782011-04-18 22:12:59 +0100583 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
584 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100585 tail = user_backtrace(tail, entry);
586}
587
588/*
589 * Gets called by walk_stackframe() for every stackframe. This will be called
590 * whist unwinding the stackframe and is like a subroutine return so we use
591 * the PC.
592 */
593static int
594callchain_trace(struct stackframe *fr,
595 void *data)
596{
597 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200598 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100599 return 0;
600}
601
Frederic Weisbecker56962b4442010-06-30 23:03:51 +0200602void
603perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100604{
605 struct stackframe fr;
606
Marc Zyngiere50c5412012-09-13 16:40:46 +0100607 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
608 /* We don't support guest os callchain now */
609 return;
610 }
611
Jamie Iles1b8873a2010-02-02 20:25:44 +0100612 fr.fp = regs->ARM_fp;
613 fr.sp = regs->ARM_sp;
614 fr.lr = regs->ARM_lr;
615 fr.pc = regs->ARM_pc;
616 walk_stackframe(&fr, callchain_trace, entry);
617}
Marc Zyngiere50c5412012-09-13 16:40:46 +0100618
619unsigned long perf_instruction_pointer(struct pt_regs *regs)
620{
621 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
622 return perf_guest_cbs->get_guest_ip();
623
624 return instruction_pointer(regs);
625}
626
627unsigned long perf_misc_flags(struct pt_regs *regs)
628{
629 int misc = 0;
630
631 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
632 if (perf_guest_cbs->is_user_mode())
633 misc |= PERF_RECORD_MISC_GUEST_USER;
634 else
635 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
636 } else {
637 if (user_mode(regs))
638 misc |= PERF_RECORD_MISC_USER;
639 else
640 misc |= PERF_RECORD_MISC_KERNEL;
641 }
642
643 return misc;
644}