blob: a23c42abc6947d29bae28b4399d570e288447862 [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Mark Rutland7325eae2011-08-23 11:59:49 +010015#include <linux/bitmap.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010016#include <linux/interrupt.h>
17#include <linux/kernel.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040018#include <linux/export.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010019#include <linux/perf_event.h>
Will Deacon49c006b2010-04-29 17:13:24 +010020#include <linux/platform_device.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010021#include <linux/spinlock.h>
22#include <linux/uaccess.h>
23
24#include <asm/cputype.h>
25#include <asm/irq.h>
26#include <asm/irq_regs.h>
27#include <asm/pmu.h>
28#include <asm/stacktrace.h>
29
Jamie Iles1b8873a2010-02-02 20:25:44 +010030/*
Will Deaconecf5a892011-07-19 22:43:28 +010031 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
Jamie Iles1b8873a2010-02-02 20:25:44 +010032 * another platform that supports more, we need to increase this to be the
33 * largest of all platforms.
Jean PIHET796d1292010-01-26 18:51:05 +010034 *
35 * ARMv7 supports up to 32 events:
36 * cycle counter CCNT + 31 events counters CNT0..30.
37 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
Jamie Iles1b8873a2010-02-02 20:25:44 +010038 */
Will Deaconecf5a892011-07-19 22:43:28 +010039#define ARMPMU_MAX_HWEVENTS 32
Jamie Iles1b8873a2010-02-02 20:25:44 +010040
Mark Rutland3fc2c832011-06-24 11:30:59 +010041static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events);
42static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask);
Mark Rutland8be3f9a2011-05-17 11:20:11 +010043static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events);
Will Deacon181193f2010-04-30 11:32:44 +010044
Mark Rutland8a16b342011-04-28 16:27:54 +010045#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
46
Jamie Iles1b8873a2010-02-02 20:25:44 +010047/* Set at runtime when we know what CPU type we are. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +010048static struct arm_pmu *cpu_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +010049
Will Deacon181193f2010-04-30 11:32:44 +010050enum arm_perf_pmu_ids
51armpmu_get_pmu_id(void)
52{
53 int id = -ENODEV;
54
Mark Rutland8be3f9a2011-05-17 11:20:11 +010055 if (cpu_pmu != NULL)
56 id = cpu_pmu->id;
Will Deacon181193f2010-04-30 11:32:44 +010057
58 return id;
59}
60EXPORT_SYMBOL_GPL(armpmu_get_pmu_id);
61
Will Deaconfeb45d02011-11-14 10:33:05 +000062int perf_num_counters(void)
Will Deacon929f5192010-04-30 11:34:26 +010063{
64 int max_events = 0;
65
Mark Rutland8be3f9a2011-05-17 11:20:11 +010066 if (cpu_pmu != NULL)
67 max_events = cpu_pmu->num_events;
Will Deacon929f5192010-04-30 11:34:26 +010068
69 return max_events;
70}
Matt Fleming3bf101b2010-09-27 20:22:24 +010071EXPORT_SYMBOL_GPL(perf_num_counters);
72
Jamie Iles1b8873a2010-02-02 20:25:44 +010073#define HW_OP_UNSUPPORTED 0xFFFF
74
75#define C(_x) \
76 PERF_COUNT_HW_CACHE_##_x
77
78#define CACHE_OP_UNSUPPORTED 0xFFFF
79
Jamie Iles1b8873a2010-02-02 20:25:44 +010080static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010081armpmu_map_cache_event(const unsigned (*cache_map)
82 [PERF_COUNT_HW_CACHE_MAX]
83 [PERF_COUNT_HW_CACHE_OP_MAX]
84 [PERF_COUNT_HW_CACHE_RESULT_MAX],
85 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010086{
87 unsigned int cache_type, cache_op, cache_result, ret;
88
89 cache_type = (config >> 0) & 0xff;
90 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
91 return -EINVAL;
92
93 cache_op = (config >> 8) & 0xff;
94 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
95 return -EINVAL;
96
97 cache_result = (config >> 16) & 0xff;
98 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
99 return -EINVAL;
100
Mark Rutlande1f431b2011-04-28 15:47:10 +0100101 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +0100102
103 if (ret == CACHE_OP_UNSUPPORTED)
104 return -ENOENT;
105
106 return ret;
107}
108
109static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100110armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000111{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100112 int mapping = (*event_map)[config];
113 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +0000114}
115
116static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100117armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000118{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100119 return (int)(config & raw_event_mask);
120}
121
122static int map_cpu_event(struct perf_event *event,
123 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
124 const unsigned (*cache_map)
125 [PERF_COUNT_HW_CACHE_MAX]
126 [PERF_COUNT_HW_CACHE_OP_MAX]
127 [PERF_COUNT_HW_CACHE_RESULT_MAX],
128 u32 raw_event_mask)
129{
130 u64 config = event->attr.config;
131
132 switch (event->attr.type) {
133 case PERF_TYPE_HARDWARE:
134 return armpmu_map_event(event_map, config);
135 case PERF_TYPE_HW_CACHE:
136 return armpmu_map_cache_event(cache_map, config);
137 case PERF_TYPE_RAW:
138 return armpmu_map_raw_event(raw_event_mask, config);
139 }
140
141 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000142}
143
Mark Rutland0ce47082011-05-19 10:07:57 +0100144int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100145armpmu_event_set_period(struct perf_event *event,
146 struct hw_perf_event *hwc,
147 int idx)
148{
Mark Rutland8a16b342011-04-28 16:27:54 +0100149 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +0200150 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100151 s64 period = hwc->sample_period;
152 int ret = 0;
153
154 if (unlikely(left <= -period)) {
155 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200156 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100157 hwc->last_period = period;
158 ret = 1;
159 }
160
161 if (unlikely(left <= 0)) {
162 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200163 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100164 hwc->last_period = period;
165 ret = 1;
166 }
167
168 if (left > (s64)armpmu->max_period)
169 left = armpmu->max_period;
170
Peter Zijlstrae7850592010-05-21 14:43:08 +0200171 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100172
173 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
174
175 perf_event_update_userpage(event);
176
177 return ret;
178}
179
Mark Rutland0ce47082011-05-19 10:07:57 +0100180u64
Jamie Iles1b8873a2010-02-02 20:25:44 +0100181armpmu_event_update(struct perf_event *event,
182 struct hw_perf_event *hwc,
Will Deacona7378232011-03-25 17:12:37 +0100183 int idx, int overflow)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100184{
Mark Rutland8a16b342011-04-28 16:27:54 +0100185 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100186 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100187
188again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200189 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100190 new_raw_count = armpmu->read_counter(idx);
191
Peter Zijlstrae7850592010-05-21 14:43:08 +0200192 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100193 new_raw_count) != prev_raw_count)
194 goto again;
195
Will Deacona7378232011-03-25 17:12:37 +0100196 new_raw_count &= armpmu->max_period;
197 prev_raw_count &= armpmu->max_period;
198
199 if (overflow)
Will Deacon67597882011-04-05 14:01:24 +0100200 delta = armpmu->max_period - prev_raw_count + new_raw_count + 1;
Will Deacona7378232011-03-25 17:12:37 +0100201 else
202 delta = new_raw_count - prev_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100203
Peter Zijlstrae7850592010-05-21 14:43:08 +0200204 local64_add(delta, &event->count);
205 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100206
207 return new_raw_count;
208}
209
210static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100211armpmu_read(struct perf_event *event)
212{
213 struct hw_perf_event *hwc = &event->hw;
214
215 /* Don't read disabled counters! */
216 if (hwc->idx < 0)
217 return;
218
Will Deacona7378232011-03-25 17:12:37 +0100219 armpmu_event_update(event, hwc, hwc->idx, 0);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100220}
221
222static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200223armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100224{
Mark Rutland8a16b342011-04-28 16:27:54 +0100225 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100226 struct hw_perf_event *hwc = &event->hw;
227
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200228 /*
229 * ARM pmu always has to update the counter, so ignore
230 * PERF_EF_UPDATE, see comments in armpmu_start().
231 */
232 if (!(hwc->state & PERF_HES_STOPPED)) {
233 armpmu->disable(hwc, hwc->idx);
234 barrier(); /* why? */
Will Deacona7378232011-03-25 17:12:37 +0100235 armpmu_event_update(event, hwc, hwc->idx, 0);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200236 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
237 }
238}
239
240static void
241armpmu_start(struct perf_event *event, int flags)
242{
Mark Rutland8a16b342011-04-28 16:27:54 +0100243 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200244 struct hw_perf_event *hwc = &event->hw;
245
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200246 /*
247 * ARM pmu always has to reprogram the period, so ignore
248 * PERF_EF_RELOAD, see the comment below.
249 */
250 if (flags & PERF_EF_RELOAD)
251 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
252
253 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100254 /*
255 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200256 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100257 * may have been left counting. If we don't do this step then we may
258 * get an interrupt too soon or *way* too late if the overflow has
259 * happened since disabling.
260 */
261 armpmu_event_set_period(event, hwc, hwc->idx);
262 armpmu->enable(hwc, hwc->idx);
263}
264
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200265static void
266armpmu_del(struct perf_event *event, int flags)
267{
Mark Rutland8a16b342011-04-28 16:27:54 +0100268 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100269 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200270 struct hw_perf_event *hwc = &event->hw;
271 int idx = hwc->idx;
272
273 WARN_ON(idx < 0);
274
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200275 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100276 hw_events->events[idx] = NULL;
277 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200278
279 perf_event_update_userpage(event);
280}
281
Jamie Iles1b8873a2010-02-02 20:25:44 +0100282static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200283armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100284{
Mark Rutland8a16b342011-04-28 16:27:54 +0100285 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100286 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100287 struct hw_perf_event *hwc = &event->hw;
288 int idx;
289 int err = 0;
290
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200291 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200292
Jamie Iles1b8873a2010-02-02 20:25:44 +0100293 /* If we don't have a space for the counter then finish early. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100294 idx = armpmu->get_event_idx(hw_events, hwc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100295 if (idx < 0) {
296 err = idx;
297 goto out;
298 }
299
300 /*
301 * If there is an event in the counter we are going to use then make
302 * sure it is disabled.
303 */
304 event->hw.idx = idx;
305 armpmu->disable(hwc, idx);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100306 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100307
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200308 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
309 if (flags & PERF_EF_START)
310 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100311
312 /* Propagate our changes to the userspace mapping. */
313 perf_event_update_userpage(event);
314
315out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200316 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100317 return err;
318}
319
Jamie Iles1b8873a2010-02-02 20:25:44 +0100320static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100321validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100322 struct perf_event *event)
323{
Mark Rutland8a16b342011-04-28 16:27:54 +0100324 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100325 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100326 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100327
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100328 if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
Will Deacon65b47112010-09-02 09:32:08 +0100329 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100330
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100331 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100332}
333
334static int
335validate_group(struct perf_event *event)
336{
337 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100338 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000339 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100340
Will Deaconbce34d12011-11-17 15:05:14 +0000341 /*
342 * Initialise the fake PMU. We only need to populate the
343 * used_mask for the purposes of validation.
344 */
345 memset(fake_used_mask, 0, sizeof(fake_used_mask));
346 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100347
348 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100349 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100350
351 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
352 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100353 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100354 }
355
356 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100357 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100358
359 return 0;
360}
361
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530362static irqreturn_t armpmu_platform_irq(int irq, void *dev)
363{
Mark Rutland8a16b342011-04-28 16:27:54 +0100364 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100365 struct platform_device *plat_device = armpmu->plat_device;
366 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530367
368 return plat->handle_irq(irq, dev, armpmu->handle_irq);
369}
370
Will Deacon0b390e22011-07-27 15:18:59 +0100371static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100372armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100373{
374 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100375 struct platform_device *pmu_device = armpmu->plat_device;
Ming Leie0516a62011-03-02 15:00:08 +0800376 struct arm_pmu_platdata *plat =
377 dev_get_platdata(&pmu_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100378
379 irqs = min(pmu_device->num_resources, num_possible_cpus());
380
381 for (i = 0; i < irqs; ++i) {
382 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
383 continue;
384 irq = platform_get_irq(pmu_device, i);
Ming Leie0516a62011-03-02 15:00:08 +0800385 if (irq >= 0) {
386 if (plat && plat->disable_irq)
387 plat->disable_irq(irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100388 free_irq(irq, armpmu);
Ming Leie0516a62011-03-02 15:00:08 +0800389 }
Will Deacon0b390e22011-07-27 15:18:59 +0100390 }
391
Mark Rutland7ae18a52011-06-06 10:37:50 +0100392 release_pmu(armpmu->type);
Will Deacon0b390e22011-07-27 15:18:59 +0100393}
394
Jamie Iles1b8873a2010-02-02 20:25:44 +0100395static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100396armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100397{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530398 struct arm_pmu_platdata *plat;
399 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100400 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100401 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100402
Will Deacone5a21322011-11-22 18:01:46 +0000403 if (!pmu_device)
404 return -ENODEV;
405
Mark Rutland7ae18a52011-06-06 10:37:50 +0100406 err = reserve_pmu(armpmu->type);
Will Deaconb0e89592011-07-26 22:10:28 +0100407 if (err) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100408 pr_warning("unable to reserve pmu\n");
Will Deaconb0e89592011-07-26 22:10:28 +0100409 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100410 }
411
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530412 plat = dev_get_platdata(&pmu_device->dev);
413 if (plat && plat->handle_irq)
414 handle_irq = armpmu_platform_irq;
415 else
416 handle_irq = armpmu->handle_irq;
417
Will Deacon0b390e22011-07-27 15:18:59 +0100418 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100419 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100420 pr_err("no irqs for PMUs defined\n");
421 return -ENODEV;
422 }
423
Will Deaconb0e89592011-07-26 22:10:28 +0100424 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100425 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100426 irq = platform_get_irq(pmu_device, i);
427 if (irq < 0)
428 continue;
429
Will Deaconb0e89592011-07-26 22:10:28 +0100430 /*
431 * If we have a single PMU interrupt that we can't shift,
432 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100433 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100434 */
Will Deacon0b390e22011-07-27 15:18:59 +0100435 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
436 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
437 irq, i);
438 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100439 }
440
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530441 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100442 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100443 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100444 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100445 pr_err("unable to request IRQ%d for ARM PMU counters\n",
446 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100447 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100448 return err;
Ming Leie0516a62011-03-02 15:00:08 +0800449 } else if (plat && plat->enable_irq)
450 plat->enable_irq(irq);
Will Deacon0b390e22011-07-27 15:18:59 +0100451
452 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100453 }
454
Will Deacon0b390e22011-07-27 15:18:59 +0100455 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100456}
457
Jamie Iles1b8873a2010-02-02 20:25:44 +0100458static void
459hw_perf_event_destroy(struct perf_event *event)
460{
Mark Rutland8a16b342011-04-28 16:27:54 +0100461 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100462 atomic_t *active_events = &armpmu->active_events;
463 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
464
465 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100466 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100467 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100468 }
469}
470
471static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100472event_requires_mode_exclusion(struct perf_event_attr *attr)
473{
474 return attr->exclude_idle || attr->exclude_user ||
475 attr->exclude_kernel || attr->exclude_hv;
476}
477
478static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100479__hw_perf_event_init(struct perf_event *event)
480{
Mark Rutland8a16b342011-04-28 16:27:54 +0100481 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100482 struct hw_perf_event *hwc = &event->hw;
483 int mapping, err;
484
Mark Rutlande1f431b2011-04-28 15:47:10 +0100485 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100486
487 if (mapping < 0) {
488 pr_debug("event %x:%llx not supported\n", event->attr.type,
489 event->attr.config);
490 return mapping;
491 }
492
493 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100494 * We don't assign an index until we actually place the event onto
495 * hardware. Use -1 to signify that we haven't decided where to put it
496 * yet. For SMP systems, each core has it's own PMU so we can't do any
497 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100498 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100499 hwc->idx = -1;
500 hwc->config_base = 0;
501 hwc->config = 0;
502 hwc->event_base = 0;
503
504 /*
505 * Check whether we need to exclude the counter from certain modes.
506 */
507 if ((!armpmu->set_event_filter ||
508 armpmu->set_event_filter(hwc, &event->attr)) &&
509 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100510 pr_debug("ARM performance counters do not support "
511 "mode exclusion\n");
512 return -EPERM;
513 }
514
515 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100516 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100517 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100518 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100519
520 if (!hwc->sample_period) {
521 hwc->sample_period = armpmu->max_period;
522 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200523 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100524 }
525
526 err = 0;
527 if (event->group_leader != event) {
528 err = validate_group(event);
529 if (err)
530 return -EINVAL;
531 }
532
533 return err;
534}
535
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200536static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100537{
Mark Rutland8a16b342011-04-28 16:27:54 +0100538 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100539 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100540 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100541
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100542 /* does not support taken branch sampling */
543 if (has_branch_stack(event))
544 return -EOPNOTSUPP;
545
Mark Rutlande1f431b2011-04-28 15:47:10 +0100546 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200547 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200548
Jamie Iles1b8873a2010-02-02 20:25:44 +0100549 event->destroy = hw_perf_event_destroy;
550
Mark Rutland03b78982011-04-27 11:20:11 +0100551 if (!atomic_inc_not_zero(active_events)) {
552 mutex_lock(&armpmu->reserve_mutex);
553 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100554 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100555
556 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100557 atomic_inc(active_events);
558 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100559 }
560
561 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200562 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100563
564 err = __hw_perf_event_init(event);
565 if (err)
566 hw_perf_event_destroy(event);
567
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200568 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100569}
570
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200571static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100572{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100573 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100574 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100575 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100576
Will Deaconf4f38432011-07-01 14:38:12 +0100577 if (enabled)
578 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100579}
580
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200581static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100582{
Mark Rutland8a16b342011-04-28 16:27:54 +0100583 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100584 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100585}
586
Mark Rutland03b78982011-04-27 11:20:11 +0100587static void __init armpmu_init(struct arm_pmu *armpmu)
588{
589 atomic_set(&armpmu->active_events, 0);
590 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100591
592 armpmu->pmu = (struct pmu) {
593 .pmu_enable = armpmu_enable,
594 .pmu_disable = armpmu_disable,
595 .event_init = armpmu_event_init,
596 .add = armpmu_add,
597 .del = armpmu_del,
598 .start = armpmu_start,
599 .stop = armpmu_stop,
600 .read = armpmu_read,
601 };
602}
603
Mark Rutland0ce47082011-05-19 10:07:57 +0100604int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100605{
606 armpmu_init(armpmu);
607 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100608}
609
Will Deacon43eab872010-11-13 19:04:32 +0000610/* Include the PMU-specific implementations. */
611#include "perf_event_xscale.c"
612#include "perf_event_v6.c"
613#include "perf_event_v7.c"
Will Deacon49e6a322010-04-30 11:33:33 +0100614
Will Deacon574b69c2011-03-25 13:13:34 +0100615/*
616 * Ensure the PMU has sane values out of reset.
617 * This requires SMP to be available, so exists as a separate initcall.
618 */
619static int __init
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100620cpu_pmu_reset(void)
Will Deacon574b69c2011-03-25 13:13:34 +0100621{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100622 if (cpu_pmu && cpu_pmu->reset)
623 return on_each_cpu(cpu_pmu->reset, NULL, 1);
Will Deacon574b69c2011-03-25 13:13:34 +0100624 return 0;
625}
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100626arch_initcall(cpu_pmu_reset);
Will Deacon574b69c2011-03-25 13:13:34 +0100627
Will Deaconb0e89592011-07-26 22:10:28 +0100628/*
629 * PMU platform driver and devicetree bindings.
630 */
631static struct of_device_id armpmu_of_device_ids[] = {
632 {.compatible = "arm,cortex-a9-pmu"},
633 {.compatible = "arm,cortex-a8-pmu"},
634 {.compatible = "arm,arm1136-pmu"},
635 {.compatible = "arm,arm1176-pmu"},
636 {},
637};
638
639static struct platform_device_id armpmu_plat_device_ids[] = {
640 {.name = "arm-pmu"},
641 {},
642};
643
644static int __devinit armpmu_device_probe(struct platform_device *pdev)
645{
Will Deacon6bd05402011-12-02 18:16:01 +0100646 if (!cpu_pmu)
647 return -ENODEV;
648
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100649 cpu_pmu->plat_device = pdev;
Will Deaconb0e89592011-07-26 22:10:28 +0100650 return 0;
651}
652
653static struct platform_driver armpmu_driver = {
654 .driver = {
655 .name = "arm-pmu",
656 .of_match_table = armpmu_of_device_ids,
657 },
658 .probe = armpmu_device_probe,
659 .id_table = armpmu_plat_device_ids,
660};
661
662static int __init register_pmu_driver(void)
663{
664 return platform_driver_register(&armpmu_driver);
665}
666device_initcall(register_pmu_driver);
667
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100668static struct pmu_hw_events *armpmu_get_cpu_events(void)
Mark Rutland92f701e2011-05-04 09:23:51 +0100669{
670 return &__get_cpu_var(cpu_hw_events);
671}
672
673static void __init cpu_pmu_init(struct arm_pmu *armpmu)
674{
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100675 int cpu;
676 for_each_possible_cpu(cpu) {
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100677 struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
Mark Rutland3fc2c832011-06-24 11:30:59 +0100678 events->events = per_cpu(hw_events, cpu);
679 events->used_mask = per_cpu(used_mask, cpu);
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100680 raw_spin_lock_init(&events->pmu_lock);
681 }
Mark Rutland92f701e2011-05-04 09:23:51 +0100682 armpmu->get_hw_events = armpmu_get_cpu_events;
Mark Rutland7ae18a52011-06-06 10:37:50 +0100683 armpmu->type = ARM_PMU_DEVICE_CPU;
Mark Rutland92f701e2011-05-04 09:23:51 +0100684}
685
Will Deaconb0e89592011-07-26 22:10:28 +0100686/*
687 * CPU PMU identification and registration.
688 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100689static int __init
690init_hw_perf_events(void)
691{
692 unsigned long cpuid = read_cpuid_id();
693 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
694 unsigned long part_number = (cpuid & 0xFFF0);
695
Will Deacon49e6a322010-04-30 11:33:33 +0100696 /* ARM Ltd CPUs. */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100697 if (0x41 == implementor) {
698 switch (part_number) {
699 case 0xB360: /* ARM1136 */
700 case 0xB560: /* ARM1156 */
701 case 0xB760: /* ARM1176 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100702 cpu_pmu = armv6pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100703 break;
704 case 0xB020: /* ARM11mpcore */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100705 cpu_pmu = armv6mpcore_pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100706 break;
Jean PIHET796d1292010-01-26 18:51:05 +0100707 case 0xC080: /* Cortex-A8 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100708 cpu_pmu = armv7_a8_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100709 break;
710 case 0xC090: /* Cortex-A9 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100711 cpu_pmu = armv7_a9_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100712 break;
Will Deacon0c205cb2011-06-03 17:40:15 +0100713 case 0xC050: /* Cortex-A5 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100714 cpu_pmu = armv7_a5_pmu_init();
Will Deacon0c205cb2011-06-03 17:40:15 +0100715 break;
Will Deacon14abd032011-01-19 14:24:38 +0000716 case 0xC0F0: /* Cortex-A15 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100717 cpu_pmu = armv7_a15_pmu_init();
Will Deacon14abd032011-01-19 14:24:38 +0000718 break;
Will Deacon49e6a322010-04-30 11:33:33 +0100719 }
720 /* Intel CPUs [xscale]. */
721 } else if (0x69 == implementor) {
722 part_number = (cpuid >> 13) & 0x7;
723 switch (part_number) {
724 case 1:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100725 cpu_pmu = xscale1pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100726 break;
727 case 2:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100728 cpu_pmu = xscale2pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100729 break;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100730 }
731 }
732
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100733 if (cpu_pmu) {
Jean PIHET796d1292010-01-26 18:51:05 +0100734 pr_info("enabled with %s PMU driver, %d counters available\n",
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100735 cpu_pmu->name, cpu_pmu->num_events);
736 cpu_pmu_init(cpu_pmu);
737 armpmu_register(cpu_pmu, "cpu", PERF_TYPE_RAW);
Will Deacon49e6a322010-04-30 11:33:33 +0100738 } else {
739 pr_info("no hardware support available\n");
Will Deacon49e6a322010-04-30 11:33:33 +0100740 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100741
742 return 0;
743}
Peter Zijlstra004417a2010-11-25 18:38:29 +0100744early_initcall(init_hw_perf_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100745
746/*
747 * Callchain handling code.
748 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100749
750/*
751 * The registers we're interested in are at the end of the variable
752 * length saved register structure. The fp points at the end of this
753 * structure so the address of this struct is:
754 * (struct frame_tail *)(xxx->fp)-1
755 *
756 * This code has been adapted from the ARM OProfile support.
757 */
758struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100759 struct frame_tail __user *fp;
760 unsigned long sp;
761 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100762} __attribute__((packed));
763
764/*
765 * Get the return address for a single stackframe and return a pointer to the
766 * next frame tail.
767 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100768static struct frame_tail __user *
769user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100770 struct perf_callchain_entry *entry)
771{
772 struct frame_tail buftail;
773
774 /* Also check accessibility of one struct frame_tail beyond */
775 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
776 return NULL;
777 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
778 return NULL;
779
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200780 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100781
782 /*
783 * Frame pointers should strictly progress back up the stack
784 * (towards higher addresses).
785 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100786 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100787 return NULL;
788
789 return buftail.fp - 1;
790}
791
Frederic Weisbecker56962b4442010-06-30 23:03:51 +0200792void
793perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100794{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100795 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100796
Jamie Iles1b8873a2010-02-02 20:25:44 +0100797
Will Deacon4d6b7a72010-11-30 18:15:53 +0100798 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100799
Sonny Rao860ad782011-04-18 22:12:59 +0100800 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
801 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100802 tail = user_backtrace(tail, entry);
803}
804
805/*
806 * Gets called by walk_stackframe() for every stackframe. This will be called
807 * whist unwinding the stackframe and is like a subroutine return so we use
808 * the PC.
809 */
810static int
811callchain_trace(struct stackframe *fr,
812 void *data)
813{
814 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200815 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100816 return 0;
817}
818
Frederic Weisbecker56962b4442010-06-30 23:03:51 +0200819void
820perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100821{
822 struct stackframe fr;
823
Jamie Iles1b8873a2010-02-02 20:25:44 +0100824 fr.fp = regs->ARM_fp;
825 fr.sp = regs->ARM_sp;
826 fr.lr = regs->ARM_lr;
827 fr.pc = regs->ARM_pc;
828 walk_stackframe(&fr, callchain_trace, entry);
829}