blob: 7f31eff00b8001dc8c5e597749b1a991dad1f5c2 [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
15#include <linux/interrupt.h>
16#include <linux/kernel.h>
Will Deacon181193f2010-04-30 11:32:44 +010017#include <linux/module.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010018#include <linux/perf_event.h>
Will Deacon49c006b2010-04-29 17:13:24 +010019#include <linux/platform_device.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010020#include <linux/spinlock.h>
21#include <linux/uaccess.h>
22
23#include <asm/cputype.h>
24#include <asm/irq.h>
25#include <asm/irq_regs.h>
26#include <asm/pmu.h>
27#include <asm/stacktrace.h>
28
Jamie Iles1b8873a2010-02-02 20:25:44 +010029/*
Will Deaconecf5a892011-07-19 22:43:28 +010030 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
Jamie Iles1b8873a2010-02-02 20:25:44 +010031 * another platform that supports more, we need to increase this to be the
32 * largest of all platforms.
Jean PIHET796d1292010-01-26 18:51:05 +010033 *
34 * ARMv7 supports up to 32 events:
35 * cycle counter CCNT + 31 events counters CNT0..30.
36 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
Jamie Iles1b8873a2010-02-02 20:25:44 +010037 */
Will Deaconecf5a892011-07-19 22:43:28 +010038#define ARMPMU_MAX_HWEVENTS 32
Jamie Iles1b8873a2010-02-02 20:25:44 +010039
40/* The events for a given CPU. */
41struct cpu_hw_events {
42 /*
Will Deaconecf5a892011-07-19 22:43:28 +010043 * The events that are active on the CPU for the given index.
Jamie Iles1b8873a2010-02-02 20:25:44 +010044 */
45 struct perf_event *events[ARMPMU_MAX_HWEVENTS];
46
47 /*
48 * A 1 bit for an index indicates that the counter is being used for
49 * an event. A 0 means that the counter can be used.
50 */
51 unsigned long used_mask[BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)];
Mark Rutland0f78d2d2011-04-28 10:17:04 +010052
53 /*
54 * Hardware lock to serialize accesses to PMU registers. Needed for the
55 * read/modify/write sequences.
56 */
57 raw_spinlock_t pmu_lock;
Jamie Iles1b8873a2010-02-02 20:25:44 +010058};
Will Deacon4d6b7a72010-11-30 18:15:53 +010059static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
Will Deacon181193f2010-04-30 11:32:44 +010060
Jamie Iles1b8873a2010-02-02 20:25:44 +010061struct arm_pmu {
Mark Rutland8a16b342011-04-28 16:27:54 +010062 struct pmu pmu;
Will Deacon181193f2010-04-30 11:32:44 +010063 enum arm_perf_pmu_ids id;
Mark Rutland7ae18a52011-06-06 10:37:50 +010064 enum arm_pmu_type type;
Will Deacon0b390e22011-07-27 15:18:59 +010065 cpumask_t active_irqs;
Will Deacon62994832010-11-13 18:45:27 +000066 const char *name;
Jamie Iles1b8873a2010-02-02 20:25:44 +010067 irqreturn_t (*handle_irq)(int irq_num, void *dev);
68 void (*enable)(struct hw_perf_event *evt, int idx);
69 void (*disable)(struct hw_perf_event *evt, int idx);
Jamie Iles1b8873a2010-02-02 20:25:44 +010070 int (*get_event_idx)(struct cpu_hw_events *cpuc,
71 struct hw_perf_event *hwc);
Will Deacon05d22fd2011-07-19 11:57:30 +010072 int (*set_event_filter)(struct hw_perf_event *evt,
73 struct perf_event_attr *attr);
Jamie Iles1b8873a2010-02-02 20:25:44 +010074 u32 (*read_counter)(int idx);
75 void (*write_counter)(int idx, u32 val);
76 void (*start)(void);
77 void (*stop)(void);
Will Deacon574b69c2011-03-25 13:13:34 +010078 void (*reset)(void *);
Mark Rutlande1f431b2011-04-28 15:47:10 +010079 int (*map_event)(struct perf_event *event);
Jamie Iles1b8873a2010-02-02 20:25:44 +010080 int num_events;
Mark Rutland03b78982011-04-27 11:20:11 +010081 atomic_t active_events;
82 struct mutex reserve_mutex;
Jamie Iles1b8873a2010-02-02 20:25:44 +010083 u64 max_period;
Mark Rutlanda9356a02011-05-04 09:23:15 +010084 struct platform_device *plat_device;
Mark Rutland92f701e2011-05-04 09:23:51 +010085 struct cpu_hw_events *(*get_hw_events)(void);
Jamie Iles1b8873a2010-02-02 20:25:44 +010086};
87
Mark Rutland8a16b342011-04-28 16:27:54 +010088#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
89
Jamie Iles1b8873a2010-02-02 20:25:44 +010090/* Set at runtime when we know what CPU type we are. */
Mark Rutlanda6c93af2011-04-15 11:14:38 +010091static struct arm_pmu *armpmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +010092
Will Deacon181193f2010-04-30 11:32:44 +010093enum arm_perf_pmu_ids
94armpmu_get_pmu_id(void)
95{
96 int id = -ENODEV;
97
98 if (armpmu != NULL)
99 id = armpmu->id;
100
101 return id;
102}
103EXPORT_SYMBOL_GPL(armpmu_get_pmu_id);
104
Will Deacon929f5192010-04-30 11:34:26 +0100105int
106armpmu_get_max_events(void)
107{
108 int max_events = 0;
109
110 if (armpmu != NULL)
111 max_events = armpmu->num_events;
112
113 return max_events;
114}
115EXPORT_SYMBOL_GPL(armpmu_get_max_events);
116
Matt Fleming3bf101b2010-09-27 20:22:24 +0100117int perf_num_counters(void)
118{
119 return armpmu_get_max_events();
120}
121EXPORT_SYMBOL_GPL(perf_num_counters);
122
Jamie Iles1b8873a2010-02-02 20:25:44 +0100123#define HW_OP_UNSUPPORTED 0xFFFF
124
125#define C(_x) \
126 PERF_COUNT_HW_CACHE_##_x
127
128#define CACHE_OP_UNSUPPORTED 0xFFFF
129
Jamie Iles1b8873a2010-02-02 20:25:44 +0100130static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100131armpmu_map_cache_event(const unsigned (*cache_map)
132 [PERF_COUNT_HW_CACHE_MAX]
133 [PERF_COUNT_HW_CACHE_OP_MAX]
134 [PERF_COUNT_HW_CACHE_RESULT_MAX],
135 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100136{
137 unsigned int cache_type, cache_op, cache_result, ret;
138
139 cache_type = (config >> 0) & 0xff;
140 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
141 return -EINVAL;
142
143 cache_op = (config >> 8) & 0xff;
144 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
145 return -EINVAL;
146
147 cache_result = (config >> 16) & 0xff;
148 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
149 return -EINVAL;
150
Mark Rutlande1f431b2011-04-28 15:47:10 +0100151 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +0100152
153 if (ret == CACHE_OP_UNSUPPORTED)
154 return -ENOENT;
155
156 return ret;
157}
158
159static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100160armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000161{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100162 int mapping = (*event_map)[config];
163 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +0000164}
165
166static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100167armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000168{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100169 return (int)(config & raw_event_mask);
170}
171
172static int map_cpu_event(struct perf_event *event,
173 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
174 const unsigned (*cache_map)
175 [PERF_COUNT_HW_CACHE_MAX]
176 [PERF_COUNT_HW_CACHE_OP_MAX]
177 [PERF_COUNT_HW_CACHE_RESULT_MAX],
178 u32 raw_event_mask)
179{
180 u64 config = event->attr.config;
181
182 switch (event->attr.type) {
183 case PERF_TYPE_HARDWARE:
184 return armpmu_map_event(event_map, config);
185 case PERF_TYPE_HW_CACHE:
186 return armpmu_map_cache_event(cache_map, config);
187 case PERF_TYPE_RAW:
188 return armpmu_map_raw_event(raw_event_mask, config);
189 }
190
191 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000192}
193
194static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100195armpmu_event_set_period(struct perf_event *event,
196 struct hw_perf_event *hwc,
197 int idx)
198{
Mark Rutland8a16b342011-04-28 16:27:54 +0100199 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +0200200 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100201 s64 period = hwc->sample_period;
202 int ret = 0;
203
204 if (unlikely(left <= -period)) {
205 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200206 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100207 hwc->last_period = period;
208 ret = 1;
209 }
210
211 if (unlikely(left <= 0)) {
212 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200213 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100214 hwc->last_period = period;
215 ret = 1;
216 }
217
218 if (left > (s64)armpmu->max_period)
219 left = armpmu->max_period;
220
Peter Zijlstrae7850592010-05-21 14:43:08 +0200221 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100222
223 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
224
225 perf_event_update_userpage(event);
226
227 return ret;
228}
229
230static u64
231armpmu_event_update(struct perf_event *event,
232 struct hw_perf_event *hwc,
Will Deacona7378232011-03-25 17:12:37 +0100233 int idx, int overflow)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100234{
Mark Rutland8a16b342011-04-28 16:27:54 +0100235 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100236 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100237
238again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200239 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100240 new_raw_count = armpmu->read_counter(idx);
241
Peter Zijlstrae7850592010-05-21 14:43:08 +0200242 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100243 new_raw_count) != prev_raw_count)
244 goto again;
245
Will Deacona7378232011-03-25 17:12:37 +0100246 new_raw_count &= armpmu->max_period;
247 prev_raw_count &= armpmu->max_period;
248
249 if (overflow)
Will Deacon67597882011-04-05 14:01:24 +0100250 delta = armpmu->max_period - prev_raw_count + new_raw_count + 1;
Will Deacona7378232011-03-25 17:12:37 +0100251 else
252 delta = new_raw_count - prev_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100253
Peter Zijlstrae7850592010-05-21 14:43:08 +0200254 local64_add(delta, &event->count);
255 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100256
257 return new_raw_count;
258}
259
260static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100261armpmu_read(struct perf_event *event)
262{
263 struct hw_perf_event *hwc = &event->hw;
264
265 /* Don't read disabled counters! */
266 if (hwc->idx < 0)
267 return;
268
Will Deacona7378232011-03-25 17:12:37 +0100269 armpmu_event_update(event, hwc, hwc->idx, 0);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100270}
271
272static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200273armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100274{
Mark Rutland8a16b342011-04-28 16:27:54 +0100275 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100276 struct hw_perf_event *hwc = &event->hw;
277
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200278 /*
279 * ARM pmu always has to update the counter, so ignore
280 * PERF_EF_UPDATE, see comments in armpmu_start().
281 */
282 if (!(hwc->state & PERF_HES_STOPPED)) {
283 armpmu->disable(hwc, hwc->idx);
284 barrier(); /* why? */
Will Deacona7378232011-03-25 17:12:37 +0100285 armpmu_event_update(event, hwc, hwc->idx, 0);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200286 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
287 }
288}
289
290static void
291armpmu_start(struct perf_event *event, int flags)
292{
Mark Rutland8a16b342011-04-28 16:27:54 +0100293 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200294 struct hw_perf_event *hwc = &event->hw;
295
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200296 /*
297 * ARM pmu always has to reprogram the period, so ignore
298 * PERF_EF_RELOAD, see the comment below.
299 */
300 if (flags & PERF_EF_RELOAD)
301 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
302
303 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100304 /*
305 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200306 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100307 * may have been left counting. If we don't do this step then we may
308 * get an interrupt too soon or *way* too late if the overflow has
309 * happened since disabling.
310 */
311 armpmu_event_set_period(event, hwc, hwc->idx);
312 armpmu->enable(hwc, hwc->idx);
313}
314
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200315static void
316armpmu_del(struct perf_event *event, int flags)
317{
Mark Rutland8a16b342011-04-28 16:27:54 +0100318 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland92f701e2011-05-04 09:23:51 +0100319 struct cpu_hw_events *cpuc = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200320 struct hw_perf_event *hwc = &event->hw;
321 int idx = hwc->idx;
322
323 WARN_ON(idx < 0);
324
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200325 armpmu_stop(event, PERF_EF_UPDATE);
326 cpuc->events[idx] = NULL;
327 clear_bit(idx, cpuc->used_mask);
328
329 perf_event_update_userpage(event);
330}
331
Jamie Iles1b8873a2010-02-02 20:25:44 +0100332static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200333armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100334{
Mark Rutland8a16b342011-04-28 16:27:54 +0100335 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland92f701e2011-05-04 09:23:51 +0100336 struct cpu_hw_events *cpuc = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100337 struct hw_perf_event *hwc = &event->hw;
338 int idx;
339 int err = 0;
340
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200341 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200342
Jamie Iles1b8873a2010-02-02 20:25:44 +0100343 /* If we don't have a space for the counter then finish early. */
344 idx = armpmu->get_event_idx(cpuc, hwc);
345 if (idx < 0) {
346 err = idx;
347 goto out;
348 }
349
350 /*
351 * If there is an event in the counter we are going to use then make
352 * sure it is disabled.
353 */
354 event->hw.idx = idx;
355 armpmu->disable(hwc, idx);
356 cpuc->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100357
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200358 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
359 if (flags & PERF_EF_START)
360 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100361
362 /* Propagate our changes to the userspace mapping. */
363 perf_event_update_userpage(event);
364
365out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200366 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100367 return err;
368}
369
Jamie Iles1b8873a2010-02-02 20:25:44 +0100370static int
371validate_event(struct cpu_hw_events *cpuc,
372 struct perf_event *event)
373{
Mark Rutland8a16b342011-04-28 16:27:54 +0100374 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100375 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100376 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100377
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100378 if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
Will Deacon65b47112010-09-02 09:32:08 +0100379 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100380
381 return armpmu->get_event_idx(cpuc, &fake_event) >= 0;
382}
383
384static int
385validate_group(struct perf_event *event)
386{
387 struct perf_event *sibling, *leader = event->group_leader;
388 struct cpu_hw_events fake_pmu;
389
390 memset(&fake_pmu, 0, sizeof(fake_pmu));
391
392 if (!validate_event(&fake_pmu, leader))
393 return -ENOSPC;
394
395 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
396 if (!validate_event(&fake_pmu, sibling))
397 return -ENOSPC;
398 }
399
400 if (!validate_event(&fake_pmu, event))
401 return -ENOSPC;
402
403 return 0;
404}
405
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530406static irqreturn_t armpmu_platform_irq(int irq, void *dev)
407{
Mark Rutland8a16b342011-04-28 16:27:54 +0100408 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100409 struct platform_device *plat_device = armpmu->plat_device;
410 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530411
412 return plat->handle_irq(irq, dev, armpmu->handle_irq);
413}
414
Will Deacon0b390e22011-07-27 15:18:59 +0100415static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100416armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100417{
418 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100419 struct platform_device *pmu_device = armpmu->plat_device;
Will Deacon0b390e22011-07-27 15:18:59 +0100420
421 irqs = min(pmu_device->num_resources, num_possible_cpus());
422
423 for (i = 0; i < irqs; ++i) {
424 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
425 continue;
426 irq = platform_get_irq(pmu_device, i);
427 if (irq >= 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100428 free_irq(irq, armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100429 }
430
Mark Rutland7ae18a52011-06-06 10:37:50 +0100431 release_pmu(armpmu->type);
Will Deacon0b390e22011-07-27 15:18:59 +0100432}
433
Jamie Iles1b8873a2010-02-02 20:25:44 +0100434static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100435armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100436{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530437 struct arm_pmu_platdata *plat;
438 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100439 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100440 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100441
Mark Rutland7ae18a52011-06-06 10:37:50 +0100442 err = reserve_pmu(armpmu->type);
Will Deaconb0e89592011-07-26 22:10:28 +0100443 if (err) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100444 pr_warning("unable to reserve pmu\n");
Will Deaconb0e89592011-07-26 22:10:28 +0100445 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100446 }
447
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530448 plat = dev_get_platdata(&pmu_device->dev);
449 if (plat && plat->handle_irq)
450 handle_irq = armpmu_platform_irq;
451 else
452 handle_irq = armpmu->handle_irq;
453
Will Deacon0b390e22011-07-27 15:18:59 +0100454 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100455 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100456 pr_err("no irqs for PMUs defined\n");
457 return -ENODEV;
458 }
459
Will Deaconb0e89592011-07-26 22:10:28 +0100460 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100461 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100462 irq = platform_get_irq(pmu_device, i);
463 if (irq < 0)
464 continue;
465
Will Deaconb0e89592011-07-26 22:10:28 +0100466 /*
467 * If we have a single PMU interrupt that we can't shift,
468 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100469 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100470 */
Will Deacon0b390e22011-07-27 15:18:59 +0100471 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
472 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
473 irq, i);
474 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100475 }
476
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530477 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100478 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100479 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100480 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100481 pr_err("unable to request IRQ%d for ARM PMU counters\n",
482 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100483 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100484 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100485 }
Will Deacon0b390e22011-07-27 15:18:59 +0100486
487 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100488 }
489
Will Deacon0b390e22011-07-27 15:18:59 +0100490 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100491}
492
Jamie Iles1b8873a2010-02-02 20:25:44 +0100493static void
494hw_perf_event_destroy(struct perf_event *event)
495{
Mark Rutland8a16b342011-04-28 16:27:54 +0100496 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100497 atomic_t *active_events = &armpmu->active_events;
498 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
499
500 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100501 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100502 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100503 }
504}
505
506static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100507event_requires_mode_exclusion(struct perf_event_attr *attr)
508{
509 return attr->exclude_idle || attr->exclude_user ||
510 attr->exclude_kernel || attr->exclude_hv;
511}
512
513static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100514__hw_perf_event_init(struct perf_event *event)
515{
Mark Rutland8a16b342011-04-28 16:27:54 +0100516 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100517 struct hw_perf_event *hwc = &event->hw;
518 int mapping, err;
519
Mark Rutlande1f431b2011-04-28 15:47:10 +0100520 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100521
522 if (mapping < 0) {
523 pr_debug("event %x:%llx not supported\n", event->attr.type,
524 event->attr.config);
525 return mapping;
526 }
527
528 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100529 * We don't assign an index until we actually place the event onto
530 * hardware. Use -1 to signify that we haven't decided where to put it
531 * yet. For SMP systems, each core has it's own PMU so we can't do any
532 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100533 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100534 hwc->idx = -1;
535 hwc->config_base = 0;
536 hwc->config = 0;
537 hwc->event_base = 0;
538
539 /*
540 * Check whether we need to exclude the counter from certain modes.
541 */
542 if ((!armpmu->set_event_filter ||
543 armpmu->set_event_filter(hwc, &event->attr)) &&
544 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100545 pr_debug("ARM performance counters do not support "
546 "mode exclusion\n");
547 return -EPERM;
548 }
549
550 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100551 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100552 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100553 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100554
555 if (!hwc->sample_period) {
556 hwc->sample_period = armpmu->max_period;
557 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200558 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100559 }
560
561 err = 0;
562 if (event->group_leader != event) {
563 err = validate_group(event);
564 if (err)
565 return -EINVAL;
566 }
567
568 return err;
569}
570
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200571static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100572{
Mark Rutland8a16b342011-04-28 16:27:54 +0100573 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100574 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100575 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100576
Mark Rutlande1f431b2011-04-28 15:47:10 +0100577 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200578 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200579
Jamie Iles1b8873a2010-02-02 20:25:44 +0100580 event->destroy = hw_perf_event_destroy;
581
Mark Rutland03b78982011-04-27 11:20:11 +0100582 if (!atomic_inc_not_zero(active_events)) {
583 mutex_lock(&armpmu->reserve_mutex);
584 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100585 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100586
587 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100588 atomic_inc(active_events);
589 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100590 }
591
592 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200593 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100594
595 err = __hw_perf_event_init(event);
596 if (err)
597 hw_perf_event_destroy(event);
598
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200599 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100600}
601
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200602static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100603{
Mark Rutland8a16b342011-04-28 16:27:54 +0100604 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100605 /* Enable all of the perf events on hardware. */
Will Deaconf4f38432011-07-01 14:38:12 +0100606 int idx, enabled = 0;
Mark Rutland92f701e2011-05-04 09:23:51 +0100607 struct cpu_hw_events *cpuc = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100608
Will Deaconecf5a892011-07-19 22:43:28 +0100609 for (idx = 0; idx < armpmu->num_events; ++idx) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100610 struct perf_event *event = cpuc->events[idx];
611
612 if (!event)
613 continue;
614
615 armpmu->enable(&event->hw, idx);
Will Deaconf4f38432011-07-01 14:38:12 +0100616 enabled = 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100617 }
618
Will Deaconf4f38432011-07-01 14:38:12 +0100619 if (enabled)
620 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100621}
622
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200623static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100624{
Mark Rutland8a16b342011-04-28 16:27:54 +0100625 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100626 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100627}
628
Mark Rutland03b78982011-04-27 11:20:11 +0100629static void __init armpmu_init(struct arm_pmu *armpmu)
630{
631 atomic_set(&armpmu->active_events, 0);
632 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100633
634 armpmu->pmu = (struct pmu) {
635 .pmu_enable = armpmu_enable,
636 .pmu_disable = armpmu_disable,
637 .event_init = armpmu_event_init,
638 .add = armpmu_add,
639 .del = armpmu_del,
640 .start = armpmu_start,
641 .stop = armpmu_stop,
642 .read = armpmu_read,
643 };
644}
645
646static int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type)
647{
648 armpmu_init(armpmu);
649 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100650}
651
Will Deacon43eab872010-11-13 19:04:32 +0000652/* Include the PMU-specific implementations. */
653#include "perf_event_xscale.c"
654#include "perf_event_v6.c"
655#include "perf_event_v7.c"
Will Deacon49e6a322010-04-30 11:33:33 +0100656
Will Deacon574b69c2011-03-25 13:13:34 +0100657/*
658 * Ensure the PMU has sane values out of reset.
659 * This requires SMP to be available, so exists as a separate initcall.
660 */
661static int __init
662armpmu_reset(void)
663{
664 if (armpmu && armpmu->reset)
665 return on_each_cpu(armpmu->reset, NULL, 1);
666 return 0;
667}
668arch_initcall(armpmu_reset);
669
Will Deaconb0e89592011-07-26 22:10:28 +0100670/*
671 * PMU platform driver and devicetree bindings.
672 */
673static struct of_device_id armpmu_of_device_ids[] = {
674 {.compatible = "arm,cortex-a9-pmu"},
675 {.compatible = "arm,cortex-a8-pmu"},
676 {.compatible = "arm,arm1136-pmu"},
677 {.compatible = "arm,arm1176-pmu"},
678 {},
679};
680
681static struct platform_device_id armpmu_plat_device_ids[] = {
682 {.name = "arm-pmu"},
683 {},
684};
685
686static int __devinit armpmu_device_probe(struct platform_device *pdev)
687{
Mark Rutlanda9356a02011-05-04 09:23:15 +0100688 armpmu->plat_device = pdev;
Will Deaconb0e89592011-07-26 22:10:28 +0100689 return 0;
690}
691
692static struct platform_driver armpmu_driver = {
693 .driver = {
694 .name = "arm-pmu",
695 .of_match_table = armpmu_of_device_ids,
696 },
697 .probe = armpmu_device_probe,
698 .id_table = armpmu_plat_device_ids,
699};
700
701static int __init register_pmu_driver(void)
702{
703 return platform_driver_register(&armpmu_driver);
704}
705device_initcall(register_pmu_driver);
706
Mark Rutland92f701e2011-05-04 09:23:51 +0100707static struct cpu_hw_events *armpmu_get_cpu_events(void)
708{
709 return &__get_cpu_var(cpu_hw_events);
710}
711
712static void __init cpu_pmu_init(struct arm_pmu *armpmu)
713{
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100714 int cpu;
715 for_each_possible_cpu(cpu) {
716 struct cpu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
717 raw_spin_lock_init(&events->pmu_lock);
718 }
Mark Rutland92f701e2011-05-04 09:23:51 +0100719 armpmu->get_hw_events = armpmu_get_cpu_events;
Mark Rutland7ae18a52011-06-06 10:37:50 +0100720 armpmu->type = ARM_PMU_DEVICE_CPU;
Mark Rutland92f701e2011-05-04 09:23:51 +0100721}
722
Will Deaconb0e89592011-07-26 22:10:28 +0100723/*
724 * CPU PMU identification and registration.
725 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100726static int __init
727init_hw_perf_events(void)
728{
729 unsigned long cpuid = read_cpuid_id();
730 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
731 unsigned long part_number = (cpuid & 0xFFF0);
732
Will Deacon49e6a322010-04-30 11:33:33 +0100733 /* ARM Ltd CPUs. */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100734 if (0x41 == implementor) {
735 switch (part_number) {
736 case 0xB360: /* ARM1136 */
737 case 0xB560: /* ARM1156 */
738 case 0xB760: /* ARM1176 */
Will Deacon3cb314b2010-11-13 17:37:46 +0000739 armpmu = armv6pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100740 break;
741 case 0xB020: /* ARM11mpcore */
Will Deacon3cb314b2010-11-13 17:37:46 +0000742 armpmu = armv6mpcore_pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100743 break;
Jean PIHET796d1292010-01-26 18:51:05 +0100744 case 0xC080: /* Cortex-A8 */
Will Deacon3cb314b2010-11-13 17:37:46 +0000745 armpmu = armv7_a8_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100746 break;
747 case 0xC090: /* Cortex-A9 */
Will Deacon3cb314b2010-11-13 17:37:46 +0000748 armpmu = armv7_a9_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100749 break;
Will Deacon0c205cb2011-06-03 17:40:15 +0100750 case 0xC050: /* Cortex-A5 */
751 armpmu = armv7_a5_pmu_init();
752 break;
Will Deacon14abd032011-01-19 14:24:38 +0000753 case 0xC0F0: /* Cortex-A15 */
754 armpmu = armv7_a15_pmu_init();
755 break;
Will Deacon49e6a322010-04-30 11:33:33 +0100756 }
757 /* Intel CPUs [xscale]. */
758 } else if (0x69 == implementor) {
759 part_number = (cpuid >> 13) & 0x7;
760 switch (part_number) {
761 case 1:
Will Deacon3cb314b2010-11-13 17:37:46 +0000762 armpmu = xscale1pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100763 break;
764 case 2:
Will Deacon3cb314b2010-11-13 17:37:46 +0000765 armpmu = xscale2pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100766 break;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100767 }
768 }
769
Will Deacon49e6a322010-04-30 11:33:33 +0100770 if (armpmu) {
Jean PIHET796d1292010-01-26 18:51:05 +0100771 pr_info("enabled with %s PMU driver, %d counters available\n",
Will Deacon62994832010-11-13 18:45:27 +0000772 armpmu->name, armpmu->num_events);
Mark Rutland92f701e2011-05-04 09:23:51 +0100773 cpu_pmu_init(armpmu);
Mark Rutland8a16b342011-04-28 16:27:54 +0100774 armpmu_register(armpmu, "cpu", PERF_TYPE_RAW);
Will Deacon49e6a322010-04-30 11:33:33 +0100775 } else {
776 pr_info("no hardware support available\n");
Will Deacon49e6a322010-04-30 11:33:33 +0100777 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100778
779 return 0;
780}
Peter Zijlstra004417a2010-11-25 18:38:29 +0100781early_initcall(init_hw_perf_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100782
783/*
784 * Callchain handling code.
785 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100786
787/*
788 * The registers we're interested in are at the end of the variable
789 * length saved register structure. The fp points at the end of this
790 * structure so the address of this struct is:
791 * (struct frame_tail *)(xxx->fp)-1
792 *
793 * This code has been adapted from the ARM OProfile support.
794 */
795struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100796 struct frame_tail __user *fp;
797 unsigned long sp;
798 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100799} __attribute__((packed));
800
801/*
802 * Get the return address for a single stackframe and return a pointer to the
803 * next frame tail.
804 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100805static struct frame_tail __user *
806user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100807 struct perf_callchain_entry *entry)
808{
809 struct frame_tail buftail;
810
811 /* Also check accessibility of one struct frame_tail beyond */
812 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
813 return NULL;
814 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
815 return NULL;
816
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200817 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100818
819 /*
820 * Frame pointers should strictly progress back up the stack
821 * (towards higher addresses).
822 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100823 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100824 return NULL;
825
826 return buftail.fp - 1;
827}
828
Frederic Weisbecker56962b4442010-06-30 23:03:51 +0200829void
830perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100831{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100832 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100833
Jamie Iles1b8873a2010-02-02 20:25:44 +0100834
Will Deacon4d6b7a72010-11-30 18:15:53 +0100835 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100836
Sonny Rao860ad782011-04-18 22:12:59 +0100837 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
838 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100839 tail = user_backtrace(tail, entry);
840}
841
842/*
843 * Gets called by walk_stackframe() for every stackframe. This will be called
844 * whist unwinding the stackframe and is like a subroutine return so we use
845 * the PC.
846 */
847static int
848callchain_trace(struct stackframe *fr,
849 void *data)
850{
851 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200852 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100853 return 0;
854}
855
Frederic Weisbecker56962b4442010-06-30 23:03:51 +0200856void
857perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100858{
859 struct stackframe fr;
860
Jamie Iles1b8873a2010-02-02 20:25:44 +0100861 fr.fp = regs->ARM_fp;
862 fr.sp = regs->ARM_sp;
863 fr.lr = regs->ARM_lr;
864 fr.pc = regs->ARM_pc;
865 walk_stackframe(&fr, callchain_trace, entry);
866}