blob: 77a8fb6b45a480384de22df7fffea2e5d59d3048 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedel8d283c32008-06-26 21:27:38 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -050025#include <linux/msi.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020026#include <linux/list.h>
27#include <linux/spinlock.h>
Shuah Khanc5081cd2013-02-27 17:07:19 -070028#include <linux/pci.h>
Bjorn Helgaas4b180d92014-02-14 14:08:51 -070029#include <linux/irqreturn.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020030
31/*
Joerg Roedelbb527772009-11-20 14:31:51 +010032 * Maximum number of IOMMUs supported
33 */
34#define MAX_IOMMUS 32
35
36/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020037 * some size calculation constants
38 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020039#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020040#define ALIAS_TABLE_ENTRY_SIZE 2
41#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
42
Joerg Roedel8d283c32008-06-26 21:27:38 +020043/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010072#define MMIO_PPR_LOG_OFFSET 0x0038
Joerg Roedel8d283c32008-06-26 21:27:38 +020073#define MMIO_CMD_HEAD_OFFSET 0x2000
74#define MMIO_CMD_TAIL_OFFSET 0x2008
75#define MMIO_EVT_HEAD_OFFSET 0x2010
76#define MMIO_EVT_TAIL_OFFSET 0x2018
77#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010078#define MMIO_PPR_HEAD_OFFSET 0x2030
79#define MMIO_PPR_TAIL_OFFSET 0x2038
Steven L Kinney30861dd2013-06-05 16:11:48 -050080#define MMIO_CNTR_CONF_OFFSET 0x4000
81#define MMIO_CNTR_REG_OFFSET 0x40000
82#define MMIO_REG_END_OFFSET 0x80000
83
Joerg Roedel8d283c32008-06-26 21:27:38 +020084
Joerg Roedeld99ddec2011-04-11 11:03:18 +020085
86/* Extended Feature Bits */
87#define FEATURE_PREFETCH (1ULL<<0)
88#define FEATURE_PPR (1ULL<<1)
89#define FEATURE_X2APIC (1ULL<<2)
90#define FEATURE_NX (1ULL<<3)
91#define FEATURE_GT (1ULL<<4)
92#define FEATURE_IA (1ULL<<6)
93#define FEATURE_GA (1ULL<<7)
94#define FEATURE_HE (1ULL<<8)
95#define FEATURE_PC (1ULL<<9)
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -050096#define FEATURE_GAM_VAPIC (1ULL<<21)
Joerg Roedeld99ddec2011-04-11 11:03:18 +020097
Joerg Roedel62f71ab2011-11-10 14:41:57 +010098#define FEATURE_PASID_SHIFT 32
99#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
100
Joerg Roedel52815b72011-11-17 17:24:28 +0100101#define FEATURE_GLXVAL_SHIFT 14
102#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
103
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600104/* Note:
105 * The current driver only support 16-bit PASID.
106 * Currently, hardware only implement upto 16-bit PASID
107 * even though the spec says it could have upto 20 bits.
108 */
109#define PASID_MASK 0x0000ffff
Joerg Roedel52815b72011-11-17 17:24:28 +0100110
Joerg Roedel519c31b2008-08-14 19:55:15 +0200111/* MMIO status bits */
Suravee Suthikulpanit925fe082013-03-27 18:51:52 -0500112#define MMIO_STATUS_EVT_INT_MASK (1 << 1)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100113#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
114#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Joerg Roedel519c31b2008-08-14 19:55:15 +0200115
Joerg Roedel90008ee2008-09-09 16:41:05 +0200116/* event logging constants */
117#define EVENT_ENTRY_SIZE 0x10
118#define EVENT_TYPE_SHIFT 28
119#define EVENT_TYPE_MASK 0xf
120#define EVENT_TYPE_ILL_DEV 0x1
121#define EVENT_TYPE_IO_FAULT 0x2
122#define EVENT_TYPE_DEV_TAB_ERR 0x3
123#define EVENT_TYPE_PAGE_TAB_ERR 0x4
124#define EVENT_TYPE_ILL_CMD 0x5
125#define EVENT_TYPE_CMD_HARD_ERR 0x6
126#define EVENT_TYPE_IOTLB_INV_TO 0x7
127#define EVENT_TYPE_INV_DEV_REQ 0x8
128#define EVENT_DEVID_MASK 0xffff
129#define EVENT_DEVID_SHIFT 0
130#define EVENT_DOMID_MASK 0xffff
131#define EVENT_DOMID_SHIFT 0
132#define EVENT_FLAGS_MASK 0xfff
133#define EVENT_FLAGS_SHIFT 0x10
134
Joerg Roedel8d283c32008-06-26 21:27:38 +0200135/* feature control bits */
136#define CONTROL_IOMMU_EN 0x00ULL
137#define CONTROL_HT_TUN_EN 0x01ULL
138#define CONTROL_EVT_LOG_EN 0x02ULL
139#define CONTROL_EVT_INT_EN 0x03ULL
140#define CONTROL_COMWAIT_EN 0x04ULL
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100141#define CONTROL_INV_TIMEOUT 0x05ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200142#define CONTROL_PASSPW_EN 0x08ULL
143#define CONTROL_RESPASSPW_EN 0x09ULL
144#define CONTROL_COHERENT_EN 0x0aULL
145#define CONTROL_ISOC_EN 0x0bULL
146#define CONTROL_CMDBUF_EN 0x0cULL
147#define CONTROL_PPFLOG_EN 0x0dULL
148#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100149#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100150#define CONTROL_GT_EN 0x10ULL
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500151#define CONTROL_GA_EN 0x11ULL
152#define CONTROL_GAM_EN 0x19ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200153
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100154#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
155#define CTRL_INV_TO_NONE 0
156#define CTRL_INV_TO_1MS 1
157#define CTRL_INV_TO_10MS 2
158#define CTRL_INV_TO_100MS 3
159#define CTRL_INV_TO_1S 4
160#define CTRL_INV_TO_10S 5
161#define CTRL_INV_TO_100S 6
162
Joerg Roedel8d283c32008-06-26 21:27:38 +0200163/* command specific defines */
164#define CMD_COMPL_WAIT 0x01
165#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200166#define CMD_INV_IOMMU_PAGES 0x03
167#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel7ef27982012-06-21 16:46:04 +0200168#define CMD_INV_IRT 0x05
Joerg Roedelc99afa22011-11-21 18:19:25 +0100169#define CMD_COMPLETE_PPR 0x07
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200170#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200171
172#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200173#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200174#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
175#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
Joerg Roedel22e266c2011-11-21 15:59:08 +0100176#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
Joerg Roedel8d283c32008-06-26 21:27:38 +0200177
Joerg Roedelc99afa22011-11-21 18:19:25 +0100178#define PPR_STATUS_MASK 0xf
179#define PPR_STATUS_SHIFT 12
180
Joerg Roedel999ba412008-07-03 19:35:08 +0200181#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
182
Joerg Roedel8d283c32008-06-26 21:27:38 +0200183/* macros and definitions for device table entries */
184#define DEV_ENTRY_VALID 0x00
185#define DEV_ENTRY_TRANSLATION 0x01
186#define DEV_ENTRY_IR 0x3d
187#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200188#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200189#define DEV_ENTRY_EX 0x67
190#define DEV_ENTRY_SYSMGT1 0x68
191#define DEV_ENTRY_SYSMGT2 0x69
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200192#define DEV_ENTRY_IRQ_TBL_EN 0x80
Joerg Roedel8d283c32008-06-26 21:27:38 +0200193#define DEV_ENTRY_INIT_PASS 0xb8
194#define DEV_ENTRY_EINT_PASS 0xb9
195#define DEV_ENTRY_NMI_PASS 0xba
196#define DEV_ENTRY_LINT0_PASS 0xbe
197#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200198#define DEV_ENTRY_MODE_MASK 0x07
199#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200200
Joerg Roedel7ef27982012-06-21 16:46:04 +0200201#define MAX_DEV_TABLE_ENTRIES 0xffff
202
Joerg Roedel8d283c32008-06-26 21:27:38 +0200203/* constants to configure the command buffer */
204#define CMD_BUFFER_SIZE 8192
Chris Wright549c90dc2010-04-02 18:27:53 -0700205#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200206#define CMD_BUFFER_ENTRIES 512
207#define MMIO_CMD_SIZE_SHIFT 56
208#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
209
Joerg Roedel335503e2008-09-05 14:29:07 +0200210/* constants for event buffer handling */
211#define EVT_BUFFER_SIZE 8192 /* 512 entries */
212#define EVT_LEN_MASK (0x9ULL << 56)
213
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100214/* Constants for PPR Log handling */
215#define PPR_LOG_ENTRIES 512
216#define PPR_LOG_SIZE_SHIFT 56
217#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
218#define PPR_ENTRY_SIZE 16
219#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
220
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100221#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
222#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
223#define PPR_DEVID(x) ((x) & 0xffffULL)
224#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
225#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
226#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
227#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
228
229#define PPR_REQ_FAULT 0x01
230
Joerg Roedel0feae532009-08-26 15:26:30 +0200231#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200232#define PAGE_MODE_1_LEVEL 0x01
233#define PAGE_MODE_2_LEVEL 0x02
234#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200235#define PAGE_MODE_4_LEVEL 0x04
236#define PAGE_MODE_5_LEVEL 0x05
237#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200238
Joerg Roedel9355a082009-09-02 14:24:08 +0200239#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
240#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
241 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
242 (0xffffffffffffffffULL))
243#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200244#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
245#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
246 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200247#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200248
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200249#define PM_MAP_4k 0
250#define PM_ADDR_MASK 0x000ffffffffff000ULL
251#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
252 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
253#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200254
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100255/*
256 * Returns the page table level to use for a given page size
257 * Pagesize is expected to be a power-of-two
258 */
259#define PAGE_SIZE_LEVEL(pagesize) \
260 ((__ffs(pagesize) - 12) / 9)
261/*
262 * Returns the number of ptes to use for a given page size
263 * Pagesize is expected to be a power-of-two
264 */
265#define PAGE_SIZE_PTE_COUNT(pagesize) \
266 (1ULL << ((__ffs(pagesize) - 12) % 9))
267
268/*
269 * Aligns a given io-virtual address to a given page size
270 * Pagesize is expected to be a power-of-two
271 */
272#define PAGE_SIZE_ALIGN(address, pagesize) \
273 ((address) & ~((pagesize) - 1))
274/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200275 * Creates an IOMMU PTE for an address and a given pagesize
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100276 * The PTE has no permission bits set
277 * Pagesize is expected to be a power-of-two larger than 4096
278 */
279#define PAGE_SIZE_PTE(address, pagesize) \
280 (((address) | ((pagesize) - 1)) & \
281 (~(pagesize >> 1)) & PM_ADDR_MASK)
282
Joerg Roedel24cd7722010-01-19 17:27:39 +0100283/*
284 * Takes a PTE value with mode=0x07 and returns the page size it maps
285 */
286#define PTE_PAGE_SIZE(pte) \
287 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
288
Joerg Roedel3039ca12015-04-01 14:58:48 +0200289/*
290 * Takes a page-table level and returns the default page-size for this level
291 */
292#define PTE_LEVEL_PAGE_SIZE(level) \
293 (1ULL << (12 + (9 * (level))))
294
Joerg Roedel8d283c32008-06-26 21:27:38 +0200295#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200296#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200297#define IOMMU_PTE_U (1ULL << 59)
298#define IOMMU_PTE_FC (1ULL << 60)
299#define IOMMU_PTE_IR (1ULL << 61)
300#define IOMMU_PTE_IW (1ULL << 62)
301
Joerg Roedelca9cab32015-10-20 17:33:40 +0200302#define DTE_FLAG_IOTLB (1ULL << 32)
303#define DTE_FLAG_GV (1ULL << 55)
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +0200304#define DTE_FLAG_MASK (0x3ffULL << 32)
Joerg Roedel52815b72011-11-17 17:24:28 +0100305#define DTE_GLX_SHIFT (56)
306#define DTE_GLX_MASK (3)
307
308#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
309#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
310#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
311
312#define DTE_GCR3_INDEX_A 0
313#define DTE_GCR3_INDEX_B 1
314#define DTE_GCR3_INDEX_C 1
315
316#define DTE_GCR3_SHIFT_A 58
317#define DTE_GCR3_SHIFT_B 16
318#define DTE_GCR3_SHIFT_C 43
319
Joerg Roedelb16137b2011-11-21 16:50:23 +0100320#define GCR3_VALID 0x01ULL
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200321
Joerg Roedel8d283c32008-06-26 21:27:38 +0200322#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
323#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
324#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
325#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
326
327#define IOMMU_PROT_MASK 0x03
328#define IOMMU_PROT_IR 0x01
329#define IOMMU_PROT_IW 0x02
330
331/* IOMMU capabilities */
332#define IOMMU_CAP_IOTLB 24
333#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200334#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200335
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500336/* IOMMU Feature Reporting Field (for IVHD type 10h */
337#define IOMMU_FEAT_GASUP_SHIFT 6
338
339/* IOMMU Extended Feature Register (EFR) */
340#define IOMMU_EFR_GASUP_SHIFT 7
341
Joerg Roedel8d283c32008-06-26 21:27:38 +0200342#define MAX_DOMAIN_ID 65536
343
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100344/* Protection domain flags */
345#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100346#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
347 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200348#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
349 translation */
Joerg Roedel52815b72011-11-17 17:24:28 +0100350#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
Joerg Roedel0feae532009-08-26 15:26:30 +0200351
Joerg Roedelfefda112009-05-20 12:21:42 +0200352extern bool amd_iommu_dump;
353#define DUMP_printk(format, arg...) \
354 do { \
355 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200356 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200357 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100358
Joerg Roedel318afd42009-11-23 18:32:38 +0100359/* global flag if IOMMUs cache non-present entries */
360extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200361/* Only true if all IOMMUs support device IOTLBs */
362extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100363
Joerg Roedel05152a02012-06-15 16:53:51 +0200364#define MAX_IRQS_PER_TABLE 256
365#define IRQ_TABLE_ALIGNMENT 128
366
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200367struct irq_remap_table {
368 spinlock_t lock;
369 unsigned min_index;
370 u32 *table;
371};
372
373extern struct irq_remap_table **irq_lookup_table;
374
Joerg Roedel05152a02012-06-15 16:53:51 +0200375/* Interrupt remapping feature used? */
376extern bool amd_iommu_irq_remap;
377
378/* kmem_cache to get tables with 128 byte alignement */
379extern struct kmem_cache *amd_iommu_irq_cache;
380
Joerg Roedel56947032008-07-11 17:14:20 +0200381/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200382 * Make iterating over all IOMMUs easier
383 */
384#define for_each_iommu(iommu) \
385 list_for_each_entry((iommu), &amd_iommu_list, list)
386#define for_each_iommu_safe(iommu, next) \
387 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
388
Joerg Roedel384de722009-05-15 12:30:05 +0200389#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
390#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
391#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
392#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
393#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
394#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200395
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100396
397/*
398 * This struct is used to pass information about
399 * incoming PPR faults around.
400 */
401struct amd_iommu_fault {
402 u64 address; /* IO virtual address of the fault*/
403 u32 pasid; /* Address space identifier */
404 u16 device_id; /* Originating PCI device id */
405 u16 tag; /* PPR tag */
406 u16 flags; /* Fault flags */
407
408};
409
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100410
Joerg Roedelf3572db2011-11-23 12:36:25 +0100411struct iommu_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +0800412struct irq_domain;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500413struct amd_irte_ops;
Joerg Roedelf3572db2011-11-23 12:36:25 +0100414
Joerg Roedel56947032008-07-11 17:14:20 +0200415/*
416 * This structure contains generic data for IOMMU protection domains
417 * independent of their use.
418 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200419struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100420 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100421 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100422 struct iommu_domain domain; /* generic domain handle used by
423 iommu core code */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100424 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100425 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100426 u16 id; /* the domain id written to the device table */
427 int mode; /* paging mode (0-6 levels) */
428 u64 *pt_root; /* page table root pointer */
Joerg Roedel52815b72011-11-17 17:24:28 +0100429 int glx; /* Number of levels for GCR3 table */
430 u64 *gcr3_tbl; /* Guest CR3 table */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100431 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200432 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100433 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100434 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200435};
436
Joerg Roedel56947032008-07-11 17:14:20 +0200437/*
Joerg Roedel56947032008-07-11 17:14:20 +0200438 * Structure where we save information about one hardware AMD IOMMU in the
439 * system.
440 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200441struct amd_iommu {
442 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200443
Joerg Roedelbb527772009-11-20 14:31:51 +0100444 /* Index within the IOMMU array */
445 int index;
446
Joerg Roedel56947032008-07-11 17:14:20 +0200447 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200448 spinlock_t lock;
449
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200450 /* Pointer to PCI device of this IOMMU */
451 struct pci_dev *dev;
452
Joerg Roedelc1bf94e2012-05-31 17:38:11 +0200453 /* Cache pdev to root device for resume quirks */
454 struct pci_dev *root_pdev;
455
Joerg Roedel56947032008-07-11 17:14:20 +0200456 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200457 u64 mmio_phys;
Steven L Kinney30861dd2013-06-05 16:11:48 -0500458
459 /* physical end address of MMIO space */
460 u64 mmio_phys_end;
461
Joerg Roedel56947032008-07-11 17:14:20 +0200462 /* virtual address of MMIO space */
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200463 u8 __iomem *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200464
465 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200466 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200467
Joerg Roedele9bf5192010-09-20 14:33:07 +0200468 /* flags read from acpi table */
469 u8 acpi_flags;
470
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200471 /* Extended features */
472 u64 features;
473
Joerg Roedel400a28a2011-11-28 15:11:02 +0100474 /* IOMMUv2 */
475 bool is_iommu_v2;
476
Joerg Roedel23c742d2012-06-12 11:47:34 +0200477 /* PCI device id of the IOMMU device */
478 u16 devid;
479
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000480 /*
481 * Capability pointer. There could be more than one IOMMU per PCI
482 * device function if there are more than one AMD IOMMU capability
483 * pointers.
484 */
485 u16 cap_ptr;
486
Joerg Roedelee893c22008-09-08 14:48:04 +0200487 /* pci domain of this IOMMU */
488 u16 pci_seg;
489
Joerg Roedel56947032008-07-11 17:14:20 +0200490 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200491 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200492 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200493 u64 exclusion_length;
494
Joerg Roedel56947032008-07-11 17:14:20 +0200495 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200496 u8 *cmd_buf;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200497
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000498 /* event buffer virtual address */
499 u8 *evt_buf;
Joerg Roedel335503e2008-09-05 14:29:07 +0200500
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100501 /* Base of the PPR log, if present */
502 u8 *ppr_log;
503
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200504 /* true if interrupts for this IOMMU are already enabled */
505 bool int_enabled;
506
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000507 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100508 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000509
Alex Williamson066f2e92014-06-12 16:12:37 -0600510 /* IOMMU sysfs device */
511 struct device *iommu_dev;
512
Joerg Roedel4c894f42010-09-23 15:15:19 +0200513 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400514 * We can't rely on the BIOS to restore all values on reinit, so we
515 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200516 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400517
518 /* The iommu BAR */
519 u32 stored_addr_lo;
520 u32 stored_addr_hi;
521
522 /*
523 * Each iommu has 6 l1s, each of which is documented as having 0x12
524 * registers
525 */
526 u32 stored_l1[6][0x12];
527
528 /* The l2 indirect registers */
529 u32 stored_l2[0x83];
Steven L Kinney30861dd2013-06-05 16:11:48 -0500530
531 /* The maximum PC banks and counters/bank (PCSup=1) */
532 u8 max_banks;
533 u8 max_counters;
Jiang Liu7c71d302015-04-13 14:11:33 +0800534#ifdef CONFIG_IRQ_REMAP
535 struct irq_domain *ir_domain;
536 struct irq_domain *msi_domain;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500537
538 struct amd_irte_ops *irte_ops;
Jiang Liu7c71d302015-04-13 14:11:33 +0800539#endif
Joerg Roedel8d283c32008-06-26 21:27:38 +0200540};
541
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -0400542#define ACPIHID_UID_LEN 256
543#define ACPIHID_HID_LEN 9
544
545struct acpihid_map_entry {
546 struct list_head list;
547 u8 uid[ACPIHID_UID_LEN];
548 u8 hid[ACPIHID_HID_LEN];
549 u16 devid;
550 u16 root_devid;
551 bool cmd_line;
552 struct iommu_group *group;
553};
554
Joerg Roedel6efed632012-06-14 15:52:58 +0200555struct devid_map {
556 struct list_head list;
557 u8 id;
558 u16 devid;
Joerg Roedel31cff672013-04-09 16:53:58 +0200559 bool cmd_line;
Joerg Roedel6efed632012-06-14 15:52:58 +0200560};
561
562/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
563extern struct list_head ioapic_map;
564extern struct list_head hpet_map;
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -0400565extern struct list_head acpihid_map;
Joerg Roedel6efed632012-06-14 15:52:58 +0200566
Joerg Roedel56947032008-07-11 17:14:20 +0200567/*
568 * List with all IOMMUs in the system. This list is not locked because it is
569 * only written and read at driver initialization or suspend time
570 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200571extern struct list_head amd_iommu_list;
572
Joerg Roedel56947032008-07-11 17:14:20 +0200573/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100574 * Array with pointers to each IOMMU struct
575 * The indices are referenced in the protection domains
576 */
577extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
578
579/* Number of IOMMUs present in the system */
580extern int amd_iommus_present;
581
582/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100583 * Declarations for the global list of all protection domains
584 */
585extern spinlock_t amd_iommu_pd_lock;
586extern struct list_head amd_iommu_pd_list;
587
588/*
Joerg Roedel56947032008-07-11 17:14:20 +0200589 * Structure defining one entry in the device table
590 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200591struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100592 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200593};
594
Joerg Roedel56947032008-07-11 17:14:20 +0200595/*
596 * One entry for unity mappings parsed out of the ACPI table.
597 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200598struct unity_map_entry {
599 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200600
601 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200602 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200603 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200604 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200605
606 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200607 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200608 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200609 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200610
611 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200612 int prot;
613};
614
Joerg Roedel56947032008-07-11 17:14:20 +0200615/*
616 * List of all unity mappings. It is not locked because as runtime it is only
617 * read. It is created at ACPI table parsing time.
618 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200619extern struct list_head amd_iommu_unity_map;
620
Joerg Roedel56947032008-07-11 17:14:20 +0200621/*
622 * Data structures for device handling
623 */
624
625/*
626 * Device table used by hardware. Read and write accesses by software are
627 * locked with the amd_iommu_pd_table lock.
628 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200629extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200630
631/*
632 * Alias table to find requestor ids to device ids. Not locked because only
633 * read on runtime.
634 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200635extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200636
637/*
638 * Reverse lookup table to find the IOMMU which translates a specific device.
639 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200640extern struct amd_iommu **amd_iommu_rlookup_table;
641
Joerg Roedel56947032008-07-11 17:14:20 +0200642/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200643extern unsigned amd_iommu_aperture_order;
644
Joerg Roedel56947032008-07-11 17:14:20 +0200645/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200646extern u16 amd_iommu_last_bdf;
647
Joerg Roedel56947032008-07-11 17:14:20 +0200648/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200649extern unsigned long *amd_iommu_pd_alloc_bitmap;
650
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900651/*
652 * If true, the addresses will be flushed on unmap time, not when
653 * they are reused
654 */
Viresh Kumar621a5f72015-09-26 15:04:07 -0700655extern bool amd_iommu_unmap_flush;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900656
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600657/* Smallest max PASID supported by any IOMMU in the system */
658extern u32 amd_iommu_max_pasid;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100659
Joerg Roedel400a28a2011-11-28 15:11:02 +0100660extern bool amd_iommu_v2_present;
661
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100662extern bool amd_iommu_force_isolation;
663
Joerg Roedel52815b72011-11-17 17:24:28 +0100664/* Max levels of glxval supported */
665extern int amd_iommu_max_glx_val;
666
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200667/*
668 * This function flushes all internal caches of
669 * the IOMMU used by this driver.
670 */
671extern void iommu_flush_all_caches(struct amd_iommu *iommu);
672
Joerg Roedel6efed632012-06-14 15:52:58 +0200673static inline int get_ioapic_devid(int id)
674{
675 struct devid_map *entry;
676
677 list_for_each_entry(entry, &ioapic_map, list) {
678 if (entry->id == id)
679 return entry->devid;
680 }
681
682 return -EINVAL;
683}
684
685static inline int get_hpet_devid(int id)
686{
687 struct devid_map *entry;
688
689 list_for_each_entry(entry, &hpet_map, list) {
690 if (entry->id == id)
691 return entry->devid;
692 }
693
694 return -EINVAL;
695}
696
Suravee Suthikulpanit3928aa32016-08-23 13:52:32 -0500697enum amd_iommu_intr_mode_type {
698 AMD_IOMMU_GUEST_IR_LEGACY,
699
700 /* This mode is not visible to users. It is used when
701 * we cannot fully enable vAPIC and fallback to only support
702 * legacy interrupt remapping via 128-bit IRTE.
703 */
704 AMD_IOMMU_GUEST_IR_LEGACY_GA,
705 AMD_IOMMU_GUEST_IR_VAPIC,
706};
707
708#define AMD_IOMMU_GUEST_IR_GA(x) (x == AMD_IOMMU_GUEST_IR_VAPIC || \
709 x == AMD_IOMMU_GUEST_IR_LEGACY_GA)
710
711#define AMD_IOMMU_GUEST_IR_VAPIC(x) (x == AMD_IOMMU_GUEST_IR_VAPIC)
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500712
713union irte {
714 u32 val;
715 struct {
716 u32 valid : 1,
717 no_fault : 1,
718 int_type : 3,
719 rq_eoi : 1,
720 dm : 1,
721 rsvd_1 : 1,
722 destination : 8,
723 vector : 8,
724 rsvd_2 : 8;
725 } fields;
726};
727
728union irte_ga_lo {
729 u64 val;
730
731 /* For int remapping */
732 struct {
733 u64 valid : 1,
734 no_fault : 1,
735 /* ------ */
736 int_type : 3,
737 rq_eoi : 1,
738 dm : 1,
739 /* ------ */
740 guest_mode : 1,
741 destination : 8,
742 rsvd : 48;
743 } fields_remap;
744
745 /* For guest vAPIC */
746 struct {
747 u64 valid : 1,
748 no_fault : 1,
749 /* ------ */
750 ga_log_intr : 1,
751 rsvd1 : 3,
752 is_run : 1,
753 /* ------ */
754 guest_mode : 1,
755 destination : 8,
756 rsvd2 : 16,
757 ga_tag : 32;
758 } fields_vapic;
759};
760
761union irte_ga_hi {
762 u64 val;
763 struct {
764 u64 vector : 8,
765 rsvd_1 : 4,
766 ga_root_ptr : 40,
767 rsvd_2 : 12;
768 } fields;
769};
770
771struct irte_ga {
772 union irte_ga_lo lo;
773 union irte_ga_hi hi;
774};
775
776struct irq_2_irte {
777 u16 devid; /* Device ID for IRTE table */
778 u16 index; /* Index into IRTE table*/
779};
780
781struct amd_ir_data {
782 struct irq_2_irte irq_2_irte;
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500783 struct msi_msg msi_entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500784 void *entry; /* Pointer to union irte or struct irte_ga */
Suravee Suthikulpanita38180b2016-08-23 13:52:33 -0500785};
786
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -0500787struct amd_irte_ops {
788 void (*prepare)(void *, u32, u32, u8, u32);
789 void (*activate)(void *, u16, u16);
790 void (*deactivate)(void *, u16, u16);
791 void (*set_affinity)(void *, u16, u16, u8, u32);
792 void *(*get)(struct irq_remap_table *, int);
793 void (*set_allocated)(struct irq_remap_table *, int);
794 bool (*is_allocated)(struct irq_remap_table *, int);
795 void (*clear_allocated)(struct irq_remap_table *, int);
796};
797
798#ifdef CONFIG_IRQ_REMAP
799extern struct amd_irte_ops irte_32_ops;
800extern struct amd_irte_ops irte_128_ops;
801#endif
802
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700803#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */