blob: 71fe1566ce011ca276b66216afe8697ae22eaee8 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen348be692012-11-07 18:17:35 +020024#include <linux/interrupt.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020025
Tomi Valkeinen6fcd4852013-05-10 13:02:32 +030026#include <video/videomode.h>
27
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#define DISPC_IRQ_FRAMEDONE (1 << 0)
29#define DISPC_IRQ_VSYNC (1 << 1)
30#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
31#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
32#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
33#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
34#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
35#define DISPC_IRQ_GFX_END_WIN (1 << 7)
36#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
37#define DISPC_IRQ_OCP_ERR (1 << 9)
38#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
39#define DISPC_IRQ_VID1_END_WIN (1 << 11)
40#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
41#define DISPC_IRQ_VID2_END_WIN (1 << 13)
42#define DISPC_IRQ_SYNC_LOST (1 << 14)
43#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
44#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000045#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
46#define DISPC_IRQ_VSYNC2 (1 << 18)
Archit Tanejab8c095b2011-09-13 18:20:33 +053047#define DISPC_IRQ_VID3_END_WIN (1 << 19)
48#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
Sumit Semwal2a205f32010-12-02 11:27:12 +000049#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
50#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030051#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
52#define DISPC_IRQ_FRAMEDONETV (1 << 24)
53#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Chandrabhanu Mahapatra14d33d32012-08-27 14:23:19 +053054#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
55#define DISPC_IRQ_VSYNC3 (1 << 28)
56#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
57#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020058
59struct omap_dss_device;
60struct omap_overlay_manager;
Tomi Valkeinena97a9632012-10-24 13:52:40 +030061struct dss_lcd_mgr_config;
Ricardo Neri9c0b8422012-03-06 18:20:37 -060062struct snd_aes_iec958;
63struct snd_cea_861_aud_if;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020064
65enum omap_display_type {
66 OMAP_DISPLAY_TYPE_NONE = 0,
67 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
68 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
69 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
70 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
71 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053072 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinenbc24b8b2013-05-13 13:40:33 +030073 OMAP_DISPLAY_TYPE_DVI = 1 << 6,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020074};
75
76enum omap_plane {
77 OMAP_DSS_GFX = 0,
78 OMAP_DSS_VIDEO1 = 1,
Archit Tanejab8c095b2011-09-13 18:20:33 +053079 OMAP_DSS_VIDEO2 = 2,
80 OMAP_DSS_VIDEO3 = 3,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030081 OMAP_DSS_WB = 4,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082};
83
84enum omap_channel {
85 OMAP_DSS_CHANNEL_LCD = 0,
86 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000087 OMAP_DSS_CHANNEL_LCD2 = 2,
Chandrabhanu Mahapatraff6331e2012-06-19 15:08:16 +053088 OMAP_DSS_CHANNEL_LCD3 = 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020089};
90
91enum omap_color_mode {
92 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
93 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
94 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
95 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
96 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
97 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
98 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
99 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
100 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
101 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
102 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
103 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
104 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
105 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +0530106 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
107 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
108 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
109 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
110 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200111};
112
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200113enum omap_dss_load_mode {
114 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
115 OMAP_DSS_LOAD_CLUT_ONLY = 1,
116 OMAP_DSS_LOAD_FRAME_ONLY = 2,
117 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
118};
119
120enum omap_dss_trans_key_type {
121 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
122 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
123};
124
125enum omap_rfbi_te_mode {
126 OMAP_DSS_RFBI_TE_MODE_1 = 1,
127 OMAP_DSS_RFBI_TE_MODE_2 = 2,
128};
129
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530130enum omap_dss_signal_level {
131 OMAPDSS_SIG_ACTIVE_HIGH = 0,
132 OMAPDSS_SIG_ACTIVE_LOW = 1,
133};
134
135enum omap_dss_signal_edge {
136 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
137 OMAPDSS_DRIVE_SIG_RISING_EDGE,
138 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
139};
140
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141enum omap_dss_venc_type {
142 OMAP_DSS_VENC_TYPE_COMPOSITE,
143 OMAP_DSS_VENC_TYPE_SVIDEO,
144};
145
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530146enum omap_dss_dsi_pixel_format {
147 OMAP_DSS_DSI_FMT_RGB888,
148 OMAP_DSS_DSI_FMT_RGB666,
149 OMAP_DSS_DSI_FMT_RGB666_PACKED,
150 OMAP_DSS_DSI_FMT_RGB565,
151};
152
Archit Taneja7e951ee2011-07-22 12:45:04 +0530153enum omap_dss_dsi_mode {
154 OMAP_DSS_DSI_CMD_MODE = 0,
155 OMAP_DSS_DSI_VIDEO_MODE,
156};
157
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200158enum omap_display_caps {
159 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
160 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
161};
162
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163enum omap_dss_display_state {
164 OMAP_DSS_DISPLAY_DISABLED = 0,
165 OMAP_DSS_DISPLAY_ACTIVE,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166};
167
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600168enum omap_dss_audio_state {
169 OMAP_DSS_AUDIO_DISABLED = 0,
170 OMAP_DSS_AUDIO_ENABLED,
171 OMAP_DSS_AUDIO_CONFIGURED,
172 OMAP_DSS_AUDIO_PLAYING,
173};
174
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175enum omap_dss_rotation_type {
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530176 OMAP_DSS_ROT_DMA = 1 << 0,
177 OMAP_DSS_ROT_VRFB = 1 << 1,
178 OMAP_DSS_ROT_TILER = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179};
180
181/* clockwise rotation angle */
182enum omap_dss_rotation_angle {
183 OMAP_DSS_ROT_0 = 0,
184 OMAP_DSS_ROT_90 = 1,
185 OMAP_DSS_ROT_180 = 2,
186 OMAP_DSS_ROT_270 = 3,
187};
188
189enum omap_overlay_caps {
190 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300191 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
192 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Archit Taneja11354dd2011-09-26 11:47:29 +0530193 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
Archit Tanejad79db852012-09-22 12:30:17 +0530194 OMAP_DSS_OVL_CAP_POS = 1 << 4,
195 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200196};
197
198enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300199 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200200};
201
Archit Taneja89a35e52011-04-12 13:52:23 +0530202enum omap_dss_clk_source {
203 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
204 * OMAP4: DSS_FCLK */
205 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
206 * OMAP4: PLL1_CLK1 */
207 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
208 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530209 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
210 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530211};
212
Mythri P K9a901682012-01-02 14:02:38 +0530213enum omap_hdmi_flags {
214 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
215};
216
Archit Taneja484dc402012-09-07 17:38:00 +0530217enum omap_dss_output_id {
218 OMAP_DSS_OUTPUT_DPI = 1 << 0,
219 OMAP_DSS_OUTPUT_DBI = 1 << 1,
220 OMAP_DSS_OUTPUT_SDI = 1 << 2,
221 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
222 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
223 OMAP_DSS_OUTPUT_VENC = 1 << 5,
224 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
225};
226
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200227/* RFBI */
228
229struct rfbi_timings {
230 int cs_on_time;
231 int cs_off_time;
232 int we_on_time;
233 int we_off_time;
234 int re_on_time;
235 int re_off_time;
236 int we_cycle_time;
237 int re_cycle_time;
238 int cs_pulse_width;
239 int access_time;
240
241 int clk_div;
242
243 u32 tim[5]; /* set by rfbi_convert_timings() */
244
245 int converted;
246};
247
248void omap_rfbi_write_command(const void *buf, u32 len);
249void omap_rfbi_read_data(void *buf, u32 len);
250void omap_rfbi_write_data(const void *buf, u32 len);
251void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
252 u16 x, u16 y,
253 u16 w, u16 h);
254int omap_rfbi_enable_te(bool enable, unsigned line);
255int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
256 unsigned hs_pulse_time, unsigned vs_pulse_time,
257 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300258void rfbi_bus_lock(void);
259void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260
261/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530262
Tomi Valkeinen478d7df2013-03-05 16:29:36 +0200263enum omap_dss_dsi_trans_mode {
264 /* Sync Pulses: both sync start and end packets sent */
265 OMAP_DSS_DSI_PULSE_MODE,
266 /* Sync Events: only sync start packets sent */
267 OMAP_DSS_DSI_EVENT_MODE,
268 /* Burst: only sync start packets sent, pixels are time compressed */
269 OMAP_DSS_DSI_BURST_MODE,
270};
271
Archit Taneja6b8493752012-08-13 22:12:24 +0530272struct omap_dss_dsi_videomode_timings {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200273 unsigned long hsclk;
274
275 unsigned ndl;
276 unsigned bitspp;
277
278 /* pixels */
279 u16 hact;
280 /* lines */
281 u16 vact;
282
Archit Taneja8af6ff02011-09-05 16:48:27 +0530283 /* DSI video mode blanking data */
284 /* Unit: byte clock cycles */
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200285 u16 hss;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530286 u16 hsa;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200287 u16 hse;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530288 u16 hfp;
289 u16 hbp;
290 /* Unit: line clocks */
291 u16 vsa;
292 u16 vfp;
293 u16 vbp;
294
295 /* DSI blanking modes */
296 int blanking_mode;
297 int hsa_blanking_mode;
298 int hbp_blanking_mode;
299 int hfp_blanking_mode;
300
Tomi Valkeinen478d7df2013-03-05 16:29:36 +0200301 enum omap_dss_dsi_trans_mode trans_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530302
303 bool ddr_clk_always_on;
304 int window_sync;
305};
306
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200307struct omap_dss_dsi_config {
308 enum omap_dss_dsi_mode mode;
309 enum omap_dss_dsi_pixel_format pixel_format;
310 const struct omap_video_timings *timings;
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200311
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200312 unsigned long hs_clk_min, hs_clk_max;
313 unsigned long lp_clk_min, lp_clk_max;
314
315 bool ddr_clk_always_on;
316 enum omap_dss_dsi_trans_mode trans_mode;
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200317};
318
Archit Taneja1ffefe72011-05-12 17:26:24 +0530319void dsi_bus_lock(struct omap_dss_device *dssdev);
320void dsi_bus_unlock(struct omap_dss_device *dssdev);
321int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
322 int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530323int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
324 int len);
325int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
326int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530327int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
328 u8 param);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530329int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
330 u8 param);
331int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
332 u8 param1, u8 param2);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530333int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
334 u8 *data, int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530335int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
336 u8 *data, int len);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530337int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
338 u8 *buf, int buflen);
Archit Tanejab3b89c02011-08-30 16:07:39 +0530339int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
340 int buflen);
341int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
342 u8 *buf, int buflen);
343int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
344 u8 param1, u8 param2, u8 *buf, int buflen);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530345int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
346 u16 len);
347int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
348int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen9a147a62011-11-09 15:30:11 +0200349int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
350void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300352enum omapdss_version {
353 OMAPDSS_VER_UNKNOWN = 0,
354 OMAPDSS_VER_OMAP24xx,
355 OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
356 OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
357 OMAPDSS_VER_OMAP3630,
358 OMAPDSS_VER_AM35xx,
359 OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
360 OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
361 OMAPDSS_VER_OMAP4, /* All other OMAP4s */
362 OMAPDSS_VER_OMAP5,
363};
364
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365/* Board specific data */
366struct omap_dss_board_info {
Tomi Valkeinenaac927c2011-05-23 15:46:54 +0300367 int (*get_context_loss_count)(struct device *dev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368 int num_devices;
369 struct omap_dss_device **devices;
370 struct omap_dss_device *default_device;
Tomi Valkeinen0a200122012-11-16 14:59:56 +0200371 const char *default_display_name;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300372 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
373 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200374 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300375 enum omapdss_version version;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376};
377
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000378/* Init with the board info */
379extern int omap_display_init(struct omap_dss_board_info *board_data);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530380/* HDMI mux init*/
Mythri P K9a901682012-01-02 14:02:38 +0530381extern int omap_hdmi_init(enum omap_hdmi_flags flags);
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000382
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383struct omap_video_timings {
384 /* Unit: pixels */
385 u16 x_res;
386 /* Unit: pixels */
387 u16 y_res;
388 /* Unit: KHz */
389 u32 pixel_clock;
390 /* Unit: pixel clocks */
391 u16 hsw; /* Horizontal synchronization pulse width */
392 /* Unit: pixel clocks */
393 u16 hfp; /* Horizontal front porch */
394 /* Unit: pixel clocks */
395 u16 hbp; /* Horizontal back porch */
396 /* Unit: line clocks */
397 u16 vsw; /* Vertical synchronization pulse width */
398 /* Unit: line clocks */
399 u16 vfp; /* Vertical front porch */
400 /* Unit: line clocks */
401 u16 vbp; /* Vertical back porch */
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530402
403 /* Vsync logic level */
404 enum omap_dss_signal_level vsync_level;
405 /* Hsync logic level */
406 enum omap_dss_signal_level hsync_level;
Archit Taneja23c8f882012-06-28 11:15:51 +0530407 /* Interlaced or Progressive timings */
408 bool interlace;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530409 /* Pixel clock edge to drive LCD data */
410 enum omap_dss_signal_edge data_pclk_edge;
411 /* Data enable logic level */
412 enum omap_dss_signal_level de_level;
413 /* Pixel clock edges to drive HSYNC and VSYNC signals */
414 enum omap_dss_signal_edge sync_pclk_edge;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200415};
416
417#ifdef CONFIG_OMAP2_DSS_VENC
418/* Hardcoded timings for tv modes. Venc only uses these to
419 * identify the mode, and does not actually use the configs
420 * itself. However, the configs should be something that
421 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200422extern const struct omap_video_timings omap_dss_pal_timings;
423extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200424#endif
425
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300426struct omap_dss_cpr_coefs {
427 s16 rr, rg, rb;
428 s16 gr, gg, gb;
429 s16 br, bg, bb;
430};
431
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200432struct omap_overlay_info {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200433 u32 paddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530434 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435 u16 screen_width;
436 u16 width;
437 u16 height;
438 enum omap_color_mode color_mode;
439 u8 rotation;
440 enum omap_dss_rotation_type rotation_type;
441 bool mirror;
442
443 u16 pos_x;
444 u16 pos_y;
445 u16 out_width; /* if 0, out_width == width */
446 u16 out_height; /* if 0, out_height == height */
447 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100448 u8 pre_mult_alpha;
Archit Taneja54128702011-09-08 11:29:17 +0530449 u8 zorder;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200450};
451
452struct omap_overlay {
453 struct kobject kobj;
454 struct list_head list;
455
456 /* static fields */
457 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300458 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459 enum omap_color_mode supported_modes;
460 enum omap_overlay_caps caps;
461
462 /* dynamic fields */
463 struct omap_overlay_manager *manager;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200465 /*
466 * The following functions do not block:
467 *
468 * is_enabled
469 * set_overlay_info
470 * get_overlay_info
471 *
472 * The rest of the functions may block and cannot be called from
473 * interrupt context
474 */
475
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200476 int (*enable)(struct omap_overlay *ovl);
477 int (*disable)(struct omap_overlay *ovl);
478 bool (*is_enabled)(struct omap_overlay *ovl);
479
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200480 int (*set_manager)(struct omap_overlay *ovl,
481 struct omap_overlay_manager *mgr);
482 int (*unset_manager)(struct omap_overlay *ovl);
483
484 int (*set_overlay_info)(struct omap_overlay *ovl,
485 struct omap_overlay_info *info);
486 void (*get_overlay_info)(struct omap_overlay *ovl,
487 struct omap_overlay_info *info);
488
489 int (*wait_for_go)(struct omap_overlay *ovl);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530490
491 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200492};
493
494struct omap_overlay_manager_info {
495 u32 default_color;
496
497 enum omap_dss_trans_key_type trans_key_type;
498 u32 trans_key;
499 bool trans_enabled;
500
Archit Taneja11354dd2011-09-26 11:47:29 +0530501 bool partial_alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300502
503 bool cpr_enable;
504 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200505};
506
507struct omap_overlay_manager {
508 struct kobject kobj;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200509
510 /* static fields */
511 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300512 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200513 enum omap_overlay_manager_caps caps;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200514 struct list_head overlays;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200515 enum omap_display_type supported_displays;
Archit Taneja97f01b32012-09-26 16:42:39 +0530516 enum omap_dss_output_id supported_outputs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200517
518 /* dynamic fields */
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300519 struct omap_dss_device *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200520
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200521 /*
522 * The following functions do not block:
523 *
524 * set_manager_info
525 * get_manager_info
526 * apply
527 *
528 * The rest of the functions may block and cannot be called from
529 * interrupt context
530 */
531
Archit Taneja97f01b32012-09-26 16:42:39 +0530532 int (*set_output)(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300533 struct omap_dss_device *output);
Archit Taneja97f01b32012-09-26 16:42:39 +0530534 int (*unset_output)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200535
536 int (*set_manager_info)(struct omap_overlay_manager *mgr,
537 struct omap_overlay_manager_info *info);
538 void (*get_manager_info)(struct omap_overlay_manager *mgr,
539 struct omap_overlay_manager_info *info);
540
541 int (*apply)(struct omap_overlay_manager *mgr);
542 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200543 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530544
545 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200546};
547
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300548/* 22 pins means 1 clk lane and 10 data lanes */
549#define OMAP_DSS_MAX_DSI_PINS 22
550
551struct omap_dsi_pin_config {
552 int num_pins;
553 /*
554 * pin numbers in the following order:
555 * clk+, clk-
556 * data1+, data1-
557 * data2+, data2-
558 * ...
559 */
560 int pins[OMAP_DSS_MAX_DSI_PINS];
561};
562
Archit Taneja749feff2012-08-31 12:32:52 +0530563struct omap_dss_writeback_info {
564 u32 paddr;
565 u32 p_uv_addr;
566 u16 buf_width;
567 u16 width;
568 u16 height;
569 enum omap_color_mode color_mode;
570 u8 rotation;
571 enum omap_dss_rotation_type rotation_type;
572 bool mirror;
573 u8 pre_mult_alpha;
574};
575
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300576struct omapdss_dpi_ops {
577 int (*connect)(struct omap_dss_device *dssdev,
578 struct omap_dss_device *dst);
579 void (*disconnect)(struct omap_dss_device *dssdev,
580 struct omap_dss_device *dst);
581
582 int (*enable)(struct omap_dss_device *dssdev);
583 void (*disable)(struct omap_dss_device *dssdev);
584
585 int (*check_timings)(struct omap_dss_device *dssdev,
586 struct omap_video_timings *timings);
587 void (*set_timings)(struct omap_dss_device *dssdev,
588 struct omap_video_timings *timings);
589 void (*get_timings)(struct omap_dss_device *dssdev,
590 struct omap_video_timings *timings);
591
592 void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
593};
594
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200595struct omap_dss_device {
Tomi Valkeinenecc8b372013-02-14 14:17:28 +0200596 /* old device, to be removed */
597 struct device old_dev;
598
599 /* new device, pointer to panel device */
600 struct device *dev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200601
Tomi Valkeinen4f3e44e2013-05-03 11:35:43 +0300602 struct module *owner;
603
Tomi Valkeinen2e7e3dc2012-11-16 15:45:26 +0200604 struct list_head panel_list;
605
606 /* alias in the form of "display%d" */
607 char alias[16];
608
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200609 enum omap_display_type type;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300610 enum omap_display_type output_type;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200611
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200612 /* obsolete, to be removed */
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000613 enum omap_channel channel;
614
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200615 union {
616 struct {
617 u8 data_lines;
618 } dpi;
619
620 struct {
621 u8 channel;
622 u8 data_lines;
623 } rfbi;
624
625 struct {
626 u8 datapairs;
627 } sdi;
628
629 struct {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530630 int module;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200631 } dsi;
632
633 struct {
634 enum omap_dss_venc_type type;
635 bool invert_polarity;
636 } venc;
637 } phy;
638
639 struct {
640 struct omap_video_timings timings;
641
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530642 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530643 enum omap_dss_dsi_mode dsi_mode;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200644 } panel;
645
646 struct {
647 u8 pixel_size;
648 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200649 } ctrl;
650
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200651 const char *name;
652
653 /* used to match device to driver */
654 const char *driver_name;
655
656 void *data;
657
658 struct omap_dss_driver *driver;
659
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300660 union {
661 const struct omapdss_dpi_ops *dpi;
662 } ops;
663
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200664 /* helper variable for driver suspend/resume */
665 bool activate_after_resume;
666
667 enum omap_display_caps caps;
668
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300669 struct omap_dss_device *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200670
671 enum omap_dss_display_state state;
672
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600673 enum omap_dss_audio_state audio_state;
674
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300675 /* OMAP DSS output specific fields */
676
677 struct list_head list;
678
679 /* DISPC channel for this output */
680 enum omap_channel dispc_channel;
681
682 /* output instance */
683 enum omap_dss_output_id id;
684
685 /* dynamic fields */
686 struct omap_overlay_manager *manager;
687
688 struct omap_dss_device *device;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200689};
690
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200691struct omap_dss_hdmi_data
692{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300693 int ct_cp_hpd_gpio;
694 int ls_oe_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200695 int hpd_gpio;
696};
697
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600698struct omap_dss_audio {
699 struct snd_aes_iec958 *iec;
700 struct snd_cea_861_aud_if *cea;
701};
702
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200703struct omap_dss_driver {
704 struct device_driver driver;
705
706 int (*probe)(struct omap_dss_device *);
707 void (*remove)(struct omap_dss_device *);
708
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300709 int (*connect)(struct omap_dss_device *dssdev);
710 void (*disconnect)(struct omap_dss_device *dssdev);
711
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200712 int (*enable)(struct omap_dss_device *display);
713 void (*disable)(struct omap_dss_device *display);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200714 int (*run_test)(struct omap_dss_device *display, int test);
715
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200716 int (*update)(struct omap_dss_device *dssdev,
717 u16 x, u16 y, u16 w, u16 h);
718 int (*sync)(struct omap_dss_device *dssdev);
719
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200720 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200721 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200722
723 u8 (*get_rotate)(struct omap_dss_device *dssdev);
724 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
725
726 bool (*get_mirror)(struct omap_dss_device *dssdev);
727 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
728
729 int (*memory_read)(struct omap_dss_device *dssdev,
730 void *buf, size_t size,
731 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200732
733 void (*get_resolution)(struct omap_dss_device *dssdev,
734 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300735 void (*get_dimensions)(struct omap_dss_device *dssdev,
736 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200737 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200738
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200739 int (*check_timings)(struct omap_dss_device *dssdev,
740 struct omap_video_timings *timings);
741 void (*set_timings)(struct omap_dss_device *dssdev,
742 struct omap_video_timings *timings);
743 void (*get_timings)(struct omap_dss_device *dssdev,
744 struct omap_video_timings *timings);
745
Tomi Valkeinen36511312010-01-19 15:53:16 +0200746 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
747 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen3d5e0ef2011-08-25 17:10:41 +0300748
749 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
Tomi Valkeinendf4769c2011-08-29 17:26:01 +0300750 bool (*detect)(struct omap_dss_device *dssdev);
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600751
752 /*
753 * For display drivers that support audio. This encompasses
754 * HDMI and DisplayPort at the moment.
755 */
756 /*
757 * Note: These functions might sleep. Do not call while
758 * holding a spinlock/readlock.
759 */
760 int (*audio_enable)(struct omap_dss_device *dssdev);
761 void (*audio_disable)(struct omap_dss_device *dssdev);
762 bool (*audio_supported)(struct omap_dss_device *dssdev);
763 int (*audio_config)(struct omap_dss_device *dssdev,
764 struct omap_dss_audio *audio);
765 /* Note: These functions may not sleep */
766 int (*audio_start)(struct omap_dss_device *dssdev);
767 void (*audio_stop)(struct omap_dss_device *dssdev);
768
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200769};
770
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300771enum omapdss_version omapdss_get_version(void);
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300772bool omapdss_is_initialized(void);
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300773
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200774int omap_dss_register_driver(struct omap_dss_driver *);
775void omap_dss_unregister_driver(struct omap_dss_driver *);
776
Tomi Valkeinen2e7e3dc2012-11-16 15:45:26 +0200777int omapdss_register_display(struct omap_dss_device *dssdev);
778void omapdss_unregister_display(struct omap_dss_device *dssdev);
779
Tomi Valkeinend35317a2013-05-03 11:40:54 +0300780struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200781void omap_dss_put_device(struct omap_dss_device *dssdev);
782#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
783struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
784struct omap_dss_device *omap_dss_find_device(void *data,
785 int (*match)(struct omap_dss_device *dssdev, void *data));
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200786const char *omapdss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200787
Tomi Valkeinen6fcd4852013-05-10 13:02:32 +0300788void videomode_to_omap_video_timings(const struct videomode *vm,
789 struct omap_video_timings *ovt);
790void omap_video_timings_to_videomode(const struct omap_video_timings *ovt,
791 struct videomode *vm);
792
Tomi Valkeineneda34272012-11-07 16:26:11 +0200793int dss_feat_get_num_mgrs(void);
794int dss_feat_get_num_ovls(void);
795enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
796enum omap_dss_output_id dss_feat_get_supported_outputs(enum omap_channel channel);
797enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
798
799
800
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200801int omap_dss_get_num_overlay_managers(void);
802struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
803
804int omap_dss_get_num_overlays(void);
805struct omap_overlay *omap_dss_get_overlay(int num);
806
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300807int omapdss_register_output(struct omap_dss_device *output);
808void omapdss_unregister_output(struct omap_dss_device *output);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300809struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
810struct omap_dss_device *omap_dss_find_output(const char *name);
811struct omap_dss_device *omap_dss_find_output_by_node(struct device_node *node);
812int omapdss_output_set_device(struct omap_dss_device *out,
Archit Taneja6d71b922012-08-29 13:30:15 +0530813 struct omap_dss_device *dssdev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300814int omapdss_output_unset_device(struct omap_dss_device *out);
Archit Taneja484dc402012-09-07 17:38:00 +0530815
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300816struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300817struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
818
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200819void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
820 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200821int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
Grazvydas Ignotas4b6430f2012-03-15 20:00:23 +0200822void omapdss_default_get_timings(struct omap_dss_device *dssdev,
823 struct omap_video_timings *timings);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200824
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200825typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
826int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
827int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
828
Tomi Valkeinen348be692012-11-07 18:17:35 +0200829u32 dispc_read_irqstatus(void);
830void dispc_clear_irqstatus(u32 mask);
831u32 dispc_read_irqenable(void);
832void dispc_write_irqenable(u32 mask);
833
834int dispc_request_irq(irq_handler_t handler, void *dev_id);
835void dispc_free_irq(void *dev_id);
836
837int dispc_runtime_get(void);
838void dispc_runtime_put(void);
839
840void dispc_mgr_enable(enum omap_channel channel, bool enable);
841bool dispc_mgr_is_enabled(enum omap_channel channel);
842u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
843u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
844u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
845bool dispc_mgr_go_busy(enum omap_channel channel);
846void dispc_mgr_go(enum omap_channel channel);
847void dispc_mgr_set_lcd_config(enum omap_channel channel,
848 const struct dss_lcd_mgr_config *config);
849void dispc_mgr_set_timings(enum omap_channel channel,
850 const struct omap_video_timings *timings);
851void dispc_mgr_setup(enum omap_channel channel,
852 const struct omap_overlay_manager_info *info);
853
854int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
855 const struct omap_overlay_info *oi,
856 const struct omap_video_timings *timings,
857 int *x_predecim, int *y_predecim);
858
859int dispc_ovl_enable(enum omap_plane plane, bool enable);
860bool dispc_ovl_enabled(enum omap_plane plane);
861void dispc_ovl_set_channel_out(enum omap_plane plane,
862 enum omap_channel channel);
863int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
864 bool replication, const struct omap_video_timings *mgr_timings,
865 bool mem_to_mem);
866
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200867#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
Tomi Valkeinenecc8b372013-02-14 14:17:28 +0200868#define to_dss_device(x) container_of((x), struct omap_dss_device, old_dev)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200869
Archit Taneja1ffefe72011-05-12 17:26:24 +0530870void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
871 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200872int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200873int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
874 const struct omap_dss_dsi_config *config);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200875
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200876int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200877 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530878int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
879int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
880void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300881int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
882 const struct omap_dsi_pin_config *pin_cfg);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200883
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200884int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300885void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300886 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200887
888int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
889void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac4991442012-08-08 14:28:54 +0530890void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
891 struct omap_video_timings *timings);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200892int dpi_check_timings(struct omap_dss_device *dssdev,
893 struct omap_video_timings *timings);
Archit Tanejac6b393d2012-07-06 15:30:52 +0530894void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200895
896int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
897void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac7833f72012-07-05 17:11:12 +0530898void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
899 struct omap_video_timings *timings);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530900void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200901
902int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
903void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja43eab862012-08-13 12:24:53 +0530904int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
905 void *data);
Archit Taneja475989b2012-08-13 15:28:15 +0530906int omap_rfbi_configure(struct omap_dss_device *dssdev);
Archit Taneja6ff9dd52012-08-13 15:12:10 +0530907void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
Archit Tanejab02875b2012-08-13 15:26:49 +0530908void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
909 int pixel_size);
Archit Taneja475989b2012-08-13 15:28:15 +0530910void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
911 int data_lines);
Archit Taneja6e883322012-08-13 22:23:29 +0530912void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
913 struct rfbi_timings *timings);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200914
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300915int omapdss_compat_init(void);
916void omapdss_compat_uninit(void);
917
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300918struct dss_mgr_ops {
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300919 int (*connect)(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300920 struct omap_dss_device *dst);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300921 void (*disconnect)(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300922 struct omap_dss_device *dst);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300923
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300924 void (*start_update)(struct omap_overlay_manager *mgr);
925 int (*enable)(struct omap_overlay_manager *mgr);
926 void (*disable)(struct omap_overlay_manager *mgr);
927 void (*set_timings)(struct omap_overlay_manager *mgr,
928 const struct omap_video_timings *timings);
929 void (*set_lcd_config)(struct omap_overlay_manager *mgr,
930 const struct dss_lcd_mgr_config *config);
931 int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
932 void (*handler)(void *), void *data);
933 void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
934 void (*handler)(void *), void *data);
935};
936
937int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
938void dss_uninstall_mgr_ops(void);
939
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300940int dss_mgr_connect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300941 struct omap_dss_device *dst);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300942void dss_mgr_disconnect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300943 struct omap_dss_device *dst);
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300944void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
945 const struct omap_video_timings *timings);
946void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
947 const struct dss_lcd_mgr_config *config);
948int dss_mgr_enable(struct omap_overlay_manager *mgr);
949void dss_mgr_disable(struct omap_overlay_manager *mgr);
950void dss_mgr_start_update(struct omap_overlay_manager *mgr);
951int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
952 void (*handler)(void *), void *data);
953void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
954 void (*handler)(void *), void *data);
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300955
956static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
957{
958 return dssdev->output;
959}
960
961static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
962{
963 return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
964}
965
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200966#endif