blob: 583c6245194fe7e41c6f06d7bf7b5d920e6eeb80 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020024
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000042#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
44#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
45#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030046#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
47#define DISPC_IRQ_FRAMEDONETV (1 << 24)
48#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049
50struct omap_dss_device;
51struct omap_overlay_manager;
52
53enum omap_display_type {
54 OMAP_DISPLAY_TYPE_NONE = 0,
55 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
56 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
57 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
58 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
59 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053060 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020061};
62
63enum omap_plane {
64 OMAP_DSS_GFX = 0,
65 OMAP_DSS_VIDEO1 = 1,
66 OMAP_DSS_VIDEO2 = 2
67};
68
69enum omap_channel {
70 OMAP_DSS_CHANNEL_LCD = 0,
71 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000072 OMAP_DSS_CHANNEL_LCD2 = 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020073};
74
75enum omap_color_mode {
76 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
77 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
78 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
79 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
80 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
81 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
82 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
83 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
84 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
85 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
86 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
87 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
88 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
89 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +053090 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
91 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
92 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
93 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
94 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095};
96
97enum omap_lcd_display_type {
98 OMAP_DSS_LCD_DISPLAY_STN,
99 OMAP_DSS_LCD_DISPLAY_TFT,
100};
101
102enum omap_dss_load_mode {
103 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
104 OMAP_DSS_LOAD_CLUT_ONLY = 1,
105 OMAP_DSS_LOAD_FRAME_ONLY = 2,
106 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
107};
108
109enum omap_dss_trans_key_type {
110 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
111 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
112};
113
114enum omap_rfbi_te_mode {
115 OMAP_DSS_RFBI_TE_MODE_1 = 1,
116 OMAP_DSS_RFBI_TE_MODE_2 = 2,
117};
118
119enum omap_panel_config {
120 OMAP_DSS_LCD_IVS = 1<<0,
121 OMAP_DSS_LCD_IHS = 1<<1,
122 OMAP_DSS_LCD_IPC = 1<<2,
123 OMAP_DSS_LCD_IEO = 1<<3,
124 OMAP_DSS_LCD_RF = 1<<4,
125 OMAP_DSS_LCD_ONOFF = 1<<5,
126
127 OMAP_DSS_LCD_TFT = 1<<20,
128};
129
130enum omap_dss_venc_type {
131 OMAP_DSS_VENC_TYPE_COMPOSITE,
132 OMAP_DSS_VENC_TYPE_SVIDEO,
133};
134
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530135enum omap_dss_dsi_pixel_format {
136 OMAP_DSS_DSI_FMT_RGB888,
137 OMAP_DSS_DSI_FMT_RGB666,
138 OMAP_DSS_DSI_FMT_RGB666_PACKED,
139 OMAP_DSS_DSI_FMT_RGB565,
140};
141
Archit Taneja7e951ee2011-07-22 12:45:04 +0530142enum omap_dss_dsi_mode {
143 OMAP_DSS_DSI_CMD_MODE = 0,
144 OMAP_DSS_DSI_VIDEO_MODE,
145};
146
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147enum omap_display_caps {
148 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
149 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
150};
151
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152enum omap_dss_display_state {
153 OMAP_DSS_DISPLAY_DISABLED = 0,
154 OMAP_DSS_DISPLAY_ACTIVE,
155 OMAP_DSS_DISPLAY_SUSPENDED,
156};
157
158/* XXX perhaps this should be removed */
159enum omap_dss_overlay_managers {
160 OMAP_DSS_OVL_MGR_LCD,
161 OMAP_DSS_OVL_MGR_TV,
Sumit Semwal8613b002010-12-02 11:27:09 +0000162 OMAP_DSS_OVL_MGR_LCD2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163};
164
165enum omap_dss_rotation_type {
166 OMAP_DSS_ROT_DMA = 0,
167 OMAP_DSS_ROT_VRFB = 1,
168};
169
170/* clockwise rotation angle */
171enum omap_dss_rotation_angle {
172 OMAP_DSS_ROT_0 = 0,
173 OMAP_DSS_ROT_90 = 1,
174 OMAP_DSS_ROT_180 = 2,
175 OMAP_DSS_ROT_270 = 3,
176};
177
178enum omap_overlay_caps {
179 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300180 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
181 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200182};
183
184enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300185 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186};
187
Archit Taneja89a35e52011-04-12 13:52:23 +0530188enum omap_dss_clk_source {
189 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
190 * OMAP4: DSS_FCLK */
191 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
192 * OMAP4: PLL1_CLK1 */
193 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
194 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530195 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
196 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530197};
198
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200199/* RFBI */
200
201struct rfbi_timings {
202 int cs_on_time;
203 int cs_off_time;
204 int we_on_time;
205 int we_off_time;
206 int re_on_time;
207 int re_off_time;
208 int we_cycle_time;
209 int re_cycle_time;
210 int cs_pulse_width;
211 int access_time;
212
213 int clk_div;
214
215 u32 tim[5]; /* set by rfbi_convert_timings() */
216
217 int converted;
218};
219
220void omap_rfbi_write_command(const void *buf, u32 len);
221void omap_rfbi_read_data(void *buf, u32 len);
222void omap_rfbi_write_data(const void *buf, u32 len);
223void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
224 u16 x, u16 y,
225 u16 w, u16 h);
226int omap_rfbi_enable_te(bool enable, unsigned line);
227int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
228 unsigned hs_pulse_time, unsigned vs_pulse_time,
229 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300230void rfbi_bus_lock(void);
231void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232
233/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530234
235struct omap_dss_dsi_videomode_data {
236 /* DSI video mode blanking data */
237 /* Unit: byte clock cycles */
238 u16 hsa;
239 u16 hfp;
240 u16 hbp;
241 /* Unit: line clocks */
242 u16 vsa;
243 u16 vfp;
244 u16 vbp;
245
246 /* DSI blanking modes */
247 int blanking_mode;
248 int hsa_blanking_mode;
249 int hbp_blanking_mode;
250 int hfp_blanking_mode;
251
252 /* Video port sync events */
253 int vp_de_pol;
254 int vp_hsync_pol;
255 int vp_vsync_pol;
256 bool vp_vsync_end;
257 bool vp_hsync_end;
258
259 bool ddr_clk_always_on;
260 int window_sync;
261};
262
Archit Taneja1ffefe72011-05-12 17:26:24 +0530263void dsi_bus_lock(struct omap_dss_device *dssdev);
264void dsi_bus_unlock(struct omap_dss_device *dssdev);
265int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
266 int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530267int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
268 int len);
269int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
270int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530271int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
272 u8 param);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530273int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
274 u8 param);
275int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
276 u8 param1, u8 param2);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530277int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
278 u8 *data, int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530279int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
280 u8 *data, int len);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530281int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
282 u8 *buf, int buflen);
Archit Tanejab3b89c02011-08-30 16:07:39 +0530283int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
284 int buflen);
285int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
286 u8 *buf, int buflen);
287int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
288 u8 param1, u8 param2, u8 *buf, int buflen);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530289int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
290 u16 len);
291int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
292int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +0530293int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel);
294void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295
296/* Board specific data */
297struct omap_dss_board_info {
Tomi Valkeinenaac927c2011-05-23 15:46:54 +0300298 int (*get_context_loss_count)(struct device *dev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200299 int num_devices;
300 struct omap_dss_device **devices;
301 struct omap_dss_device *default_device;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300302 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
303 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200304};
305
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000306#if defined(CONFIG_OMAP2_DSS_MODULE) || defined(CONFIG_OMAP2_DSS)
307/* Init with the board info */
308extern int omap_display_init(struct omap_dss_board_info *board_data);
309#else
310static inline int omap_display_init(struct omap_dss_board_info *board_data)
311{
312 return 0;
313}
314#endif
315
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000316struct omap_display_platform_data {
317 struct omap_dss_board_info *board_data;
318 /* TODO: Additional members to be added when PM is considered */
319};
320
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321struct omap_video_timings {
322 /* Unit: pixels */
323 u16 x_res;
324 /* Unit: pixels */
325 u16 y_res;
326 /* Unit: KHz */
327 u32 pixel_clock;
328 /* Unit: pixel clocks */
329 u16 hsw; /* Horizontal synchronization pulse width */
330 /* Unit: pixel clocks */
331 u16 hfp; /* Horizontal front porch */
332 /* Unit: pixel clocks */
333 u16 hbp; /* Horizontal back porch */
334 /* Unit: line clocks */
335 u16 vsw; /* Vertical synchronization pulse width */
336 /* Unit: line clocks */
337 u16 vfp; /* Vertical front porch */
338 /* Unit: line clocks */
339 u16 vbp; /* Vertical back porch */
340};
341
342#ifdef CONFIG_OMAP2_DSS_VENC
343/* Hardcoded timings for tv modes. Venc only uses these to
344 * identify the mode, and does not actually use the configs
345 * itself. However, the configs should be something that
346 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200347extern const struct omap_video_timings omap_dss_pal_timings;
348extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349#endif
350
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300351struct omap_dss_cpr_coefs {
352 s16 rr, rg, rb;
353 s16 gr, gg, gb;
354 s16 br, bg, bb;
355};
356
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200357struct omap_overlay_info {
358 bool enabled;
359
360 u32 paddr;
361 void __iomem *vaddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530362 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200363 u16 screen_width;
364 u16 width;
365 u16 height;
366 enum omap_color_mode color_mode;
367 u8 rotation;
368 enum omap_dss_rotation_type rotation_type;
369 bool mirror;
370
371 u16 pos_x;
372 u16 pos_y;
373 u16 out_width; /* if 0, out_width == width */
374 u16 out_height; /* if 0, out_height == height */
375 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100376 u8 pre_mult_alpha;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377};
378
379struct omap_overlay {
380 struct kobject kobj;
381 struct list_head list;
382
383 /* static fields */
384 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300385 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386 enum omap_color_mode supported_modes;
387 enum omap_overlay_caps caps;
388
389 /* dynamic fields */
390 struct omap_overlay_manager *manager;
391 struct omap_overlay_info info;
392
Tomi Valkeinen8fa80312011-08-16 12:56:19 +0300393 bool manager_changed;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200394 /* if true, info has been changed, but not applied() yet */
395 bool info_dirty;
396
397 int (*set_manager)(struct omap_overlay *ovl,
398 struct omap_overlay_manager *mgr);
399 int (*unset_manager)(struct omap_overlay *ovl);
400
401 int (*set_overlay_info)(struct omap_overlay *ovl,
402 struct omap_overlay_info *info);
403 void (*get_overlay_info)(struct omap_overlay *ovl,
404 struct omap_overlay_info *info);
405
406 int (*wait_for_go)(struct omap_overlay *ovl);
407};
408
409struct omap_overlay_manager_info {
410 u32 default_color;
411
412 enum omap_dss_trans_key_type trans_key_type;
413 u32 trans_key;
414 bool trans_enabled;
415
416 bool alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300417
418 bool cpr_enable;
419 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420};
421
422struct omap_overlay_manager {
423 struct kobject kobj;
424 struct list_head list;
425
426 /* static fields */
427 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300428 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200429 enum omap_overlay_manager_caps caps;
430 int num_overlays;
431 struct omap_overlay **overlays;
432 enum omap_display_type supported_displays;
433
434 /* dynamic fields */
435 struct omap_dss_device *device;
436 struct omap_overlay_manager_info info;
437
438 bool device_changed;
439 /* if true, info has been changed but not applied() yet */
440 bool info_dirty;
441
442 int (*set_device)(struct omap_overlay_manager *mgr,
443 struct omap_dss_device *dssdev);
444 int (*unset_device)(struct omap_overlay_manager *mgr);
445
446 int (*set_manager_info)(struct omap_overlay_manager *mgr,
447 struct omap_overlay_manager_info *info);
448 void (*get_manager_info)(struct omap_overlay_manager *mgr,
449 struct omap_overlay_manager_info *info);
450
451 int (*apply)(struct omap_overlay_manager *mgr);
452 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200453 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200454
455 int (*enable)(struct omap_overlay_manager *mgr);
456 int (*disable)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200457};
458
459struct omap_dss_device {
460 struct device dev;
461
462 enum omap_display_type type;
463
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000464 enum omap_channel channel;
465
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200466 union {
467 struct {
468 u8 data_lines;
469 } dpi;
470
471 struct {
472 u8 channel;
473 u8 data_lines;
474 } rfbi;
475
476 struct {
477 u8 datapairs;
478 } sdi;
479
480 struct {
481 u8 clk_lane;
482 u8 clk_pol;
483 u8 data1_lane;
484 u8 data1_pol;
485 u8 data2_lane;
486 u8 data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +0530487 u8 data3_lane;
488 u8 data3_pol;
489 u8 data4_lane;
490 u8 data4_pol;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200491
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530492 int module;
493
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494 bool ext_te;
495 u8 ext_te_gpio;
496 } dsi;
497
498 struct {
499 enum omap_dss_venc_type type;
500 bool invert_polarity;
501 } venc;
502 } phy;
503
504 struct {
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200505 struct {
Archit Tanejae8881662011-04-12 13:52:24 +0530506 struct {
507 u16 lck_div;
508 u16 pck_div;
509 enum omap_dss_clk_source lcd_clk_src;
510 } channel;
511
512 enum omap_dss_clk_source dispc_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200513 } dispc;
514
515 struct {
Tomi Valkeinenc90a78e2011-08-31 15:32:23 +0300516 /* regn is one greater than TRM's REGN value */
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200517 u16 regn;
518 u16 regm;
519 u16 regm_dispc;
520 u16 regm_dsi;
521
522 u16 lp_clk_div;
Archit Tanejae8881662011-04-12 13:52:24 +0530523 enum omap_dss_clk_source dsi_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200524 } dsi;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530525
526 struct {
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300527 /* regn is one greater than TRM's REGN value */
Archit Taneja6cb07b22011-04-12 13:52:25 +0530528 u16 regn;
529 u16 regm2;
530 } hdmi;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200531 } clocks;
532
533 struct {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200534 struct omap_video_timings timings;
535
536 int acbi; /* ac-bias pin transitions per interrupt */
537 /* Unit: line clocks */
538 int acb; /* ac-bias pin frequency */
539
540 enum omap_panel_config config;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530541
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530542 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530543 enum omap_dss_dsi_mode dsi_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530544 struct omap_dss_dsi_videomode_data dsi_vm_data;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200545 } panel;
546
547 struct {
548 u8 pixel_size;
549 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200550 } ctrl;
551
552 int reset_gpio;
553
554 int max_backlight_level;
555
556 const char *name;
557
558 /* used to match device to driver */
559 const char *driver_name;
560
561 void *data;
562
563 struct omap_dss_driver *driver;
564
565 /* helper variable for driver suspend/resume */
566 bool activate_after_resume;
567
568 enum omap_display_caps caps;
569
570 struct omap_overlay_manager *manager;
571
572 enum omap_dss_display_state state;
573
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200574 /* platform specific */
575 int (*platform_enable)(struct omap_dss_device *dssdev);
576 void (*platform_disable)(struct omap_dss_device *dssdev);
577 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
578 int (*get_backlight)(struct omap_dss_device *dssdev);
579};
580
581struct omap_dss_driver {
582 struct device_driver driver;
583
584 int (*probe)(struct omap_dss_device *);
585 void (*remove)(struct omap_dss_device *);
586
587 int (*enable)(struct omap_dss_device *display);
588 void (*disable)(struct omap_dss_device *display);
589 int (*suspend)(struct omap_dss_device *display);
590 int (*resume)(struct omap_dss_device *display);
591 int (*run_test)(struct omap_dss_device *display, int test);
592
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200593 int (*update)(struct omap_dss_device *dssdev,
594 u16 x, u16 y, u16 w, u16 h);
595 int (*sync)(struct omap_dss_device *dssdev);
596
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200597 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200598 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200599
600 u8 (*get_rotate)(struct omap_dss_device *dssdev);
601 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
602
603 bool (*get_mirror)(struct omap_dss_device *dssdev);
604 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
605
606 int (*memory_read)(struct omap_dss_device *dssdev,
607 void *buf, size_t size,
608 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200609
610 void (*get_resolution)(struct omap_dss_device *dssdev,
611 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300612 void (*get_dimensions)(struct omap_dss_device *dssdev,
613 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200614 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200615
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200616 int (*check_timings)(struct omap_dss_device *dssdev,
617 struct omap_video_timings *timings);
618 void (*set_timings)(struct omap_dss_device *dssdev,
619 struct omap_video_timings *timings);
620 void (*get_timings)(struct omap_dss_device *dssdev,
621 struct omap_video_timings *timings);
622
Tomi Valkeinen36511312010-01-19 15:53:16 +0200623 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
624 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200625};
626
627int omap_dss_register_driver(struct omap_dss_driver *);
628void omap_dss_unregister_driver(struct omap_dss_driver *);
629
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200630void omap_dss_get_device(struct omap_dss_device *dssdev);
631void omap_dss_put_device(struct omap_dss_device *dssdev);
632#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
633struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
634struct omap_dss_device *omap_dss_find_device(void *data,
635 int (*match)(struct omap_dss_device *dssdev, void *data));
636
637int omap_dss_start_device(struct omap_dss_device *dssdev);
638void omap_dss_stop_device(struct omap_dss_device *dssdev);
639
640int omap_dss_get_num_overlay_managers(void);
641struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
642
643int omap_dss_get_num_overlays(void);
644struct omap_overlay *omap_dss_get_overlay(int num);
645
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200646void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
647 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200648int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
649
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200650typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
651int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
652int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
653
654int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
655int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
656 unsigned long timeout);
657
658#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
659#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
660
Archit Taneja1ffefe72011-05-12 17:26:24 +0530661void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
662 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200663int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200664
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200665int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300666 u16 *x, u16 *y, u16 *w, u16 *h,
667 bool enlarge_update_area);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200668int omap_dsi_update(struct omap_dss_device *dssdev,
669 int channel,
670 u16 x, u16 y, u16 w, u16 h,
671 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530672int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
673int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
674void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200675
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200676int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300677void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300678 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200679
680int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
681void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200682void dpi_set_timings(struct omap_dss_device *dssdev,
683 struct omap_video_timings *timings);
684int dpi_check_timings(struct omap_dss_device *dssdev,
685 struct omap_video_timings *timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200686
687int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
688void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
689
690int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
691void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200692int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
693 u16 *x, u16 *y, u16 *w, u16 *h);
694int omap_rfbi_update(struct omap_dss_device *dssdev,
695 u16 x, u16 y, u16 w, u16 h,
696 void (*callback)(void *), void *data);
Tomi Valkeinen1d5952a2011-04-29 15:57:01 +0300697int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
698 int data_lines);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200699
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200700#endif