blob: a9402362d8178857b483e171244c95003885171c [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020024
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000042#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
Archit Tanejab8c095b2011-09-13 18:20:33 +053044#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
Sumit Semwal2a205f32010-12-02 11:27:12 +000046#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030048#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Chandrabhanu Mahapatra14d33d32012-08-27 14:23:19 +053051#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
52#define DISPC_IRQ_VSYNC3 (1 << 28)
53#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
54#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020055
56struct omap_dss_device;
57struct omap_overlay_manager;
Ricardo Neri9c0b8422012-03-06 18:20:37 -060058struct snd_aes_iec958;
59struct snd_cea_861_aud_if;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060
61enum omap_display_type {
62 OMAP_DISPLAY_TYPE_NONE = 0,
63 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
64 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
65 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
66 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
67 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053068 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020069};
70
71enum omap_plane {
72 OMAP_DSS_GFX = 0,
73 OMAP_DSS_VIDEO1 = 1,
Archit Tanejab8c095b2011-09-13 18:20:33 +053074 OMAP_DSS_VIDEO2 = 2,
75 OMAP_DSS_VIDEO3 = 3,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030076 OMAP_DSS_WB = 4,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020077};
78
79enum omap_channel {
80 OMAP_DSS_CHANNEL_LCD = 0,
81 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000082 OMAP_DSS_CHANNEL_LCD2 = 2,
Chandrabhanu Mahapatraff6331e2012-06-19 15:08:16 +053083 OMAP_DSS_CHANNEL_LCD3 = 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020084};
85
86enum omap_color_mode {
87 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
88 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
89 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
90 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
91 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
92 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
93 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
94 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
95 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
96 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
97 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
98 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
99 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
100 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +0530101 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
102 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
103 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
104 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
105 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200106};
107
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200108enum omap_dss_load_mode {
109 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
110 OMAP_DSS_LOAD_CLUT_ONLY = 1,
111 OMAP_DSS_LOAD_FRAME_ONLY = 2,
112 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
113};
114
115enum omap_dss_trans_key_type {
116 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
117 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
118};
119
120enum omap_rfbi_te_mode {
121 OMAP_DSS_RFBI_TE_MODE_1 = 1,
122 OMAP_DSS_RFBI_TE_MODE_2 = 2,
123};
124
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530125enum omap_dss_signal_level {
126 OMAPDSS_SIG_ACTIVE_HIGH = 0,
127 OMAPDSS_SIG_ACTIVE_LOW = 1,
128};
129
130enum omap_dss_signal_edge {
131 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
132 OMAPDSS_DRIVE_SIG_RISING_EDGE,
133 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
134};
135
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200136enum omap_dss_venc_type {
137 OMAP_DSS_VENC_TYPE_COMPOSITE,
138 OMAP_DSS_VENC_TYPE_SVIDEO,
139};
140
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530141enum omap_dss_dsi_pixel_format {
142 OMAP_DSS_DSI_FMT_RGB888,
143 OMAP_DSS_DSI_FMT_RGB666,
144 OMAP_DSS_DSI_FMT_RGB666_PACKED,
145 OMAP_DSS_DSI_FMT_RGB565,
146};
147
Archit Taneja7e951ee2011-07-22 12:45:04 +0530148enum omap_dss_dsi_mode {
149 OMAP_DSS_DSI_CMD_MODE = 0,
150 OMAP_DSS_DSI_VIDEO_MODE,
151};
152
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153enum omap_display_caps {
154 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
155 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
156};
157
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200158enum omap_dss_display_state {
159 OMAP_DSS_DISPLAY_DISABLED = 0,
160 OMAP_DSS_DISPLAY_ACTIVE,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161};
162
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600163enum omap_dss_audio_state {
164 OMAP_DSS_AUDIO_DISABLED = 0,
165 OMAP_DSS_AUDIO_ENABLED,
166 OMAP_DSS_AUDIO_CONFIGURED,
167 OMAP_DSS_AUDIO_PLAYING,
168};
169
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200170enum omap_dss_rotation_type {
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530171 OMAP_DSS_ROT_DMA = 1 << 0,
172 OMAP_DSS_ROT_VRFB = 1 << 1,
173 OMAP_DSS_ROT_TILER = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200174};
175
176/* clockwise rotation angle */
177enum omap_dss_rotation_angle {
178 OMAP_DSS_ROT_0 = 0,
179 OMAP_DSS_ROT_90 = 1,
180 OMAP_DSS_ROT_180 = 2,
181 OMAP_DSS_ROT_270 = 3,
182};
183
184enum omap_overlay_caps {
185 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300186 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
187 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Archit Taneja11354dd2011-09-26 11:47:29 +0530188 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
Archit Tanejad79db852012-09-22 12:30:17 +0530189 OMAP_DSS_OVL_CAP_POS = 1 << 4,
190 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200191};
192
193enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300194 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200195};
196
Archit Taneja89a35e52011-04-12 13:52:23 +0530197enum omap_dss_clk_source {
198 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
199 * OMAP4: DSS_FCLK */
200 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
201 * OMAP4: PLL1_CLK1 */
202 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
203 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530204 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
205 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530206};
207
Mythri P K9a901682012-01-02 14:02:38 +0530208enum omap_hdmi_flags {
209 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
210};
211
Archit Taneja484dc402012-09-07 17:38:00 +0530212enum omap_dss_output_id {
213 OMAP_DSS_OUTPUT_DPI = 1 << 0,
214 OMAP_DSS_OUTPUT_DBI = 1 << 1,
215 OMAP_DSS_OUTPUT_SDI = 1 << 2,
216 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
217 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
218 OMAP_DSS_OUTPUT_VENC = 1 << 5,
219 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
220};
221
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222/* RFBI */
223
224struct rfbi_timings {
225 int cs_on_time;
226 int cs_off_time;
227 int we_on_time;
228 int we_off_time;
229 int re_on_time;
230 int re_off_time;
231 int we_cycle_time;
232 int re_cycle_time;
233 int cs_pulse_width;
234 int access_time;
235
236 int clk_div;
237
238 u32 tim[5]; /* set by rfbi_convert_timings() */
239
240 int converted;
241};
242
243void omap_rfbi_write_command(const void *buf, u32 len);
244void omap_rfbi_read_data(void *buf, u32 len);
245void omap_rfbi_write_data(const void *buf, u32 len);
246void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
247 u16 x, u16 y,
248 u16 w, u16 h);
249int omap_rfbi_enable_te(bool enable, unsigned line);
250int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
251 unsigned hs_pulse_time, unsigned vs_pulse_time,
252 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300253void rfbi_bus_lock(void);
254void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
256/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530257
Archit Taneja6b8493752012-08-13 22:12:24 +0530258struct omap_dss_dsi_videomode_timings {
Archit Taneja8af6ff02011-09-05 16:48:27 +0530259 /* DSI video mode blanking data */
260 /* Unit: byte clock cycles */
261 u16 hsa;
262 u16 hfp;
263 u16 hbp;
264 /* Unit: line clocks */
265 u16 vsa;
266 u16 vfp;
267 u16 vbp;
268
269 /* DSI blanking modes */
270 int blanking_mode;
271 int hsa_blanking_mode;
272 int hbp_blanking_mode;
273 int hfp_blanking_mode;
274
275 /* Video port sync events */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530276 bool vp_vsync_end;
277 bool vp_hsync_end;
278
279 bool ddr_clk_always_on;
280 int window_sync;
281};
282
Archit Taneja1ffefe72011-05-12 17:26:24 +0530283void dsi_bus_lock(struct omap_dss_device *dssdev);
284void dsi_bus_unlock(struct omap_dss_device *dssdev);
285int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
286 int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530287int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
288 int len);
289int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
290int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530291int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
292 u8 param);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530293int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
294 u8 param);
295int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
296 u8 param1, u8 param2);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530297int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
298 u8 *data, int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530299int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
300 u8 *data, int len);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530301int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
302 u8 *buf, int buflen);
Archit Tanejab3b89c02011-08-30 16:07:39 +0530303int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
304 int buflen);
305int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
306 u8 *buf, int buflen);
307int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
308 u8 param1, u8 param2, u8 *buf, int buflen);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530309int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
310 u16 len);
311int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
312int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen9a147a62011-11-09 15:30:11 +0200313int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
314void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200315
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300316enum omapdss_version {
317 OMAPDSS_VER_UNKNOWN = 0,
318 OMAPDSS_VER_OMAP24xx,
319 OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
320 OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
321 OMAPDSS_VER_OMAP3630,
322 OMAPDSS_VER_AM35xx,
323 OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
324 OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
325 OMAPDSS_VER_OMAP4, /* All other OMAP4s */
326 OMAPDSS_VER_OMAP5,
327};
328
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200329/* Board specific data */
330struct omap_dss_board_info {
Tomi Valkeinenaac927c2011-05-23 15:46:54 +0300331 int (*get_context_loss_count)(struct device *dev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200332 int num_devices;
333 struct omap_dss_device **devices;
334 struct omap_dss_device *default_device;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300335 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
336 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200337 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300338 enum omapdss_version version;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200339};
340
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000341/* Init with the board info */
342extern int omap_display_init(struct omap_dss_board_info *board_data);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530343/* HDMI mux init*/
Mythri P K9a901682012-01-02 14:02:38 +0530344extern int omap_hdmi_init(enum omap_hdmi_flags flags);
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000345
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200346struct omap_video_timings {
347 /* Unit: pixels */
348 u16 x_res;
349 /* Unit: pixels */
350 u16 y_res;
351 /* Unit: KHz */
352 u32 pixel_clock;
353 /* Unit: pixel clocks */
354 u16 hsw; /* Horizontal synchronization pulse width */
355 /* Unit: pixel clocks */
356 u16 hfp; /* Horizontal front porch */
357 /* Unit: pixel clocks */
358 u16 hbp; /* Horizontal back porch */
359 /* Unit: line clocks */
360 u16 vsw; /* Vertical synchronization pulse width */
361 /* Unit: line clocks */
362 u16 vfp; /* Vertical front porch */
363 /* Unit: line clocks */
364 u16 vbp; /* Vertical back porch */
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530365
366 /* Vsync logic level */
367 enum omap_dss_signal_level vsync_level;
368 /* Hsync logic level */
369 enum omap_dss_signal_level hsync_level;
Archit Taneja23c8f882012-06-28 11:15:51 +0530370 /* Interlaced or Progressive timings */
371 bool interlace;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530372 /* Pixel clock edge to drive LCD data */
373 enum omap_dss_signal_edge data_pclk_edge;
374 /* Data enable logic level */
375 enum omap_dss_signal_level de_level;
376 /* Pixel clock edges to drive HSYNC and VSYNC signals */
377 enum omap_dss_signal_edge sync_pclk_edge;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378};
379
380#ifdef CONFIG_OMAP2_DSS_VENC
381/* Hardcoded timings for tv modes. Venc only uses these to
382 * identify the mode, and does not actually use the configs
383 * itself. However, the configs should be something that
384 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200385extern const struct omap_video_timings omap_dss_pal_timings;
386extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387#endif
388
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300389struct omap_dss_cpr_coefs {
390 s16 rr, rg, rb;
391 s16 gr, gg, gb;
392 s16 br, bg, bb;
393};
394
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395struct omap_overlay_info {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200396 u32 paddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530397 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200398 u16 screen_width;
399 u16 width;
400 u16 height;
401 enum omap_color_mode color_mode;
402 u8 rotation;
403 enum omap_dss_rotation_type rotation_type;
404 bool mirror;
405
406 u16 pos_x;
407 u16 pos_y;
408 u16 out_width; /* if 0, out_width == width */
409 u16 out_height; /* if 0, out_height == height */
410 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100411 u8 pre_mult_alpha;
Archit Taneja54128702011-09-08 11:29:17 +0530412 u8 zorder;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200413};
414
415struct omap_overlay {
416 struct kobject kobj;
417 struct list_head list;
418
419 /* static fields */
420 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300421 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200422 enum omap_color_mode supported_modes;
423 enum omap_overlay_caps caps;
424
425 /* dynamic fields */
426 struct omap_overlay_manager *manager;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200428 /*
429 * The following functions do not block:
430 *
431 * is_enabled
432 * set_overlay_info
433 * get_overlay_info
434 *
435 * The rest of the functions may block and cannot be called from
436 * interrupt context
437 */
438
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200439 int (*enable)(struct omap_overlay *ovl);
440 int (*disable)(struct omap_overlay *ovl);
441 bool (*is_enabled)(struct omap_overlay *ovl);
442
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200443 int (*set_manager)(struct omap_overlay *ovl,
444 struct omap_overlay_manager *mgr);
445 int (*unset_manager)(struct omap_overlay *ovl);
446
447 int (*set_overlay_info)(struct omap_overlay *ovl,
448 struct omap_overlay_info *info);
449 void (*get_overlay_info)(struct omap_overlay *ovl,
450 struct omap_overlay_info *info);
451
452 int (*wait_for_go)(struct omap_overlay *ovl);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530453
454 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455};
456
457struct omap_overlay_manager_info {
458 u32 default_color;
459
460 enum omap_dss_trans_key_type trans_key_type;
461 u32 trans_key;
462 bool trans_enabled;
463
Archit Taneja11354dd2011-09-26 11:47:29 +0530464 bool partial_alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300465
466 bool cpr_enable;
467 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200468};
469
470struct omap_overlay_manager {
471 struct kobject kobj;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200472
473 /* static fields */
474 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300475 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200476 enum omap_overlay_manager_caps caps;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200477 struct list_head overlays;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200478 enum omap_display_type supported_displays;
Archit Taneja97f01b32012-09-26 16:42:39 +0530479 enum omap_dss_output_id supported_outputs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200480
481 /* dynamic fields */
Archit Taneja97f01b32012-09-26 16:42:39 +0530482 struct omap_dss_output *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200483
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200484 /*
485 * The following functions do not block:
486 *
487 * set_manager_info
488 * get_manager_info
489 * apply
490 *
491 * The rest of the functions may block and cannot be called from
492 * interrupt context
493 */
494
Archit Taneja97f01b32012-09-26 16:42:39 +0530495 int (*set_output)(struct omap_overlay_manager *mgr,
496 struct omap_dss_output *output);
497 int (*unset_output)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200498
499 int (*set_manager_info)(struct omap_overlay_manager *mgr,
500 struct omap_overlay_manager_info *info);
501 void (*get_manager_info)(struct omap_overlay_manager *mgr,
502 struct omap_overlay_manager_info *info);
503
504 int (*apply)(struct omap_overlay_manager *mgr);
505 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200506 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530507
508 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200509};
510
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300511/* 22 pins means 1 clk lane and 10 data lanes */
512#define OMAP_DSS_MAX_DSI_PINS 22
513
514struct omap_dsi_pin_config {
515 int num_pins;
516 /*
517 * pin numbers in the following order:
518 * clk+, clk-
519 * data1+, data1-
520 * data2+, data2-
521 * ...
522 */
523 int pins[OMAP_DSS_MAX_DSI_PINS];
524};
525
Archit Taneja749feff2012-08-31 12:32:52 +0530526struct omap_dss_writeback_info {
527 u32 paddr;
528 u32 p_uv_addr;
529 u16 buf_width;
530 u16 width;
531 u16 height;
532 enum omap_color_mode color_mode;
533 u8 rotation;
534 enum omap_dss_rotation_type rotation_type;
535 bool mirror;
536 u8 pre_mult_alpha;
537};
538
Archit Taneja484dc402012-09-07 17:38:00 +0530539struct omap_dss_output {
540 struct list_head list;
541
542 /* display type supported by the output */
543 enum omap_display_type type;
544
545 /* output instance */
546 enum omap_dss_output_id id;
547
548 /* output's platform device pointer */
549 struct platform_device *pdev;
550
551 /* dynamic fields */
552 struct omap_overlay_manager *manager;
553
554 struct omap_dss_device *device;
555};
556
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200557struct omap_dss_device {
558 struct device dev;
559
560 enum omap_display_type type;
561
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000562 enum omap_channel channel;
563
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200564 union {
565 struct {
566 u8 data_lines;
567 } dpi;
568
569 struct {
570 u8 channel;
571 u8 data_lines;
572 } rfbi;
573
574 struct {
575 u8 datapairs;
576 } sdi;
577
578 struct {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530579 int module;
580
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200581 bool ext_te;
582 u8 ext_te_gpio;
583 } dsi;
584
585 struct {
586 enum omap_dss_venc_type type;
587 bool invert_polarity;
588 } venc;
589 } phy;
590
591 struct {
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200592 struct {
Archit Tanejae8881662011-04-12 13:52:24 +0530593 struct {
594 u16 lck_div;
595 u16 pck_div;
596 enum omap_dss_clk_source lcd_clk_src;
597 } channel;
598
599 enum omap_dss_clk_source dispc_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200600 } dispc;
601
602 struct {
Tomi Valkeinenc90a78e2011-08-31 15:32:23 +0300603 /* regn is one greater than TRM's REGN value */
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200604 u16 regn;
605 u16 regm;
606 u16 regm_dispc;
607 u16 regm_dsi;
608
609 u16 lp_clk_div;
Archit Tanejae8881662011-04-12 13:52:24 +0530610 enum omap_dss_clk_source dsi_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200611 } dsi;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530612
613 struct {
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300614 /* regn is one greater than TRM's REGN value */
Archit Taneja6cb07b22011-04-12 13:52:25 +0530615 u16 regn;
616 u16 regm2;
617 } hdmi;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200618 } clocks;
619
620 struct {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200621 struct omap_video_timings timings;
622
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530623 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530624 enum omap_dss_dsi_mode dsi_mode;
Archit Taneja6b8493752012-08-13 22:12:24 +0530625 struct omap_dss_dsi_videomode_timings dsi_vm_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200626 } panel;
627
628 struct {
629 u8 pixel_size;
630 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200631 } ctrl;
632
633 int reset_gpio;
634
635 int max_backlight_level;
636
637 const char *name;
638
639 /* used to match device to driver */
640 const char *driver_name;
641
642 void *data;
643
644 struct omap_dss_driver *driver;
645
646 /* helper variable for driver suspend/resume */
647 bool activate_after_resume;
648
649 enum omap_display_caps caps;
650
Archit Taneja6d71b922012-08-29 13:30:15 +0530651 struct omap_dss_output *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200652
653 enum omap_dss_display_state state;
654
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600655 enum omap_dss_audio_state audio_state;
656
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200657 /* platform specific */
658 int (*platform_enable)(struct omap_dss_device *dssdev);
659 void (*platform_disable)(struct omap_dss_device *dssdev);
660 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
661 int (*get_backlight)(struct omap_dss_device *dssdev);
662};
663
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200664struct omap_dss_hdmi_data
665{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300666 int ct_cp_hpd_gpio;
667 int ls_oe_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200668 int hpd_gpio;
669};
670
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600671struct omap_dss_audio {
672 struct snd_aes_iec958 *iec;
673 struct snd_cea_861_aud_if *cea;
674};
675
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200676struct omap_dss_driver {
677 struct device_driver driver;
678
679 int (*probe)(struct omap_dss_device *);
680 void (*remove)(struct omap_dss_device *);
681
682 int (*enable)(struct omap_dss_device *display);
683 void (*disable)(struct omap_dss_device *display);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200684 int (*run_test)(struct omap_dss_device *display, int test);
685
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200686 int (*update)(struct omap_dss_device *dssdev,
687 u16 x, u16 y, u16 w, u16 h);
688 int (*sync)(struct omap_dss_device *dssdev);
689
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200690 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200691 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200692
693 u8 (*get_rotate)(struct omap_dss_device *dssdev);
694 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
695
696 bool (*get_mirror)(struct omap_dss_device *dssdev);
697 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
698
699 int (*memory_read)(struct omap_dss_device *dssdev,
700 void *buf, size_t size,
701 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200702
703 void (*get_resolution)(struct omap_dss_device *dssdev,
704 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300705 void (*get_dimensions)(struct omap_dss_device *dssdev,
706 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200707 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200708
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200709 int (*check_timings)(struct omap_dss_device *dssdev,
710 struct omap_video_timings *timings);
711 void (*set_timings)(struct omap_dss_device *dssdev,
712 struct omap_video_timings *timings);
713 void (*get_timings)(struct omap_dss_device *dssdev,
714 struct omap_video_timings *timings);
715
Tomi Valkeinen36511312010-01-19 15:53:16 +0200716 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
717 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen3d5e0ef2011-08-25 17:10:41 +0300718
719 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
Tomi Valkeinendf4769c2011-08-29 17:26:01 +0300720 bool (*detect)(struct omap_dss_device *dssdev);
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600721
722 /*
723 * For display drivers that support audio. This encompasses
724 * HDMI and DisplayPort at the moment.
725 */
726 /*
727 * Note: These functions might sleep. Do not call while
728 * holding a spinlock/readlock.
729 */
730 int (*audio_enable)(struct omap_dss_device *dssdev);
731 void (*audio_disable)(struct omap_dss_device *dssdev);
732 bool (*audio_supported)(struct omap_dss_device *dssdev);
733 int (*audio_config)(struct omap_dss_device *dssdev,
734 struct omap_dss_audio *audio);
735 /* Note: These functions may not sleep */
736 int (*audio_start)(struct omap_dss_device *dssdev);
737 void (*audio_stop)(struct omap_dss_device *dssdev);
738
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200739};
740
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300741enum omapdss_version omapdss_get_version(void);
742
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200743int omap_dss_register_driver(struct omap_dss_driver *);
744void omap_dss_unregister_driver(struct omap_dss_driver *);
745
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200746void omap_dss_get_device(struct omap_dss_device *dssdev);
747void omap_dss_put_device(struct omap_dss_device *dssdev);
748#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
749struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
750struct omap_dss_device *omap_dss_find_device(void *data,
751 int (*match)(struct omap_dss_device *dssdev, void *data));
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200752const char *omapdss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200753
754int omap_dss_start_device(struct omap_dss_device *dssdev);
755void omap_dss_stop_device(struct omap_dss_device *dssdev);
756
757int omap_dss_get_num_overlay_managers(void);
758struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
759
760int omap_dss_get_num_overlays(void);
761struct omap_overlay *omap_dss_get_overlay(int num);
762
Archit Taneja484dc402012-09-07 17:38:00 +0530763struct omap_dss_output *omap_dss_get_output(enum omap_dss_output_id id);
Archit Taneja6d71b922012-08-29 13:30:15 +0530764int omapdss_output_set_device(struct omap_dss_output *out,
765 struct omap_dss_device *dssdev);
766int omapdss_output_unset_device(struct omap_dss_output *out);
Archit Taneja484dc402012-09-07 17:38:00 +0530767
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200768void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
769 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200770int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
Grazvydas Ignotas4b6430f2012-03-15 20:00:23 +0200771void omapdss_default_get_timings(struct omap_dss_device *dssdev,
772 struct omap_video_timings *timings);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200773
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200774typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
775int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
776int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
777
778int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
779int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
780 unsigned long timeout);
781
782#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
783#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
784
Archit Taneja1ffefe72011-05-12 17:26:24 +0530785void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
786 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200787int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Archit Tanejae67458a2012-08-13 14:17:30 +0530788void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
789 struct omap_video_timings *timings);
Archit Tanejae3525742012-08-09 15:23:43 +0530790void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
Archit Taneja02c39602012-08-10 15:01:33 +0530791void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
792 enum omap_dss_dsi_pixel_format fmt);
Archit Tanejadca2b152012-08-16 18:02:00 +0530793void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
794 enum omap_dss_dsi_mode mode);
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530795void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
796 struct omap_dss_dsi_videomode_timings *timings);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200797
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200798int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200799 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530800int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
801int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
802void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300803int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
804 const struct omap_dsi_pin_config *pin_cfg);
Tomi Valkeinenee144e62012-08-10 16:50:51 +0300805int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
806 unsigned long ddr_clk, unsigned long lp_clk);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200807
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200808int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300809void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300810 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200811
812int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
813void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac4991442012-08-08 14:28:54 +0530814void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
815 struct omap_video_timings *timings);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200816int dpi_check_timings(struct omap_dss_device *dssdev,
817 struct omap_video_timings *timings);
Archit Tanejac6b393d2012-07-06 15:30:52 +0530818void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200819
820int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
821void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac7833f72012-07-05 17:11:12 +0530822void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
823 struct omap_video_timings *timings);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530824void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200825
826int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
827void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja43eab862012-08-13 12:24:53 +0530828int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
829 void *data);
Archit Taneja475989b2012-08-13 15:28:15 +0530830int omap_rfbi_configure(struct omap_dss_device *dssdev);
Archit Taneja6ff9dd52012-08-13 15:12:10 +0530831void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
Archit Tanejab02875b2012-08-13 15:26:49 +0530832void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
833 int pixel_size);
Archit Taneja475989b2012-08-13 15:28:15 +0530834void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
835 int data_lines);
Archit Taneja6e883322012-08-13 22:23:29 +0530836void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
837 struct rfbi_timings *timings);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200838
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300839int omapdss_compat_init(void);
840void omapdss_compat_uninit(void);
841
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200842#endif