blob: c804bda059d54c502c29037c45267349265d568d [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020024
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000042#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
44#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
45#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046
47struct omap_dss_device;
48struct omap_overlay_manager;
49
50enum omap_display_type {
51 OMAP_DISPLAY_TYPE_NONE = 0,
52 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
53 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
54 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
55 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
56 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053057 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020058};
59
60enum omap_plane {
61 OMAP_DSS_GFX = 0,
62 OMAP_DSS_VIDEO1 = 1,
63 OMAP_DSS_VIDEO2 = 2
64};
65
66enum omap_channel {
67 OMAP_DSS_CHANNEL_LCD = 0,
68 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000069 OMAP_DSS_CHANNEL_LCD2 = 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020070};
71
72enum omap_color_mode {
73 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
74 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
75 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
76 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
77 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
78 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
79 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
80 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
81 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
82 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
83 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
84 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
85 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
86 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +053087 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
88 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
89 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
90 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
91 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +020092};
93
94enum omap_lcd_display_type {
95 OMAP_DSS_LCD_DISPLAY_STN,
96 OMAP_DSS_LCD_DISPLAY_TFT,
97};
98
99enum omap_dss_load_mode {
100 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
101 OMAP_DSS_LOAD_CLUT_ONLY = 1,
102 OMAP_DSS_LOAD_FRAME_ONLY = 2,
103 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
104};
105
106enum omap_dss_trans_key_type {
107 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
108 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
109};
110
111enum omap_rfbi_te_mode {
112 OMAP_DSS_RFBI_TE_MODE_1 = 1,
113 OMAP_DSS_RFBI_TE_MODE_2 = 2,
114};
115
116enum omap_panel_config {
117 OMAP_DSS_LCD_IVS = 1<<0,
118 OMAP_DSS_LCD_IHS = 1<<1,
119 OMAP_DSS_LCD_IPC = 1<<2,
120 OMAP_DSS_LCD_IEO = 1<<3,
121 OMAP_DSS_LCD_RF = 1<<4,
122 OMAP_DSS_LCD_ONOFF = 1<<5,
123
124 OMAP_DSS_LCD_TFT = 1<<20,
125};
126
127enum omap_dss_venc_type {
128 OMAP_DSS_VENC_TYPE_COMPOSITE,
129 OMAP_DSS_VENC_TYPE_SVIDEO,
130};
131
132enum omap_display_caps {
133 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
134 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
135};
136
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200137enum omap_dss_display_state {
138 OMAP_DSS_DISPLAY_DISABLED = 0,
139 OMAP_DSS_DISPLAY_ACTIVE,
140 OMAP_DSS_DISPLAY_SUSPENDED,
141};
142
143/* XXX perhaps this should be removed */
144enum omap_dss_overlay_managers {
145 OMAP_DSS_OVL_MGR_LCD,
146 OMAP_DSS_OVL_MGR_TV,
Sumit Semwal8613b002010-12-02 11:27:09 +0000147 OMAP_DSS_OVL_MGR_LCD2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200148};
149
150enum omap_dss_rotation_type {
151 OMAP_DSS_ROT_DMA = 0,
152 OMAP_DSS_ROT_VRFB = 1,
153};
154
155/* clockwise rotation angle */
156enum omap_dss_rotation_angle {
157 OMAP_DSS_ROT_0 = 0,
158 OMAP_DSS_ROT_90 = 1,
159 OMAP_DSS_ROT_180 = 2,
160 OMAP_DSS_ROT_270 = 3,
161};
162
163enum omap_overlay_caps {
164 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
165 OMAP_DSS_OVL_CAP_DISPC = 1 << 1,
166};
167
168enum omap_overlay_manager_caps {
169 OMAP_DSS_OVL_MGR_CAP_DISPC = 1 << 0,
170};
171
Archit Taneja89a35e52011-04-12 13:52:23 +0530172enum omap_dss_clk_source {
173 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
174 * OMAP4: DSS_FCLK */
175 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
176 * OMAP4: PLL1_CLK1 */
177 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
178 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530179 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
180 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530181};
182
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200183/* RFBI */
184
185struct rfbi_timings {
186 int cs_on_time;
187 int cs_off_time;
188 int we_on_time;
189 int we_off_time;
190 int re_on_time;
191 int re_off_time;
192 int we_cycle_time;
193 int re_cycle_time;
194 int cs_pulse_width;
195 int access_time;
196
197 int clk_div;
198
199 u32 tim[5]; /* set by rfbi_convert_timings() */
200
201 int converted;
202};
203
204void omap_rfbi_write_command(const void *buf, u32 len);
205void omap_rfbi_read_data(void *buf, u32 len);
206void omap_rfbi_write_data(const void *buf, u32 len);
207void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
208 u16 x, u16 y,
209 u16 w, u16 h);
210int omap_rfbi_enable_te(bool enable, unsigned line);
211int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
212 unsigned hs_pulse_time, unsigned vs_pulse_time,
213 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300214void rfbi_bus_lock(void);
215void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200216
217/* DSI */
Archit Taneja1ffefe72011-05-12 17:26:24 +0530218void dsi_bus_lock(struct omap_dss_device *dssdev);
219void dsi_bus_unlock(struct omap_dss_device *dssdev);
220int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
221 int len);
222int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel,
223 u8 dcs_cmd);
224int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
225 u8 param);
226int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
227 u8 *data, int len);
228int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
229 u8 *buf, int buflen);
230int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
231 u8 *data);
232int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
233 u8 *data1, u8 *data2);
234int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
235 u16 len);
236int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
237int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200238
239/* Board specific data */
240struct omap_dss_board_info {
241 int (*get_last_off_on_transaction_id)(struct device *dev);
242 int num_devices;
243 struct omap_dss_device **devices;
244 struct omap_dss_device *default_device;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +0300245 void (*dsi_mux_pads)(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200246};
247
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000248#if defined(CONFIG_OMAP2_DSS_MODULE) || defined(CONFIG_OMAP2_DSS)
249/* Init with the board info */
250extern int omap_display_init(struct omap_dss_board_info *board_data);
251#else
252static inline int omap_display_init(struct omap_dss_board_info *board_data)
253{
254 return 0;
255}
256#endif
257
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000258struct omap_display_platform_data {
259 struct omap_dss_board_info *board_data;
260 /* TODO: Additional members to be added when PM is considered */
Semwal, Sumitfd4b34f2011-03-01 02:42:13 -0600261
262 bool (*opt_clock_available)(const char *clk_role);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000263};
264
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200265struct omap_video_timings {
266 /* Unit: pixels */
267 u16 x_res;
268 /* Unit: pixels */
269 u16 y_res;
270 /* Unit: KHz */
271 u32 pixel_clock;
272 /* Unit: pixel clocks */
273 u16 hsw; /* Horizontal synchronization pulse width */
274 /* Unit: pixel clocks */
275 u16 hfp; /* Horizontal front porch */
276 /* Unit: pixel clocks */
277 u16 hbp; /* Horizontal back porch */
278 /* Unit: line clocks */
279 u16 vsw; /* Vertical synchronization pulse width */
280 /* Unit: line clocks */
281 u16 vfp; /* Vertical front porch */
282 /* Unit: line clocks */
283 u16 vbp; /* Vertical back porch */
284};
285
286#ifdef CONFIG_OMAP2_DSS_VENC
287/* Hardcoded timings for tv modes. Venc only uses these to
288 * identify the mode, and does not actually use the configs
289 * itself. However, the configs should be something that
290 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200291extern const struct omap_video_timings omap_dss_pal_timings;
292extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293#endif
294
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300295struct omap_dss_cpr_coefs {
296 s16 rr, rg, rb;
297 s16 gr, gg, gb;
298 s16 br, bg, bb;
299};
300
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301struct omap_overlay_info {
302 bool enabled;
303
304 u32 paddr;
305 void __iomem *vaddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530306 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307 u16 screen_width;
308 u16 width;
309 u16 height;
310 enum omap_color_mode color_mode;
311 u8 rotation;
312 enum omap_dss_rotation_type rotation_type;
313 bool mirror;
314
315 u16 pos_x;
316 u16 pos_y;
317 u16 out_width; /* if 0, out_width == width */
318 u16 out_height; /* if 0, out_height == height */
319 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100320 u8 pre_mult_alpha;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321};
322
323struct omap_overlay {
324 struct kobject kobj;
325 struct list_head list;
326
327 /* static fields */
328 const char *name;
329 int id;
330 enum omap_color_mode supported_modes;
331 enum omap_overlay_caps caps;
332
333 /* dynamic fields */
334 struct omap_overlay_manager *manager;
335 struct omap_overlay_info info;
336
337 /* if true, info has been changed, but not applied() yet */
338 bool info_dirty;
339
340 int (*set_manager)(struct omap_overlay *ovl,
341 struct omap_overlay_manager *mgr);
342 int (*unset_manager)(struct omap_overlay *ovl);
343
344 int (*set_overlay_info)(struct omap_overlay *ovl,
345 struct omap_overlay_info *info);
346 void (*get_overlay_info)(struct omap_overlay *ovl,
347 struct omap_overlay_info *info);
348
349 int (*wait_for_go)(struct omap_overlay *ovl);
350};
351
352struct omap_overlay_manager_info {
353 u32 default_color;
354
355 enum omap_dss_trans_key_type trans_key_type;
356 u32 trans_key;
357 bool trans_enabled;
358
359 bool alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300360
361 bool cpr_enable;
362 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200363};
364
365struct omap_overlay_manager {
366 struct kobject kobj;
367 struct list_head list;
368
369 /* static fields */
370 const char *name;
371 int id;
372 enum omap_overlay_manager_caps caps;
373 int num_overlays;
374 struct omap_overlay **overlays;
375 enum omap_display_type supported_displays;
376
377 /* dynamic fields */
378 struct omap_dss_device *device;
379 struct omap_overlay_manager_info info;
380
381 bool device_changed;
382 /* if true, info has been changed but not applied() yet */
383 bool info_dirty;
384
385 int (*set_device)(struct omap_overlay_manager *mgr,
386 struct omap_dss_device *dssdev);
387 int (*unset_device)(struct omap_overlay_manager *mgr);
388
389 int (*set_manager_info)(struct omap_overlay_manager *mgr,
390 struct omap_overlay_manager_info *info);
391 void (*get_manager_info)(struct omap_overlay_manager *mgr,
392 struct omap_overlay_manager_info *info);
393
394 int (*apply)(struct omap_overlay_manager *mgr);
395 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200396 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200397
398 int (*enable)(struct omap_overlay_manager *mgr);
399 int (*disable)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400};
401
402struct omap_dss_device {
403 struct device dev;
404
405 enum omap_display_type type;
406
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000407 enum omap_channel channel;
408
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200409 union {
410 struct {
411 u8 data_lines;
412 } dpi;
413
414 struct {
415 u8 channel;
416 u8 data_lines;
417 } rfbi;
418
419 struct {
420 u8 datapairs;
421 } sdi;
422
423 struct {
424 u8 clk_lane;
425 u8 clk_pol;
426 u8 data1_lane;
427 u8 data1_pol;
428 u8 data2_lane;
429 u8 data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +0530430 u8 data3_lane;
431 u8 data3_pol;
432 u8 data4_lane;
433 u8 data4_pol;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200434
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530435 int module;
436
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200437 bool ext_te;
438 u8 ext_te_gpio;
439 } dsi;
440
441 struct {
442 enum omap_dss_venc_type type;
443 bool invert_polarity;
444 } venc;
445 } phy;
446
447 struct {
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200448 struct {
Archit Tanejae8881662011-04-12 13:52:24 +0530449 struct {
450 u16 lck_div;
451 u16 pck_div;
452 enum omap_dss_clk_source lcd_clk_src;
453 } channel;
454
455 enum omap_dss_clk_source dispc_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200456 } dispc;
457
458 struct {
459 u16 regn;
460 u16 regm;
461 u16 regm_dispc;
462 u16 regm_dsi;
463
464 u16 lp_clk_div;
Archit Tanejae8881662011-04-12 13:52:24 +0530465 enum omap_dss_clk_source dsi_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200466 } dsi;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530467
468 struct {
469 u16 regn;
470 u16 regm2;
471 } hdmi;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200472 } clocks;
473
474 struct {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200475 struct omap_video_timings timings;
476
477 int acbi; /* ac-bias pin transitions per interrupt */
478 /* Unit: line clocks */
479 int acb; /* ac-bias pin frequency */
480
481 enum omap_panel_config config;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200482 } panel;
483
484 struct {
485 u8 pixel_size;
486 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200487 } ctrl;
488
489 int reset_gpio;
490
491 int max_backlight_level;
492
493 const char *name;
494
495 /* used to match device to driver */
496 const char *driver_name;
497
498 void *data;
499
500 struct omap_dss_driver *driver;
501
502 /* helper variable for driver suspend/resume */
503 bool activate_after_resume;
504
505 enum omap_display_caps caps;
506
507 struct omap_overlay_manager *manager;
508
509 enum omap_dss_display_state state;
510
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200511 /* platform specific */
512 int (*platform_enable)(struct omap_dss_device *dssdev);
513 void (*platform_disable)(struct omap_dss_device *dssdev);
514 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
515 int (*get_backlight)(struct omap_dss_device *dssdev);
516};
517
518struct omap_dss_driver {
519 struct device_driver driver;
520
521 int (*probe)(struct omap_dss_device *);
522 void (*remove)(struct omap_dss_device *);
523
524 int (*enable)(struct omap_dss_device *display);
525 void (*disable)(struct omap_dss_device *display);
526 int (*suspend)(struct omap_dss_device *display);
527 int (*resume)(struct omap_dss_device *display);
528 int (*run_test)(struct omap_dss_device *display, int test);
529
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200530 int (*update)(struct omap_dss_device *dssdev,
531 u16 x, u16 y, u16 w, u16 h);
532 int (*sync)(struct omap_dss_device *dssdev);
533
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200534 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200535 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200536
537 u8 (*get_rotate)(struct omap_dss_device *dssdev);
538 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
539
540 bool (*get_mirror)(struct omap_dss_device *dssdev);
541 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
542
543 int (*memory_read)(struct omap_dss_device *dssdev,
544 void *buf, size_t size,
545 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200546
547 void (*get_resolution)(struct omap_dss_device *dssdev,
548 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300549 void (*get_dimensions)(struct omap_dss_device *dssdev,
550 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200551 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200552
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200553 int (*check_timings)(struct omap_dss_device *dssdev,
554 struct omap_video_timings *timings);
555 void (*set_timings)(struct omap_dss_device *dssdev,
556 struct omap_video_timings *timings);
557 void (*get_timings)(struct omap_dss_device *dssdev,
558 struct omap_video_timings *timings);
559
Tomi Valkeinen36511312010-01-19 15:53:16 +0200560 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
561 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200562};
563
564int omap_dss_register_driver(struct omap_dss_driver *);
565void omap_dss_unregister_driver(struct omap_dss_driver *);
566
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200567void omap_dss_get_device(struct omap_dss_device *dssdev);
568void omap_dss_put_device(struct omap_dss_device *dssdev);
569#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
570struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
571struct omap_dss_device *omap_dss_find_device(void *data,
572 int (*match)(struct omap_dss_device *dssdev, void *data));
573
574int omap_dss_start_device(struct omap_dss_device *dssdev);
575void omap_dss_stop_device(struct omap_dss_device *dssdev);
576
577int omap_dss_get_num_overlay_managers(void);
578struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
579
580int omap_dss_get_num_overlays(void);
581struct omap_overlay *omap_dss_get_overlay(int num);
582
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200583void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
584 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200585int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
586
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200587typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
588int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
589int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
590
591int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
592int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
593 unsigned long timeout);
594
595#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
596#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
597
Archit Taneja1ffefe72011-05-12 17:26:24 +0530598void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
599 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200600int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200601
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200602int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300603 u16 *x, u16 *y, u16 *w, u16 *h,
604 bool enlarge_update_area);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200605int omap_dsi_update(struct omap_dss_device *dssdev,
606 int channel,
607 u16 x, u16 y, u16 w, u16 h,
608 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530609int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
610int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
611void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200612
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200613int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300614void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300615 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200616
617int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
618void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200619void dpi_set_timings(struct omap_dss_device *dssdev,
620 struct omap_video_timings *timings);
621int dpi_check_timings(struct omap_dss_device *dssdev,
622 struct omap_video_timings *timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200623
624int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
625void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
626
627int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
628void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200629int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
630 u16 *x, u16 *y, u16 *w, u16 *h);
631int omap_rfbi_update(struct omap_dss_device *dssdev,
632 u16 x, u16 y, u16 w, u16 h,
633 void (*callback)(void *), void *data);
Tomi Valkeinen1d5952a2011-04-29 15:57:01 +0300634int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
635 int data_lines);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200636
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200637#endif