blob: dc81e7943547b041f914dfc30b7f8616ca5c0c4b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020084#ifdef __ia64
85 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
86#else
bellardfbf9eeb2004-04-25 21:21:33 +000087 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020088#endif
blueswir184778502008-10-26 20:33:16 +000089#elif defined(__OpenBSD__)
90 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
91#endif
bellardfbf9eeb2004-04-25 21:21:33 +000092 }
93#endif
pbrook9a3ea652008-12-19 12:49:13 +000094 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000095 longjmp(env->jmp_env, 1);
96}
97
pbrook2e70f6e2008-06-29 01:03:05 +000098/* Execute the code without caching the generated code. An interpreter
99 could be used if available. */
100static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
101{
102 unsigned long next_tb;
103 TranslationBlock *tb;
104
105 /* Should never happen.
106 We only end up here when an existing TB is too long. */
107 if (max_cycles > CF_COUNT_MASK)
108 max_cycles = CF_COUNT_MASK;
109
110 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
111 max_cycles);
112 env->current_tb = tb;
113 /* execute the generated code */
114 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100115 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000116
117 if ((next_tb & 3) == 2) {
118 /* Restore PC. This may happen if async event occurs before
119 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000120 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000121 }
122 tb_phys_invalidate(tb, -1);
123 tb_free(tb);
124}
125
bellard8a40a182005-11-20 10:35:40 +0000126static TranslationBlock *tb_find_slow(target_ulong pc,
127 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000128 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000129{
130 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000131 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000132 tb_page_addr_t phys_pc, phys_page1, phys_page2;
133 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000134
bellard8a40a182005-11-20 10:35:40 +0000135 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000136
bellard8a40a182005-11-20 10:35:40 +0000137 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000138 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000139 phys_page1 = phys_pc & TARGET_PAGE_MASK;
140 phys_page2 = -1;
141 h = tb_phys_hash_func(phys_pc);
142 ptb1 = &tb_phys_hash[h];
143 for(;;) {
144 tb = *ptb1;
145 if (!tb)
146 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000147 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000148 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000149 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000150 tb->flags == flags) {
151 /* check next page if needed */
152 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000153 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000154 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000155 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000156 if (tb->page_addr[1] == phys_page2)
157 goto found;
158 } else {
159 goto found;
160 }
161 }
162 ptb1 = &tb->phys_hash_next;
163 }
164 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000165 /* if no translated code available, then translate it now */
166 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000167
bellard8a40a182005-11-20 10:35:40 +0000168 found:
bellard8a40a182005-11-20 10:35:40 +0000169 /* we add the TB in the virtual pc hash table */
170 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000171 return tb;
172}
173
174static inline TranslationBlock *tb_find_fast(void)
175{
176 TranslationBlock *tb;
177 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000178 int flags;
bellard8a40a182005-11-20 10:35:40 +0000179
180 /* we record a subset of the CPU state. It will
181 always be the same before a given translated block
182 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000183 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000184 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000185 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
186 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000187 tb = tb_find_slow(pc, cs_base, flags);
188 }
189 return tb;
190}
191
aliguoridde23672008-11-18 20:50:36 +0000192static CPUDebugExcpHandler *debug_excp_handler;
193
194CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
195{
196 CPUDebugExcpHandler *old_handler = debug_excp_handler;
197
198 debug_excp_handler = handler;
199 return old_handler;
200}
201
aliguori6e140f22008-11-18 20:37:55 +0000202static void cpu_handle_debug_exception(CPUState *env)
203{
204 CPUWatchpoint *wp;
205
206 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000207 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000208 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000209
210 if (debug_excp_handler)
211 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000212}
213
bellard7d132992003-03-06 23:23:54 +0000214/* main execution loop */
215
bellarde4533c72003-06-15 19:51:39 +0000216int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000217{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100218 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000219 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000220 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000221 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000222 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000223
thsbfed01f2007-06-03 17:44:37 +0000224 if (cpu_halted(env1) == EXCP_HALTED)
225 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000226
ths5fafdf22007-09-16 21:08:06 +0000227 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000228
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100229 /* the access to env below is actually saving the global register's
230 value, so that files not including target-xyz/exec.h are free to
231 use it. */
232 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
233 saved_env_reg = (host_reg_t) env;
234 asm("");
bellardc27004e2005-01-03 23:35:10 +0000235 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000236
thsecb644f2007-06-03 18:45:53 +0000237#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100238 if (!kvm_enabled()) {
239 /* put eflags in CPU temporary format */
240 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
241 DF = 1 - (2 * ((env->eflags >> 10) & 1));
242 CC_OP = CC_OP_EFLAGS;
243 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
244 }
bellard93ac68b2003-09-30 20:57:29 +0000245#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000246#elif defined(TARGET_M68K)
247 env->cc_op = CC_OP_FLAGS;
248 env->cc_dest = env->sr & 0xf;
249 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000250#elif defined(TARGET_ALPHA)
251#elif defined(TARGET_ARM)
252#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200253#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000254#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000255#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000256#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100257#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000258 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000259#else
260#error unsupported target CPU
261#endif
bellard3fb2ded2003-06-24 13:22:59 +0000262 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000263
bellard7d132992003-03-06 23:23:54 +0000264 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000265 for(;;) {
266 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200267#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000268#undef env
269 env = cpu_single_env;
270#define env cpu_single_env
271#endif
bellard3fb2ded2003-06-24 13:22:59 +0000272 /* if an exception is pending, we execute it here */
273 if (env->exception_index >= 0) {
274 if (env->exception_index >= EXCP_INTERRUPT) {
275 /* exit request from the cpu execution loop */
276 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000277 if (ret == EXCP_DEBUG)
278 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000279 break;
aurel3272d239e2009-01-14 19:40:27 +0000280 } else {
281#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000282 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000283 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000284 loop */
bellard83479e72003-06-25 16:12:37 +0000285#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000286 do_interrupt_user(env->exception_index,
287 env->exception_is_int,
288 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000289 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000290 /* successfully delivered */
291 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000292#endif
bellard3fb2ded2003-06-24 13:22:59 +0000293 ret = env->exception_index;
294 break;
aurel3272d239e2009-01-14 19:40:27 +0000295#else
bellard83479e72003-06-25 16:12:37 +0000296#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000297 /* simulate a real cpu exception. On i386, it can
298 trigger new exceptions, but we do not handle
299 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000300 do_interrupt(env->exception_index,
301 env->exception_is_int,
302 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000303 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000304 /* successfully delivered */
305 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000306#elif defined(TARGET_PPC)
307 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200308#elif defined(TARGET_MICROBLAZE)
309 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000310#elif defined(TARGET_MIPS)
311 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000312#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000313 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000314#elif defined(TARGET_ARM)
315 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000316#elif defined(TARGET_SH4)
317 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000318#elif defined(TARGET_ALPHA)
319 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000320#elif defined(TARGET_CRIS)
321 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000322#elif defined(TARGET_M68K)
323 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000324#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100325 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000326#endif
bellard3fb2ded2003-06-24 13:22:59 +0000327 }
ths5fafdf22007-09-16 21:08:06 +0000328 }
bellard9df217a2005-02-10 22:05:51 +0000329
aliguori7ba1e612008-11-05 16:04:33 +0000330 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000331 kvm_cpu_exec(env);
332 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000333 }
334
blueswir1b5fc09a2008-05-04 06:38:18 +0000335 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000336 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000337 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000338 if (unlikely(interrupt_request)) {
339 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
340 /* Mask out external interrupts for this step. */
341 interrupt_request &= ~(CPU_INTERRUPT_HARD |
342 CPU_INTERRUPT_FIQ |
343 CPU_INTERRUPT_SMI |
344 CPU_INTERRUPT_NMI);
345 }
pbrook6658ffb2007-03-16 23:58:11 +0000346 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
347 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
348 env->exception_index = EXCP_DEBUG;
349 cpu_loop_exit();
350 }
balroga90b7312007-05-01 01:28:01 +0000351#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200352 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
353 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000354 if (interrupt_request & CPU_INTERRUPT_HALT) {
355 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
356 env->halted = 1;
357 env->exception_index = EXCP_HLT;
358 cpu_loop_exit();
359 }
360#endif
bellard68a79312003-06-30 13:12:32 +0000361#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300362 if (interrupt_request & CPU_INTERRUPT_INIT) {
363 svm_check_intercept(SVM_EXIT_INIT);
364 do_cpu_init(env);
365 env->exception_index = EXCP_HALTED;
366 cpu_loop_exit();
367 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
368 do_cpu_sipi(env);
369 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000370 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
371 !(env->hflags & HF_SMM_MASK)) {
372 svm_check_intercept(SVM_EXIT_SMI);
373 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
374 do_smm_enter();
375 next_tb = 0;
376 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
377 !(env->hflags2 & HF2_NMI_MASK)) {
378 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
379 env->hflags2 |= HF2_NMI_MASK;
380 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
381 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800382 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
383 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
384 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
385 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000386 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
387 (((env->hflags2 & HF2_VINTR_MASK) &&
388 (env->hflags2 & HF2_HIF_MASK)) ||
389 (!(env->hflags2 & HF2_VINTR_MASK) &&
390 (env->eflags & IF_MASK &&
391 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
392 int intno;
393 svm_check_intercept(SVM_EXIT_INTR);
394 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
395 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000396 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200397#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000398#undef env
399 env = cpu_single_env;
400#define env cpu_single_env
401#endif
bellarddb620f42008-06-04 17:02:19 +0000402 do_interrupt(intno, 0, 0, 0, 1);
403 /* ensure that no TB jump will be modified as
404 the program flow was changed */
405 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000406#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000407 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
408 (env->eflags & IF_MASK) &&
409 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
410 int intno;
411 /* FIXME: this should respect TPR */
412 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000413 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000414 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000415 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000416 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000417 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000418#endif
bellarddb620f42008-06-04 17:02:19 +0000419 }
bellard68a79312003-06-30 13:12:32 +0000420 }
bellardce097762004-01-04 23:53:18 +0000421#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000422#if 0
423 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000424 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000425 }
426#endif
j_mayer47103572007-03-30 09:38:04 +0000427 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000428 ppc_hw_interrupt(env);
429 if (env->pending_interrupts == 0)
430 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000431 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000432 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200433#elif defined(TARGET_MICROBLAZE)
434 if ((interrupt_request & CPU_INTERRUPT_HARD)
435 && (env->sregs[SR_MSR] & MSR_IE)
436 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
437 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
438 env->exception_index = EXCP_IRQ;
439 do_interrupt(env);
440 next_tb = 0;
441 }
bellard6af0bf92005-07-02 14:58:51 +0000442#elif defined(TARGET_MIPS)
443 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000444 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000445 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000446 !(env->CP0_Status & (1 << CP0St_EXL)) &&
447 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000448 !(env->hflags & MIPS_HFLAG_DM)) {
449 /* Raise it */
450 env->exception_index = EXCP_EXT_INTERRUPT;
451 env->error_code = 0;
452 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000453 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000454 }
bellarde95c8d52004-09-30 22:22:08 +0000455#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300456 if (interrupt_request & CPU_INTERRUPT_HARD) {
457 if (cpu_interrupts_enabled(env) &&
458 env->interrupt_index > 0) {
459 int pil = env->interrupt_index & 0xf;
460 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000461
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300462 if (((type == TT_EXTINT) &&
463 cpu_pil_allowed(env, pil)) ||
464 type != TT_EXTINT) {
465 env->exception_index = env->interrupt_index;
466 do_interrupt(env);
467 next_tb = 0;
468 }
469 }
bellarde95c8d52004-09-30 22:22:08 +0000470 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
471 //do_interrupt(0, 0, 0, 0, 0);
472 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000473 }
bellardb5ff1b32005-11-26 10:38:39 +0000474#elif defined(TARGET_ARM)
475 if (interrupt_request & CPU_INTERRUPT_FIQ
476 && !(env->uncached_cpsr & CPSR_F)) {
477 env->exception_index = EXCP_FIQ;
478 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000479 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000480 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000481 /* ARMv7-M interrupt return works by loading a magic value
482 into the PC. On real hardware the load causes the
483 return to occur. The qemu implementation performs the
484 jump normally, then does the exception return when the
485 CPU tries to execute code at the magic address.
486 This will cause the magic PC value to be pushed to
487 the stack if an interrupt occured at the wrong time.
488 We avoid this by disabling interrupts when
489 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000490 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000491 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
492 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000493 env->exception_index = EXCP_IRQ;
494 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000495 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000496 }
bellardfdf9b3e2006-04-27 21:07:38 +0000497#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000498 if (interrupt_request & CPU_INTERRUPT_HARD) {
499 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000500 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000501 }
j_mayereddf68a2007-04-05 07:22:49 +0000502#elif defined(TARGET_ALPHA)
503 if (interrupt_request & CPU_INTERRUPT_HARD) {
504 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000505 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000506 }
thsf1ccf902007-10-08 13:16:14 +0000507#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000508 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100509 && (env->pregs[PR_CCS] & I_FLAG)
510 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000511 env->exception_index = EXCP_IRQ;
512 do_interrupt(env);
513 next_tb = 0;
514 }
515 if (interrupt_request & CPU_INTERRUPT_NMI
516 && (env->pregs[PR_CCS] & M_FLAG)) {
517 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000518 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000519 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000520 }
pbrook06338792007-05-23 19:58:11 +0000521#elif defined(TARGET_M68K)
522 if (interrupt_request & CPU_INTERRUPT_HARD
523 && ((env->sr & SR_I) >> SR_I_SHIFT)
524 < env->pending_level) {
525 /* Real hardware gets the interrupt vector via an
526 IACK cycle at this point. Current emulated
527 hardware doesn't rely on this, so we
528 provide/save the vector when the interrupt is
529 first signalled. */
530 env->exception_index = env->pending_vector;
531 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000532 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000533 }
bellard68a79312003-06-30 13:12:32 +0000534#endif
bellard9d050952006-05-22 22:03:52 +0000535 /* Don't use the cached interupt_request value,
536 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000537 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000538 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
539 /* ensure that no TB jump will be modified as
540 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000541 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000542 }
aurel32be214e62009-03-06 21:48:00 +0000543 }
544 if (unlikely(env->exit_request)) {
545 env->exit_request = 0;
546 env->exception_index = EXCP_INTERRUPT;
547 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000548 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700549#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000550 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000551 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000552#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000553 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000555 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000556#elif defined(TARGET_M68K)
557 cpu_m68k_flush_flags(env, env->cc_op);
558 env->cc_op = CC_OP_FLAGS;
559 env->sr = (env->sr & 0xffe0)
560 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000561 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000562#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700563 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000564#endif
bellard3fb2ded2003-06-24 13:22:59 +0000565 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700566#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000567 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000568 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000569 /* Note: we do it here to avoid a gcc bug on Mac OS X when
570 doing it in tb_find_slow */
571 if (tb_invalidated_flag) {
572 /* as some TB could have been invalidated because
573 of memory exceptions while generating the code, we
574 must recompute the hash index here */
575 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000576 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000577 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200578#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000579 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
580 (long)tb->tc_ptr, tb->pc,
581 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000582#endif
bellard8a40a182005-11-20 10:35:40 +0000583 /* see if we can patch the calling TB. When the TB
584 spans two pages, we cannot safely do a direct
585 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100586 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000587 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000588 }
pbrookd5975362008-06-07 20:50:51 +0000589 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000590
591 /* cpu_interrupt might be called while translating the
592 TB, but before it is linked into a potentially
593 infinite loop and becomes env->current_tb. Avoid
594 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100595 if (!unlikely (env->exit_request)) {
596 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000597 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000598 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200599#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000600#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000601 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000602#define env cpu_single_env
603#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000604 next_tb = tcg_qemu_tb_exec(tc_ptr);
605 env->current_tb = NULL;
606 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000607 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000608 int insns_left;
609 tb = (TranslationBlock *)(long)(next_tb & ~3);
610 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000611 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000612 insns_left = env->icount_decr.u32;
613 if (env->icount_extra && insns_left >= 0) {
614 /* Refill decrementer and continue execution. */
615 env->icount_extra += insns_left;
616 if (env->icount_extra > 0xffff) {
617 insns_left = 0xffff;
618 } else {
619 insns_left = env->icount_extra;
620 }
621 env->icount_extra -= insns_left;
622 env->icount_decr.u16.low = insns_left;
623 } else {
624 if (insns_left > 0) {
625 /* Execute remaining instructions. */
626 cpu_exec_nocache(insns_left, tb);
627 }
628 env->exception_index = EXCP_INTERRUPT;
629 next_tb = 0;
630 cpu_loop_exit();
631 }
632 }
633 }
bellard4cbf74b2003-08-10 21:48:43 +0000634 /* reset soft MMU for next block (it can currently
635 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000636 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000637 }
bellard3fb2ded2003-06-24 13:22:59 +0000638 } /* for(;;) */
639
bellard7d132992003-03-06 23:23:54 +0000640
bellarde4533c72003-06-15 19:51:39 +0000641#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000642 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000643 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000644#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000645 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000646#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000647#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000648#elif defined(TARGET_M68K)
649 cpu_m68k_flush_flags(env, env->cc_op);
650 env->cc_op = CC_OP_FLAGS;
651 env->sr = (env->sr & 0xffe0)
652 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200653#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000654#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000655#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000656#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000657#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100658#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000659 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000660#else
661#error unsupported target CPU
662#endif
pbrook1057eaa2007-02-04 13:37:44 +0000663
664 /* restore global registers */
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100665 asm("");
666 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000667
bellard6a00d602005-11-21 23:25:50 +0000668 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000669 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000670 return ret;
671}
bellard6dbad632003-03-16 18:05:05 +0000672
bellardfbf9eeb2004-04-25 21:21:33 +0000673/* must only be called from the generated code as an exception can be
674 generated */
675void tb_invalidate_page_range(target_ulong start, target_ulong end)
676{
bellarddc5d0b32004-06-22 18:43:30 +0000677 /* XXX: cannot enable it yet because it yields to MMU exception
678 where NIP != read address on PowerPC */
679#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000680 target_ulong phys_addr;
681 phys_addr = get_phys_addr_code(env, start);
682 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000683#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000684}
685
bellard1a18c712003-10-30 01:07:51 +0000686#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000687
bellard6dbad632003-03-16 18:05:05 +0000688void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
689{
690 CPUX86State *saved_env;
691
692 saved_env = env;
693 env = s;
bellarda412ac52003-07-26 18:01:40 +0000694 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000695 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000696 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000697 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000698 } else {
bellard5d975592008-05-12 22:05:33 +0000699 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000700 }
bellard6dbad632003-03-16 18:05:05 +0000701 env = saved_env;
702}
bellard9de5e442003-03-23 16:49:39 +0000703
bellard6f12a2a2007-11-11 22:16:56 +0000704void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000705{
706 CPUX86State *saved_env;
707
708 saved_env = env;
709 env = s;
ths3b46e622007-09-17 08:09:54 +0000710
bellard6f12a2a2007-11-11 22:16:56 +0000711 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000712
713 env = saved_env;
714}
715
bellard6f12a2a2007-11-11 22:16:56 +0000716void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000717{
718 CPUX86State *saved_env;
719
720 saved_env = env;
721 env = s;
ths3b46e622007-09-17 08:09:54 +0000722
bellard6f12a2a2007-11-11 22:16:56 +0000723 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000724
725 env = saved_env;
726}
727
bellarde4533c72003-06-15 19:51:39 +0000728#endif /* TARGET_I386 */
729
bellard67b915a2004-03-31 23:37:16 +0000730#if !defined(CONFIG_SOFTMMU)
731
bellard3fb2ded2003-06-24 13:22:59 +0000732#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700733#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
734#else
735#define EXCEPTION_ACTION cpu_loop_exit()
736#endif
bellard3fb2ded2003-06-24 13:22:59 +0000737
bellardb56dad12003-05-08 15:38:04 +0000738/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000739 the effective address of the memory exception. 'is_write' is 1 if a
740 write caused the exception and otherwise 0'. 'old_set' is the
741 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000742static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000743 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000744 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000745{
bellarda513fe12003-05-27 23:29:48 +0000746 TranslationBlock *tb;
747 int ret;
bellard68a79312003-06-30 13:12:32 +0000748
bellard83479e72003-06-25 16:12:37 +0000749 if (cpu_single_env)
750 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000751#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000752 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000753 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000754#endif
bellard25eb4482003-05-14 21:50:54 +0000755 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000756 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000757 return 1;
758 }
bellardfbf9eeb2004-04-25 21:21:33 +0000759
bellard3fb2ded2003-06-24 13:22:59 +0000760 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700761 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000762 if (ret < 0)
763 return 0; /* not an MMU fault */
764 if (ret == 0)
765 return 1; /* the MMU fault was handled without causing real CPU fault */
766 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000767 tb = tb_find_pc(pc);
768 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000769 /* the PC is inside the translated code. It means that we have
770 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000771 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000772 }
bellard3fb2ded2003-06-24 13:22:59 +0000773
bellard68016c62005-02-07 23:12:27 +0000774 /* we restore the process signal mask as the sigreturn should
775 do it (XXX: use sigsetjmp) */
776 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700777 EXCEPTION_ACTION;
778
aurel32968c74d2008-04-11 04:55:17 +0000779 /* never comes here */
780 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000781}
bellard9de5e442003-03-23 16:49:39 +0000782
bellard2b413142003-05-14 23:01:10 +0000783#if defined(__i386__)
784
bellardd8ecc0b2007-02-05 21:41:46 +0000785#if defined(__APPLE__)
786# include <sys/ucontext.h>
787
788# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
789# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
790# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000791# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200792#elif defined (__NetBSD__)
793# include <ucontext.h>
794
795# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
796# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
797# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
798# define MASK_sig(context) ((context)->uc_sigmask)
799#elif defined (__FreeBSD__) || defined(__DragonFly__)
800# include <ucontext.h>
801
802# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
803# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
804# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
805# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000806#elif defined(__OpenBSD__)
807# define EIP_sig(context) ((context)->sc_eip)
808# define TRAP_sig(context) ((context)->sc_trapno)
809# define ERROR_sig(context) ((context)->sc_err)
810# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000811#else
812# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
813# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
814# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000815# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000816#endif
817
ths5fafdf22007-09-16 21:08:06 +0000818int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000819 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000820{
ths5a7b5422007-01-31 12:16:51 +0000821 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200822#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
823 ucontext_t *uc = puc;
824#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000825 struct sigcontext *uc = puc;
826#else
bellard9de5e442003-03-23 16:49:39 +0000827 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000828#endif
bellard9de5e442003-03-23 16:49:39 +0000829 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000830 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000831
bellardd691f662003-03-24 21:58:34 +0000832#ifndef REG_EIP
833/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000834#define REG_EIP EIP
835#define REG_ERR ERR
836#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000837#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000838 pc = EIP_sig(uc);
839 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000840 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
841 trapno == 0xe ?
842 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000843 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000844}
845
bellardbc51c5c2004-03-17 23:46:04 +0000846#elif defined(__x86_64__)
847
blueswir1b3efe5c2008-12-05 17:55:45 +0000848#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000849#define PC_sig(context) _UC_MACHINE_PC(context)
850#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
851#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
852#define MASK_sig(context) ((context)->uc_sigmask)
853#elif defined(__OpenBSD__)
854#define PC_sig(context) ((context)->sc_rip)
855#define TRAP_sig(context) ((context)->sc_trapno)
856#define ERROR_sig(context) ((context)->sc_err)
857#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200858#elif defined (__FreeBSD__) || defined(__DragonFly__)
859#include <ucontext.h>
860
861#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
862#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
863#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
864#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000865#else
blueswir1d397abb2009-04-10 13:00:29 +0000866#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
867#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
868#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
869#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000870#endif
871
ths5a7b5422007-01-31 12:16:51 +0000872int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000873 void *puc)
874{
ths5a7b5422007-01-31 12:16:51 +0000875 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000876 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200877#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000878 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000879#elif defined(__OpenBSD__)
880 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000881#else
882 struct ucontext *uc = puc;
883#endif
bellardbc51c5c2004-03-17 23:46:04 +0000884
blueswir1d397abb2009-04-10 13:00:29 +0000885 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000886 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000887 TRAP_sig(uc) == 0xe ?
888 (ERROR_sig(uc) >> 1) & 1 : 0,
889 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000890}
891
malce58ffeb2009-01-14 18:39:49 +0000892#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000893
bellard83fb7ad2004-07-05 21:25:26 +0000894/***********************************************************************
895 * signal context platform-specific definitions
896 * From Wine
897 */
898#ifdef linux
899/* All Registers access - only for local access */
900# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
901/* Gpr Registers access */
902# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
903# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
904# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
905# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
906# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
907# define LR_sig(context) REG_sig(link, context) /* Link register */
908# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
909/* Float Registers access */
910# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
911# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
912/* Exception Registers access */
913# define DAR_sig(context) REG_sig(dar, context)
914# define DSISR_sig(context) REG_sig(dsisr, context)
915# define TRAP_sig(context) REG_sig(trap, context)
916#endif /* linux */
917
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100918#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
919#include <ucontext.h>
920# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
921# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
922# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
923# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
924# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
925# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
926/* Exception Registers access */
927# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
928# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
929# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
930#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
931
bellard83fb7ad2004-07-05 21:25:26 +0000932#ifdef __APPLE__
933# include <sys/ucontext.h>
934typedef struct ucontext SIGCONTEXT;
935/* All Registers access - only for local access */
936# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
937# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
938# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
939# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
940/* Gpr Registers access */
941# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
942# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
943# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
944# define CTR_sig(context) REG_sig(ctr, context)
945# define XER_sig(context) REG_sig(xer, context) /* Link register */
946# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
947# define CR_sig(context) REG_sig(cr, context) /* Condition register */
948/* Float Registers access */
949# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
950# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
951/* Exception Registers access */
952# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
953# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
954# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
955#endif /* __APPLE__ */
956
ths5fafdf22007-09-16 21:08:06 +0000957int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000958 void *puc)
bellard2b413142003-05-14 23:01:10 +0000959{
ths5a7b5422007-01-31 12:16:51 +0000960 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100961#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
962 ucontext_t *uc = puc;
963#else
bellard25eb4482003-05-14 21:50:54 +0000964 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100965#endif
bellard25eb4482003-05-14 21:50:54 +0000966 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000967 int is_write;
968
bellard83fb7ad2004-07-05 21:25:26 +0000969 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000970 is_write = 0;
971#if 0
972 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000973 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000974 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000975#else
bellard83fb7ad2004-07-05 21:25:26 +0000976 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000977 is_write = 1;
978#endif
ths5fafdf22007-09-16 21:08:06 +0000979 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000980 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000981}
bellard2b413142003-05-14 23:01:10 +0000982
bellard2f87c602003-06-02 20:38:09 +0000983#elif defined(__alpha__)
984
ths5fafdf22007-09-16 21:08:06 +0000985int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000986 void *puc)
987{
ths5a7b5422007-01-31 12:16:51 +0000988 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000989 struct ucontext *uc = puc;
990 uint32_t *pc = uc->uc_mcontext.sc_pc;
991 uint32_t insn = *pc;
992 int is_write = 0;
993
bellard8c6939c2003-06-09 15:28:00 +0000994 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000995 switch (insn >> 26) {
996 case 0x0d: // stw
997 case 0x0e: // stb
998 case 0x0f: // stq_u
999 case 0x24: // stf
1000 case 0x25: // stg
1001 case 0x26: // sts
1002 case 0x27: // stt
1003 case 0x2c: // stl
1004 case 0x2d: // stq
1005 case 0x2e: // stl_c
1006 case 0x2f: // stq_c
1007 is_write = 1;
1008 }
1009
ths5fafdf22007-09-16 21:08:06 +00001010 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001011 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001012}
bellard8c6939c2003-06-09 15:28:00 +00001013#elif defined(__sparc__)
1014
ths5fafdf22007-09-16 21:08:06 +00001015int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001016 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001017{
ths5a7b5422007-01-31 12:16:51 +00001018 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001019 int is_write;
1020 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001021#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001022 uint32_t *regs = (uint32_t *)(info + 1);
1023 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001024 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001025 unsigned long pc = regs[1];
1026#else
blueswir184778502008-10-26 20:33:16 +00001027#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001028 struct sigcontext *sc = puc;
1029 unsigned long pc = sc->sigc_regs.tpc;
1030 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001031#elif defined(__OpenBSD__)
1032 struct sigcontext *uc = puc;
1033 unsigned long pc = uc->sc_pc;
1034 void *sigmask = (void *)(long)uc->sc_mask;
1035#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001036#endif
1037
bellard8c6939c2003-06-09 15:28:00 +00001038 /* XXX: need kernel patch to get write flag faster */
1039 is_write = 0;
1040 insn = *(uint32_t *)pc;
1041 if ((insn >> 30) == 3) {
1042 switch((insn >> 19) & 0x3f) {
1043 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001044 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001045 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001046 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001047 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001048 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001049 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001050 case 0x17: // stda
1051 case 0x0e: // stx
1052 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001053 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001054 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001055 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001056 case 0x37: // stdfa
1057 case 0x26: // stqf
1058 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001059 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001060 case 0x3c: // casa
1061 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001062 is_write = 1;
1063 break;
1064 }
1065 }
ths5fafdf22007-09-16 21:08:06 +00001066 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001067 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001068}
1069
1070#elif defined(__arm__)
1071
ths5fafdf22007-09-16 21:08:06 +00001072int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001073 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001074{
ths5a7b5422007-01-31 12:16:51 +00001075 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001076 struct ucontext *uc = puc;
1077 unsigned long pc;
1078 int is_write;
ths3b46e622007-09-17 08:09:54 +00001079
blueswir148bbf112008-07-08 18:35:02 +00001080#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001081 pc = uc->uc_mcontext.gregs[R15];
1082#else
balrog4eee57f2008-05-06 14:47:19 +00001083 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001084#endif
bellard8c6939c2003-06-09 15:28:00 +00001085 /* XXX: compute is_write */
1086 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001087 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001088 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001089 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001090}
1091
bellard38e584a2003-08-10 22:14:22 +00001092#elif defined(__mc68000)
1093
ths5fafdf22007-09-16 21:08:06 +00001094int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001095 void *puc)
1096{
ths5a7b5422007-01-31 12:16:51 +00001097 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001098 struct ucontext *uc = puc;
1099 unsigned long pc;
1100 int is_write;
ths3b46e622007-09-17 08:09:54 +00001101
bellard38e584a2003-08-10 22:14:22 +00001102 pc = uc->uc_mcontext.gregs[16];
1103 /* XXX: compute is_write */
1104 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001105 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001106 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001107 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001108}
1109
bellardb8076a72005-04-07 22:20:31 +00001110#elif defined(__ia64)
1111
1112#ifndef __ISR_VALID
1113 /* This ought to be in <bits/siginfo.h>... */
1114# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001115#endif
1116
ths5a7b5422007-01-31 12:16:51 +00001117int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001118{
ths5a7b5422007-01-31 12:16:51 +00001119 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001120 struct ucontext *uc = puc;
1121 unsigned long ip;
1122 int is_write = 0;
1123
1124 ip = uc->uc_mcontext.sc_ip;
1125 switch (host_signum) {
1126 case SIGILL:
1127 case SIGFPE:
1128 case SIGSEGV:
1129 case SIGBUS:
1130 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001131 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001132 /* ISR.W (write-access) is bit 33: */
1133 is_write = (info->si_isr >> 33) & 1;
1134 break;
1135
1136 default:
1137 break;
1138 }
1139 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1140 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001141 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001142}
1143
bellard90cb9492005-07-24 15:11:38 +00001144#elif defined(__s390__)
1145
ths5fafdf22007-09-16 21:08:06 +00001146int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001147 void *puc)
1148{
ths5a7b5422007-01-31 12:16:51 +00001149 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001150 struct ucontext *uc = puc;
1151 unsigned long pc;
1152 int is_write;
ths3b46e622007-09-17 08:09:54 +00001153
bellard90cb9492005-07-24 15:11:38 +00001154 pc = uc->uc_mcontext.psw.addr;
1155 /* XXX: compute is_write */
1156 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001157 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001158 is_write, &uc->uc_sigmask, puc);
1159}
1160
1161#elif defined(__mips__)
1162
ths5fafdf22007-09-16 21:08:06 +00001163int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001164 void *puc)
1165{
ths9617efe2007-05-08 21:05:55 +00001166 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001167 struct ucontext *uc = puc;
1168 greg_t pc = uc->uc_mcontext.pc;
1169 int is_write;
ths3b46e622007-09-17 08:09:54 +00001170
thsc4b89d12007-05-05 19:23:11 +00001171 /* XXX: compute is_write */
1172 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001173 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001174 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001175}
1176
aurel32f54b3f92008-04-12 20:14:54 +00001177#elif defined(__hppa__)
1178
1179int cpu_signal_handler(int host_signum, void *pinfo,
1180 void *puc)
1181{
1182 struct siginfo *info = pinfo;
1183 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001184 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1185 uint32_t insn = *(uint32_t *)pc;
1186 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001187
Richard Hendersonf57040b2010-03-12 15:58:08 +01001188 /* XXX: need kernel patch to get write flag faster. */
1189 switch (insn >> 26) {
1190 case 0x1a: /* STW */
1191 case 0x19: /* STH */
1192 case 0x18: /* STB */
1193 case 0x1b: /* STWM */
1194 is_write = 1;
1195 break;
1196
1197 case 0x09: /* CSTWX, FSTWX, FSTWS */
1198 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1199 /* Distinguish from coprocessor load ... */
1200 is_write = (insn >> 9) & 1;
1201 break;
1202
1203 case 0x03:
1204 switch ((insn >> 6) & 15) {
1205 case 0xa: /* STWS */
1206 case 0x9: /* STHS */
1207 case 0x8: /* STBS */
1208 case 0xe: /* STWAS */
1209 case 0xc: /* STBYS */
1210 is_write = 1;
1211 }
1212 break;
1213 }
1214
aurel32f54b3f92008-04-12 20:14:54 +00001215 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001216 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001217}
1218
bellard2b413142003-05-14 23:01:10 +00001219#else
1220
bellard3fb2ded2003-06-24 13:22:59 +00001221#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001222
1223#endif
bellard67b915a2004-03-31 23:37:16 +00001224
1225#endif /* !defined(CONFIG_SOFTMMU) */