blob: bf20ada1a0f1d0cf2c5ec8dfb524d0486f23e692 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
thsbfed01f2007-06-03 17:44:37 +000059 /* NOTE: the register at this point must be saved by hand because
60 longjmp restore them */
61 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000062 longjmp(env->jmp_env, 1);
63}
thsbfed01f2007-06-03 17:44:37 +000064
bellardfbf9eeb2004-04-25 21:21:33 +000065/* exit the current TB from a signal handler. The host registers are
66 restored in a state compatible with the CPU emulator
67 */
ths5fafdf22007-09-16 21:08:06 +000068void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000069{
70#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000071#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000072 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000073#elif defined(__OpenBSD__)
74 struct sigcontext *uc = puc;
75#endif
bellardfbf9eeb2004-04-25 21:21:33 +000076#endif
77
78 env = env1;
79
80 /* XXX: restore cpu registers saved in host registers */
81
82#if !defined(CONFIG_SOFTMMU)
83 if (puc) {
84 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000085#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000086 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000087#elif defined(__OpenBSD__)
88 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
89#endif
bellardfbf9eeb2004-04-25 21:21:33 +000090 }
91#endif
pbrook9a3ea652008-12-19 12:49:13 +000092 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000093 longjmp(env->jmp_env, 1);
94}
95
pbrook2e70f6e2008-06-29 01:03:05 +000096/* Execute the code without caching the generated code. An interpreter
97 could be used if available. */
98static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
99{
100 unsigned long next_tb;
101 TranslationBlock *tb;
102
103 /* Should never happen.
104 We only end up here when an existing TB is too long. */
105 if (max_cycles > CF_COUNT_MASK)
106 max_cycles = CF_COUNT_MASK;
107
108 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
109 max_cycles);
110 env->current_tb = tb;
111 /* execute the generated code */
112 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
113
114 if ((next_tb & 3) == 2) {
115 /* Restore PC. This may happen if async event occurs before
116 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000117 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000118 }
119 tb_phys_invalidate(tb, -1);
120 tb_free(tb);
121}
122
bellard8a40a182005-11-20 10:35:40 +0000123static TranslationBlock *tb_find_slow(target_ulong pc,
124 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000125 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000126{
127 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000128 unsigned int h;
129 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000130
bellard8a40a182005-11-20 10:35:40 +0000131 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000132
bellard8a40a182005-11-20 10:35:40 +0000133 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000134
bellard8a40a182005-11-20 10:35:40 +0000135 /* find translated block using physical mappings */
136 phys_pc = get_phys_addr_code(env, pc);
137 phys_page1 = phys_pc & TARGET_PAGE_MASK;
138 phys_page2 = -1;
139 h = tb_phys_hash_func(phys_pc);
140 ptb1 = &tb_phys_hash[h];
141 for(;;) {
142 tb = *ptb1;
143 if (!tb)
144 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000145 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000146 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000147 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000148 tb->flags == flags) {
149 /* check next page if needed */
150 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000151 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000152 TARGET_PAGE_SIZE;
153 phys_page2 = get_phys_addr_code(env, virt_page2);
154 if (tb->page_addr[1] == phys_page2)
155 goto found;
156 } else {
157 goto found;
158 }
159 }
160 ptb1 = &tb->phys_hash_next;
161 }
162 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000163 /* if no translated code available, then translate it now */
164 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000165
bellard8a40a182005-11-20 10:35:40 +0000166 found:
bellard8a40a182005-11-20 10:35:40 +0000167 /* we add the TB in the virtual pc hash table */
168 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000169 return tb;
170}
171
172static inline TranslationBlock *tb_find_fast(void)
173{
174 TranslationBlock *tb;
175 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000176 int flags;
bellard8a40a182005-11-20 10:35:40 +0000177
178 /* we record a subset of the CPU state. It will
179 always be the same before a given translated block
180 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000181 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000182 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000183 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
184 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000185 tb = tb_find_slow(pc, cs_base, flags);
186 }
187 return tb;
188}
189
aliguoridde23672008-11-18 20:50:36 +0000190static CPUDebugExcpHandler *debug_excp_handler;
191
192CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
193{
194 CPUDebugExcpHandler *old_handler = debug_excp_handler;
195
196 debug_excp_handler = handler;
197 return old_handler;
198}
199
aliguori6e140f22008-11-18 20:37:55 +0000200static void cpu_handle_debug_exception(CPUState *env)
201{
202 CPUWatchpoint *wp;
203
204 if (!env->watchpoint_hit)
aliguoric0ce9982008-11-25 22:13:57 +0000205 TAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000206 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000207
208 if (debug_excp_handler)
209 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000210}
211
bellard7d132992003-03-06 23:23:54 +0000212/* main execution loop */
213
bellarde4533c72003-06-15 19:51:39 +0000214int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000215{
pbrook1057eaa2007-02-04 13:37:44 +0000216#define DECLARE_HOST_REGS 1
217#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000218 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000219 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000220 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000221 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000222
thsbfed01f2007-06-03 17:44:37 +0000223 if (cpu_halted(env1) == EXCP_HALTED)
224 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000225
ths5fafdf22007-09-16 21:08:06 +0000226 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000227
bellard7d132992003-03-06 23:23:54 +0000228 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000229#define SAVE_HOST_REGS 1
230#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000231 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000232
bellard0d1a29f2004-10-12 22:01:28 +0000233 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000234#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000235 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000236 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
237 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000238 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000239 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000240#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000241#elif defined(TARGET_M68K)
242 env->cc_op = CC_OP_FLAGS;
243 env->cc_dest = env->sr & 0xf;
244 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000245#elif defined(TARGET_ALPHA)
246#elif defined(TARGET_ARM)
247#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200248#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000249#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000250#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000251#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000252 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000253#else
254#error unsupported target CPU
255#endif
bellard3fb2ded2003-06-24 13:22:59 +0000256 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000257
bellard7d132992003-03-06 23:23:54 +0000258 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000259 for(;;) {
260 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200261#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000262#undef env
263 env = cpu_single_env;
264#define env cpu_single_env
265#endif
bellardee8b7022004-02-03 23:35:10 +0000266 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000267 /* if an exception is pending, we execute it here */
268 if (env->exception_index >= 0) {
269 if (env->exception_index >= EXCP_INTERRUPT) {
270 /* exit request from the cpu execution loop */
271 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000272 if (ret == EXCP_DEBUG)
273 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000274 break;
aurel3272d239e2009-01-14 19:40:27 +0000275 } else {
276#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000277 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000278 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000279 loop */
bellard83479e72003-06-25 16:12:37 +0000280#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000281 do_interrupt_user(env->exception_index,
282 env->exception_is_int,
283 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000284 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000285 /* successfully delivered */
286 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000287#endif
bellard3fb2ded2003-06-24 13:22:59 +0000288 ret = env->exception_index;
289 break;
aurel3272d239e2009-01-14 19:40:27 +0000290#else
bellard83479e72003-06-25 16:12:37 +0000291#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* simulate a real cpu exception. On i386, it can
293 trigger new exceptions, but we do not handle
294 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000295 do_interrupt(env->exception_index,
296 env->exception_is_int,
297 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000298 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000299 /* successfully delivered */
300 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000301#elif defined(TARGET_PPC)
302 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200303#elif defined(TARGET_MICROBLAZE)
304 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000305#elif defined(TARGET_MIPS)
306 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000307#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000308 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000309#elif defined(TARGET_ARM)
310 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000311#elif defined(TARGET_SH4)
312 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000313#elif defined(TARGET_ALPHA)
314 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000315#elif defined(TARGET_CRIS)
316 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000317#elif defined(TARGET_M68K)
318 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000319#endif
aurel3272d239e2009-01-14 19:40:27 +0000320#endif
bellard3fb2ded2003-06-24 13:22:59 +0000321 }
322 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000323 }
bellard9df217a2005-02-10 22:05:51 +0000324
aliguori7ba1e612008-11-05 16:04:33 +0000325 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000326 kvm_cpu_exec(env);
327 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000328 }
329
blueswir1b5fc09a2008-05-04 06:38:18 +0000330 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000331 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000332 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000333 if (unlikely(interrupt_request)) {
334 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
335 /* Mask out external interrupts for this step. */
336 interrupt_request &= ~(CPU_INTERRUPT_HARD |
337 CPU_INTERRUPT_FIQ |
338 CPU_INTERRUPT_SMI |
339 CPU_INTERRUPT_NMI);
340 }
pbrook6658ffb2007-03-16 23:58:11 +0000341 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
342 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
343 env->exception_index = EXCP_DEBUG;
344 cpu_loop_exit();
345 }
balroga90b7312007-05-01 01:28:01 +0000346#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200347 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
348 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000349 if (interrupt_request & CPU_INTERRUPT_HALT) {
350 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
351 env->halted = 1;
352 env->exception_index = EXCP_HLT;
353 cpu_loop_exit();
354 }
355#endif
bellard68a79312003-06-30 13:12:32 +0000356#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300357 if (interrupt_request & CPU_INTERRUPT_INIT) {
358 svm_check_intercept(SVM_EXIT_INIT);
359 do_cpu_init(env);
360 env->exception_index = EXCP_HALTED;
361 cpu_loop_exit();
362 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
363 do_cpu_sipi(env);
364 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000365 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
366 !(env->hflags & HF_SMM_MASK)) {
367 svm_check_intercept(SVM_EXIT_SMI);
368 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
369 do_smm_enter();
370 next_tb = 0;
371 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
372 !(env->hflags2 & HF2_NMI_MASK)) {
373 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
374 env->hflags2 |= HF2_NMI_MASK;
375 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
376 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800377 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
378 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
379 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
380 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000381 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
382 (((env->hflags2 & HF2_VINTR_MASK) &&
383 (env->hflags2 & HF2_HIF_MASK)) ||
384 (!(env->hflags2 & HF2_VINTR_MASK) &&
385 (env->eflags & IF_MASK &&
386 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
387 int intno;
388 svm_check_intercept(SVM_EXIT_INTR);
389 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
390 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000391 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200392#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000393#undef env
394 env = cpu_single_env;
395#define env cpu_single_env
396#endif
bellarddb620f42008-06-04 17:02:19 +0000397 do_interrupt(intno, 0, 0, 0, 1);
398 /* ensure that no TB jump will be modified as
399 the program flow was changed */
400 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000401#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000402 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
403 (env->eflags & IF_MASK) &&
404 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
405 int intno;
406 /* FIXME: this should respect TPR */
407 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000408 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000409 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000410 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000411 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000412 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000413#endif
bellarddb620f42008-06-04 17:02:19 +0000414 }
bellard68a79312003-06-30 13:12:32 +0000415 }
bellardce097762004-01-04 23:53:18 +0000416#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000417#if 0
418 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
419 cpu_ppc_reset(env);
420 }
421#endif
j_mayer47103572007-03-30 09:38:04 +0000422 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000423 ppc_hw_interrupt(env);
424 if (env->pending_interrupts == 0)
425 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000426 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000427 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200428#elif defined(TARGET_MICROBLAZE)
429 if ((interrupt_request & CPU_INTERRUPT_HARD)
430 && (env->sregs[SR_MSR] & MSR_IE)
431 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
432 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
433 env->exception_index = EXCP_IRQ;
434 do_interrupt(env);
435 next_tb = 0;
436 }
bellard6af0bf92005-07-02 14:58:51 +0000437#elif defined(TARGET_MIPS)
438 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000439 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000440 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000441 !(env->CP0_Status & (1 << CP0St_EXL)) &&
442 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000443 !(env->hflags & MIPS_HFLAG_DM)) {
444 /* Raise it */
445 env->exception_index = EXCP_EXT_INTERRUPT;
446 env->error_code = 0;
447 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000448 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000449 }
bellarde95c8d52004-09-30 22:22:08 +0000450#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000451 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Igor Kovalenko52109772009-07-12 12:35:31 +0400452 cpu_interrupts_enabled(env)) {
bellard66321a12005-04-06 20:47:48 +0000453 int pil = env->interrupt_index & 15;
454 int type = env->interrupt_index & 0xf0;
455
456 if (((type == TT_EXTINT) &&
457 (pil == 15 || pil > env->psrpil)) ||
458 type != TT_EXTINT) {
459 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000460 env->exception_index = env->interrupt_index;
461 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000462 env->interrupt_index = 0;
blueswir1b5fc09a2008-05-04 06:38:18 +0000463 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000464 }
bellarde95c8d52004-09-30 22:22:08 +0000465 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
466 //do_interrupt(0, 0, 0, 0, 0);
467 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000468 }
bellardb5ff1b32005-11-26 10:38:39 +0000469#elif defined(TARGET_ARM)
470 if (interrupt_request & CPU_INTERRUPT_FIQ
471 && !(env->uncached_cpsr & CPSR_F)) {
472 env->exception_index = EXCP_FIQ;
473 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000474 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000475 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000476 /* ARMv7-M interrupt return works by loading a magic value
477 into the PC. On real hardware the load causes the
478 return to occur. The qemu implementation performs the
479 jump normally, then does the exception return when the
480 CPU tries to execute code at the magic address.
481 This will cause the magic PC value to be pushed to
482 the stack if an interrupt occured at the wrong time.
483 We avoid this by disabling interrupts when
484 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000485 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000486 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
487 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000488 env->exception_index = EXCP_IRQ;
489 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000490 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000491 }
bellardfdf9b3e2006-04-27 21:07:38 +0000492#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000493 if (interrupt_request & CPU_INTERRUPT_HARD) {
494 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000495 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000496 }
j_mayereddf68a2007-04-05 07:22:49 +0000497#elif defined(TARGET_ALPHA)
498 if (interrupt_request & CPU_INTERRUPT_HARD) {
499 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000500 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000501 }
thsf1ccf902007-10-08 13:16:14 +0000502#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000503 if (interrupt_request & CPU_INTERRUPT_HARD
504 && (env->pregs[PR_CCS] & I_FLAG)) {
505 env->exception_index = EXCP_IRQ;
506 do_interrupt(env);
507 next_tb = 0;
508 }
509 if (interrupt_request & CPU_INTERRUPT_NMI
510 && (env->pregs[PR_CCS] & M_FLAG)) {
511 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000512 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000513 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000514 }
pbrook06338792007-05-23 19:58:11 +0000515#elif defined(TARGET_M68K)
516 if (interrupt_request & CPU_INTERRUPT_HARD
517 && ((env->sr & SR_I) >> SR_I_SHIFT)
518 < env->pending_level) {
519 /* Real hardware gets the interrupt vector via an
520 IACK cycle at this point. Current emulated
521 hardware doesn't rely on this, so we
522 provide/save the vector when the interrupt is
523 first signalled. */
524 env->exception_index = env->pending_vector;
525 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000526 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000527 }
bellard68a79312003-06-30 13:12:32 +0000528#endif
bellard9d050952006-05-22 22:03:52 +0000529 /* Don't use the cached interupt_request value,
530 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000531 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000532 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
533 /* ensure that no TB jump will be modified as
534 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000535 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000536 }
aurel32be214e62009-03-06 21:48:00 +0000537 }
538 if (unlikely(env->exit_request)) {
539 env->exit_request = 0;
540 env->exception_index = EXCP_INTERRUPT;
541 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000542 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200543#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000544 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000545 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000546 regs_to_env();
547#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000548 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000549 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000550 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000551#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000552 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000553#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000555#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000556 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000557#elif defined(TARGET_M68K)
558 cpu_m68k_flush_flags(env, env->cc_op);
559 env->cc_op = CC_OP_FLAGS;
560 env->sr = (env->sr & 0xffe0)
561 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000562 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200563#elif defined(TARGET_MICROBLAZE)
564 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000565#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000566 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000567#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000569#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000570 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000571#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000572 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000573#else
ths5fafdf22007-09-16 21:08:06 +0000574#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000575#endif
bellard3fb2ded2003-06-24 13:22:59 +0000576 }
bellard7d132992003-03-06 23:23:54 +0000577#endif
pbrookd5975362008-06-07 20:50:51 +0000578 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000579 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000580 /* Note: we do it here to avoid a gcc bug on Mac OS X when
581 doing it in tb_find_slow */
582 if (tb_invalidated_flag) {
583 /* as some TB could have been invalidated because
584 of memory exceptions while generating the code, we
585 must recompute the hash index here */
586 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000587 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000588 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200589#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000590 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
591 (long)tb->tc_ptr, tb->pc,
592 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000593#endif
bellard8a40a182005-11-20 10:35:40 +0000594 /* see if we can patch the calling TB. When the TB
595 spans two pages, we cannot safely do a direct
596 jump. */
bellardc27004e2005-01-03 23:35:10 +0000597 {
Anthony Liguori4a1418e2009-08-10 17:07:24 -0500598 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000599 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000600 }
bellardc27004e2005-01-03 23:35:10 +0000601 }
pbrookd5975362008-06-07 20:50:51 +0000602 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000603 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000604
605 /* cpu_interrupt might be called while translating the
606 TB, but before it is linked into a potentially
607 infinite loop and becomes env->current_tb. Avoid
608 starting execution if there is a pending interrupt. */
aurel32be214e62009-03-06 21:48:00 +0000609 if (unlikely (env->exit_request))
malc55e8b852008-11-04 14:18:13 +0000610 env->current_tb = NULL;
611
pbrook2e70f6e2008-06-29 01:03:05 +0000612 while (env->current_tb) {
613 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000614 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200615#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000616#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000617 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000618#define env cpu_single_env
619#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000620 next_tb = tcg_qemu_tb_exec(tc_ptr);
621 env->current_tb = NULL;
622 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000623 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000624 int insns_left;
625 tb = (TranslationBlock *)(long)(next_tb & ~3);
626 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000627 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000628 insns_left = env->icount_decr.u32;
629 if (env->icount_extra && insns_left >= 0) {
630 /* Refill decrementer and continue execution. */
631 env->icount_extra += insns_left;
632 if (env->icount_extra > 0xffff) {
633 insns_left = 0xffff;
634 } else {
635 insns_left = env->icount_extra;
636 }
637 env->icount_extra -= insns_left;
638 env->icount_decr.u16.low = insns_left;
639 } else {
640 if (insns_left > 0) {
641 /* Execute remaining instructions. */
642 cpu_exec_nocache(insns_left, tb);
643 }
644 env->exception_index = EXCP_INTERRUPT;
645 next_tb = 0;
646 cpu_loop_exit();
647 }
648 }
649 }
bellard4cbf74b2003-08-10 21:48:43 +0000650 /* reset soft MMU for next block (it can currently
651 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000652 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000653 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000654 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000655 }
bellard3fb2ded2003-06-24 13:22:59 +0000656 } /* for(;;) */
657
bellard7d132992003-03-06 23:23:54 +0000658
bellarde4533c72003-06-15 19:51:39 +0000659#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000660 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000661 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000662#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000663 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000664#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000665#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000666#elif defined(TARGET_M68K)
667 cpu_m68k_flush_flags(env, env->cc_op);
668 env->cc_op = CC_OP_FLAGS;
669 env->sr = (env->sr & 0xffe0)
670 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200671#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000672#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000673#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000674#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000675#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000676 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000677#else
678#error unsupported target CPU
679#endif
pbrook1057eaa2007-02-04 13:37:44 +0000680
681 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000682#include "hostregs_helper.h"
683
bellard6a00d602005-11-21 23:25:50 +0000684 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000685 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000686 return ret;
687}
bellard6dbad632003-03-16 18:05:05 +0000688
bellardfbf9eeb2004-04-25 21:21:33 +0000689/* must only be called from the generated code as an exception can be
690 generated */
691void tb_invalidate_page_range(target_ulong start, target_ulong end)
692{
bellarddc5d0b32004-06-22 18:43:30 +0000693 /* XXX: cannot enable it yet because it yields to MMU exception
694 where NIP != read address on PowerPC */
695#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000696 target_ulong phys_addr;
697 phys_addr = get_phys_addr_code(env, start);
698 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000699#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000700}
701
bellard1a18c712003-10-30 01:07:51 +0000702#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000703
bellard6dbad632003-03-16 18:05:05 +0000704void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
705{
706 CPUX86State *saved_env;
707
708 saved_env = env;
709 env = s;
bellarda412ac52003-07-26 18:01:40 +0000710 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000711 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000712 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000713 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000714 } else {
bellard5d975592008-05-12 22:05:33 +0000715 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000716 }
bellard6dbad632003-03-16 18:05:05 +0000717 env = saved_env;
718}
bellard9de5e442003-03-23 16:49:39 +0000719
bellard6f12a2a2007-11-11 22:16:56 +0000720void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000721{
722 CPUX86State *saved_env;
723
724 saved_env = env;
725 env = s;
ths3b46e622007-09-17 08:09:54 +0000726
bellard6f12a2a2007-11-11 22:16:56 +0000727 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000728
729 env = saved_env;
730}
731
bellard6f12a2a2007-11-11 22:16:56 +0000732void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000733{
734 CPUX86State *saved_env;
735
736 saved_env = env;
737 env = s;
ths3b46e622007-09-17 08:09:54 +0000738
bellard6f12a2a2007-11-11 22:16:56 +0000739 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000740
741 env = saved_env;
742}
743
bellarde4533c72003-06-15 19:51:39 +0000744#endif /* TARGET_I386 */
745
bellard67b915a2004-03-31 23:37:16 +0000746#if !defined(CONFIG_SOFTMMU)
747
bellard3fb2ded2003-06-24 13:22:59 +0000748#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700749#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
750#else
751#define EXCEPTION_ACTION cpu_loop_exit()
752#endif
bellard3fb2ded2003-06-24 13:22:59 +0000753
bellardb56dad12003-05-08 15:38:04 +0000754/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000755 the effective address of the memory exception. 'is_write' is 1 if a
756 write caused the exception and otherwise 0'. 'old_set' is the
757 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000758static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000759 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000760 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000761{
bellarda513fe12003-05-27 23:29:48 +0000762 TranslationBlock *tb;
763 int ret;
bellard68a79312003-06-30 13:12:32 +0000764
bellard83479e72003-06-25 16:12:37 +0000765 if (cpu_single_env)
766 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000767#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000768 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000769 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000770#endif
bellard25eb4482003-05-14 21:50:54 +0000771 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000772 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000773 return 1;
774 }
bellardfbf9eeb2004-04-25 21:21:33 +0000775
bellard3fb2ded2003-06-24 13:22:59 +0000776 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700777 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000778 if (ret < 0)
779 return 0; /* not an MMU fault */
780 if (ret == 0)
781 return 1; /* the MMU fault was handled without causing real CPU fault */
782 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000783 tb = tb_find_pc(pc);
784 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000785 /* the PC is inside the translated code. It means that we have
786 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000787 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000788 }
bellard3fb2ded2003-06-24 13:22:59 +0000789
bellard68016c62005-02-07 23:12:27 +0000790 /* we restore the process signal mask as the sigreturn should
791 do it (XXX: use sigsetjmp) */
792 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700793 EXCEPTION_ACTION;
794
aurel32968c74d2008-04-11 04:55:17 +0000795 /* never comes here */
796 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000797}
bellard9de5e442003-03-23 16:49:39 +0000798
bellard2b413142003-05-14 23:01:10 +0000799#if defined(__i386__)
800
bellardd8ecc0b2007-02-05 21:41:46 +0000801#if defined(__APPLE__)
802# include <sys/ucontext.h>
803
804# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
805# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
806# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000807# define MASK_sig(context) ((context)->uc_sigmask)
808#elif defined(__OpenBSD__)
809# define EIP_sig(context) ((context)->sc_eip)
810# define TRAP_sig(context) ((context)->sc_trapno)
811# define ERROR_sig(context) ((context)->sc_err)
812# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000813#else
814# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
815# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
816# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000817# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000818#endif
819
ths5fafdf22007-09-16 21:08:06 +0000820int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000821 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000822{
ths5a7b5422007-01-31 12:16:51 +0000823 siginfo_t *info = pinfo;
blueswir1d39bb242009-04-10 07:29:34 +0000824#if defined(__OpenBSD__)
825 struct sigcontext *uc = puc;
826#else
bellard9de5e442003-03-23 16:49:39 +0000827 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000828#endif
bellard9de5e442003-03-23 16:49:39 +0000829 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000830 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000831
bellardd691f662003-03-24 21:58:34 +0000832#ifndef REG_EIP
833/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000834#define REG_EIP EIP
835#define REG_ERR ERR
836#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000837#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000838 pc = EIP_sig(uc);
839 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000840 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
841 trapno == 0xe ?
842 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000843 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000844}
845
bellardbc51c5c2004-03-17 23:46:04 +0000846#elif defined(__x86_64__)
847
blueswir1b3efe5c2008-12-05 17:55:45 +0000848#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000849#define PC_sig(context) _UC_MACHINE_PC(context)
850#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
851#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
852#define MASK_sig(context) ((context)->uc_sigmask)
853#elif defined(__OpenBSD__)
854#define PC_sig(context) ((context)->sc_rip)
855#define TRAP_sig(context) ((context)->sc_trapno)
856#define ERROR_sig(context) ((context)->sc_err)
857#define MASK_sig(context) ((context)->sc_mask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000858#else
blueswir1d397abb2009-04-10 13:00:29 +0000859#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
860#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
861#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
862#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000863#endif
864
ths5a7b5422007-01-31 12:16:51 +0000865int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000866 void *puc)
867{
ths5a7b5422007-01-31 12:16:51 +0000868 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000869 unsigned long pc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000870#ifdef __NetBSD__
871 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000872#elif defined(__OpenBSD__)
873 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000874#else
875 struct ucontext *uc = puc;
876#endif
bellardbc51c5c2004-03-17 23:46:04 +0000877
blueswir1d397abb2009-04-10 13:00:29 +0000878 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000879 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000880 TRAP_sig(uc) == 0xe ?
881 (ERROR_sig(uc) >> 1) & 1 : 0,
882 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000883}
884
malce58ffeb2009-01-14 18:39:49 +0000885#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000886
bellard83fb7ad2004-07-05 21:25:26 +0000887/***********************************************************************
888 * signal context platform-specific definitions
889 * From Wine
890 */
891#ifdef linux
892/* All Registers access - only for local access */
893# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
894/* Gpr Registers access */
895# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
896# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
897# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
898# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
899# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
900# define LR_sig(context) REG_sig(link, context) /* Link register */
901# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
902/* Float Registers access */
903# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
904# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
905/* Exception Registers access */
906# define DAR_sig(context) REG_sig(dar, context)
907# define DSISR_sig(context) REG_sig(dsisr, context)
908# define TRAP_sig(context) REG_sig(trap, context)
909#endif /* linux */
910
911#ifdef __APPLE__
912# include <sys/ucontext.h>
913typedef struct ucontext SIGCONTEXT;
914/* All Registers access - only for local access */
915# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
916# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
917# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
918# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
919/* Gpr Registers access */
920# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
921# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
922# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
923# define CTR_sig(context) REG_sig(ctr, context)
924# define XER_sig(context) REG_sig(xer, context) /* Link register */
925# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
926# define CR_sig(context) REG_sig(cr, context) /* Condition register */
927/* Float Registers access */
928# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
929# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
930/* Exception Registers access */
931# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
932# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
933# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
934#endif /* __APPLE__ */
935
ths5fafdf22007-09-16 21:08:06 +0000936int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000937 void *puc)
bellard2b413142003-05-14 23:01:10 +0000938{
ths5a7b5422007-01-31 12:16:51 +0000939 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +0000940 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000941 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000942 int is_write;
943
bellard83fb7ad2004-07-05 21:25:26 +0000944 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000945 is_write = 0;
946#if 0
947 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000948 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000949 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000950#else
bellard83fb7ad2004-07-05 21:25:26 +0000951 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000952 is_write = 1;
953#endif
ths5fafdf22007-09-16 21:08:06 +0000954 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000955 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000956}
bellard2b413142003-05-14 23:01:10 +0000957
bellard2f87c602003-06-02 20:38:09 +0000958#elif defined(__alpha__)
959
ths5fafdf22007-09-16 21:08:06 +0000960int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000961 void *puc)
962{
ths5a7b5422007-01-31 12:16:51 +0000963 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000964 struct ucontext *uc = puc;
965 uint32_t *pc = uc->uc_mcontext.sc_pc;
966 uint32_t insn = *pc;
967 int is_write = 0;
968
bellard8c6939c2003-06-09 15:28:00 +0000969 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000970 switch (insn >> 26) {
971 case 0x0d: // stw
972 case 0x0e: // stb
973 case 0x0f: // stq_u
974 case 0x24: // stf
975 case 0x25: // stg
976 case 0x26: // sts
977 case 0x27: // stt
978 case 0x2c: // stl
979 case 0x2d: // stq
980 case 0x2e: // stl_c
981 case 0x2f: // stq_c
982 is_write = 1;
983 }
984
ths5fafdf22007-09-16 21:08:06 +0000985 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000986 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000987}
bellard8c6939c2003-06-09 15:28:00 +0000988#elif defined(__sparc__)
989
ths5fafdf22007-09-16 21:08:06 +0000990int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000991 void *puc)
bellard8c6939c2003-06-09 15:28:00 +0000992{
ths5a7b5422007-01-31 12:16:51 +0000993 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +0000994 int is_write;
995 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200996#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +0000997 uint32_t *regs = (uint32_t *)(info + 1);
998 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +0000999 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001000 unsigned long pc = regs[1];
1001#else
blueswir184778502008-10-26 20:33:16 +00001002#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001003 struct sigcontext *sc = puc;
1004 unsigned long pc = sc->sigc_regs.tpc;
1005 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001006#elif defined(__OpenBSD__)
1007 struct sigcontext *uc = puc;
1008 unsigned long pc = uc->sc_pc;
1009 void *sigmask = (void *)(long)uc->sc_mask;
1010#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001011#endif
1012
bellard8c6939c2003-06-09 15:28:00 +00001013 /* XXX: need kernel patch to get write flag faster */
1014 is_write = 0;
1015 insn = *(uint32_t *)pc;
1016 if ((insn >> 30) == 3) {
1017 switch((insn >> 19) & 0x3f) {
1018 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001019 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001020 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001021 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001022 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001023 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001024 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001025 case 0x17: // stda
1026 case 0x0e: // stx
1027 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001028 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001029 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001030 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001031 case 0x37: // stdfa
1032 case 0x26: // stqf
1033 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001034 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001035 case 0x3c: // casa
1036 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001037 is_write = 1;
1038 break;
1039 }
1040 }
ths5fafdf22007-09-16 21:08:06 +00001041 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001042 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001043}
1044
1045#elif defined(__arm__)
1046
ths5fafdf22007-09-16 21:08:06 +00001047int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001048 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001049{
ths5a7b5422007-01-31 12:16:51 +00001050 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001051 struct ucontext *uc = puc;
1052 unsigned long pc;
1053 int is_write;
ths3b46e622007-09-17 08:09:54 +00001054
blueswir148bbf112008-07-08 18:35:02 +00001055#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001056 pc = uc->uc_mcontext.gregs[R15];
1057#else
balrog4eee57f2008-05-06 14:47:19 +00001058 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001059#endif
bellard8c6939c2003-06-09 15:28:00 +00001060 /* XXX: compute is_write */
1061 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001062 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001063 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001064 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001065}
1066
bellard38e584a2003-08-10 22:14:22 +00001067#elif defined(__mc68000)
1068
ths5fafdf22007-09-16 21:08:06 +00001069int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001070 void *puc)
1071{
ths5a7b5422007-01-31 12:16:51 +00001072 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001073 struct ucontext *uc = puc;
1074 unsigned long pc;
1075 int is_write;
ths3b46e622007-09-17 08:09:54 +00001076
bellard38e584a2003-08-10 22:14:22 +00001077 pc = uc->uc_mcontext.gregs[16];
1078 /* XXX: compute is_write */
1079 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001080 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001081 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001082 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001083}
1084
bellardb8076a72005-04-07 22:20:31 +00001085#elif defined(__ia64)
1086
1087#ifndef __ISR_VALID
1088 /* This ought to be in <bits/siginfo.h>... */
1089# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001090#endif
1091
ths5a7b5422007-01-31 12:16:51 +00001092int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001093{
ths5a7b5422007-01-31 12:16:51 +00001094 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001095 struct ucontext *uc = puc;
1096 unsigned long ip;
1097 int is_write = 0;
1098
1099 ip = uc->uc_mcontext.sc_ip;
1100 switch (host_signum) {
1101 case SIGILL:
1102 case SIGFPE:
1103 case SIGSEGV:
1104 case SIGBUS:
1105 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001106 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001107 /* ISR.W (write-access) is bit 33: */
1108 is_write = (info->si_isr >> 33) & 1;
1109 break;
1110
1111 default:
1112 break;
1113 }
1114 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1115 is_write,
1116 &uc->uc_sigmask, puc);
1117}
1118
bellard90cb9492005-07-24 15:11:38 +00001119#elif defined(__s390__)
1120
ths5fafdf22007-09-16 21:08:06 +00001121int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001122 void *puc)
1123{
ths5a7b5422007-01-31 12:16:51 +00001124 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001125 struct ucontext *uc = puc;
1126 unsigned long pc;
1127 int is_write;
ths3b46e622007-09-17 08:09:54 +00001128
bellard90cb9492005-07-24 15:11:38 +00001129 pc = uc->uc_mcontext.psw.addr;
1130 /* XXX: compute is_write */
1131 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001132 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001133 is_write, &uc->uc_sigmask, puc);
1134}
1135
1136#elif defined(__mips__)
1137
ths5fafdf22007-09-16 21:08:06 +00001138int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001139 void *puc)
1140{
ths9617efe2007-05-08 21:05:55 +00001141 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001142 struct ucontext *uc = puc;
1143 greg_t pc = uc->uc_mcontext.pc;
1144 int is_write;
ths3b46e622007-09-17 08:09:54 +00001145
thsc4b89d12007-05-05 19:23:11 +00001146 /* XXX: compute is_write */
1147 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001148 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001149 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001150}
1151
aurel32f54b3f92008-04-12 20:14:54 +00001152#elif defined(__hppa__)
1153
1154int cpu_signal_handler(int host_signum, void *pinfo,
1155 void *puc)
1156{
1157 struct siginfo *info = pinfo;
1158 struct ucontext *uc = puc;
1159 unsigned long pc;
1160 int is_write;
1161
1162 pc = uc->uc_mcontext.sc_iaoq[0];
1163 /* FIXME: compute is_write */
1164 is_write = 0;
1165 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1166 is_write,
1167 &uc->uc_sigmask, puc);
1168}
1169
bellard2b413142003-05-14 23:01:10 +00001170#else
1171
bellard3fb2ded2003-06-24 13:22:59 +00001172#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001173
1174#endif
bellard67b915a2004-03-31 23:37:16 +00001175
1176#endif /* !defined(CONFIG_SOFTMMU) */