blob: 2c2d24ea04deb80e67279683882334281860977e [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000024
bellard36bdbe52003-11-19 22:12:02 +000025int tb_invalidated_flag;
26
Juan Quintelaf0667e62009-07-27 16:13:05 +020027//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000028
Blue Swirlf3e27032011-05-21 12:16:05 +000029bool qemu_cpu_has_work(CPUState *env)
aliguori6a4955a2009-04-24 18:03:20 +000030{
31 return cpu_has_work(env);
32}
33
Blue Swirlcea5f9a2011-05-15 16:03:25 +000034void cpu_loop_exit(CPUState *env)
bellarde4533c72003-06-15 19:51:39 +000035{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000036 env->current_tb = NULL;
37 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000038}
thsbfed01f2007-06-03 17:44:37 +000039
bellardfbf9eeb2004-04-25 21:21:33 +000040/* exit the current TB from a signal handler. The host registers are
41 restored in a state compatible with the CPU emulator
42 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000043#if defined(CONFIG_SOFTMMU)
Blue Swirlcea5f9a2011-05-15 16:03:25 +000044void cpu_resume_from_signal(CPUState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000045{
Blue Swirl9eff14f2011-05-21 08:42:35 +000046 /* XXX: restore cpu registers saved in host registers */
47
48 env->exception_index = -1;
49 longjmp(env->jmp_env, 1);
50}
Blue Swirl9eff14f2011-05-21 08:42:35 +000051#endif
bellardfbf9eeb2004-04-25 21:21:33 +000052
pbrook2e70f6e2008-06-29 01:03:05 +000053/* Execute the code without caching the generated code. An interpreter
54 could be used if available. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000055static void cpu_exec_nocache(CPUState *env, int max_cycles,
56 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000057{
58 unsigned long next_tb;
59 TranslationBlock *tb;
60
61 /* Should never happen.
62 We only end up here when an existing TB is too long. */
63 if (max_cycles > CF_COUNT_MASK)
64 max_cycles = CF_COUNT_MASK;
65
66 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
67 max_cycles);
68 env->current_tb = tb;
69 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000070 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010071 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000072
73 if ((next_tb & 3) == 2) {
74 /* Restore PC. This may happen if async event occurs before
75 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000076 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000077 }
78 tb_phys_invalidate(tb, -1);
79 tb_free(tb);
80}
81
Blue Swirlcea5f9a2011-05-15 16:03:25 +000082static TranslationBlock *tb_find_slow(CPUState *env,
83 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000084 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000085 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000086{
87 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000088 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +000089 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +000090 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000095 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000096 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +000097 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000103 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000104 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000105 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000109 tb_page_addr_t phys_page2;
110
ths5fafdf22007-09-16 21:08:06 +0000111 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000112 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000113 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000114 if (tb->page_addr[1] == phys_page2)
115 goto found;
116 } else {
117 goto found;
118 }
119 }
120 ptb1 = &tb->phys_hash_next;
121 }
122 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000123 /* if no translated code available, then translate it now */
124 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000125
bellard8a40a182005-11-20 10:35:40 +0000126 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300127 /* Move the last found TB to the head of the list */
128 if (likely(*ptb1)) {
129 *ptb1 = tb->phys_hash_next;
130 tb->phys_hash_next = tb_phys_hash[h];
131 tb_phys_hash[h] = tb;
132 }
bellard8a40a182005-11-20 10:35:40 +0000133 /* we add the TB in the virtual pc hash table */
134 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000135 return tb;
136}
137
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000138static inline TranslationBlock *tb_find_fast(CPUState *env)
bellard8a40a182005-11-20 10:35:40 +0000139{
140 TranslationBlock *tb;
141 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000142 int flags;
bellard8a40a182005-11-20 10:35:40 +0000143
144 /* we record a subset of the CPU state. It will
145 always be the same before a given translated block
146 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000147 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000148 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000149 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
150 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000151 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000152 }
153 return tb;
154}
155
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100156static CPUDebugExcpHandler *debug_excp_handler;
157
158CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
159{
160 CPUDebugExcpHandler *old_handler = debug_excp_handler;
161
162 debug_excp_handler = handler;
163 return old_handler;
164}
165
166static void cpu_handle_debug_exception(CPUState *env)
167{
168 CPUWatchpoint *wp;
169
170 if (!env->watchpoint_hit) {
171 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
172 wp->flags &= ~BP_WATCHPOINT_HIT;
173 }
174 }
175 if (debug_excp_handler) {
176 debug_excp_handler(env);
177 }
178}
179
bellard7d132992003-03-06 23:23:54 +0000180/* main execution loop */
181
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300182volatile sig_atomic_t exit_request;
183
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000184int cpu_exec(CPUState *env)
bellard7d132992003-03-06 23:23:54 +0000185{
bellard8a40a182005-11-20 10:35:40 +0000186 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000187 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000188 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000189 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000190
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000191 if (env->halted) {
192 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100193 return EXCP_HALTED;
194 }
195
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000196 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 }
bellard5a1e3cf2005-11-23 21:02:53 +0000198
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000199 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000200
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200201 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300202 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300203 }
204
thsecb644f2007-06-03 18:45:53 +0000205#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100206 /* put eflags in CPU temporary format */
207 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
208 DF = 1 - (2 * ((env->eflags >> 10) & 1));
209 CC_OP = CC_OP_EFLAGS;
210 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000211#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000212#elif defined(TARGET_M68K)
213 env->cc_op = CC_OP_FLAGS;
214 env->cc_dest = env->sr & 0xf;
215 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000216#elif defined(TARGET_ALPHA)
217#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800218#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000219#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000220 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100221#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200222#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000223#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000224#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000225#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100226#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400227#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000228 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000229#else
230#error unsupported target CPU
231#endif
bellard3fb2ded2003-06-24 13:22:59 +0000232 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000233
bellard7d132992003-03-06 23:23:54 +0000234 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000235 for(;;) {
236 if (setjmp(env->jmp_env) == 0) {
237 /* if an exception is pending, we execute it here */
238 if (env->exception_index >= 0) {
239 if (env->exception_index >= EXCP_INTERRUPT) {
240 /* exit request from the cpu execution loop */
241 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100242 if (ret == EXCP_DEBUG) {
243 cpu_handle_debug_exception(env);
244 }
bellard3fb2ded2003-06-24 13:22:59 +0000245 break;
aurel3272d239e2009-01-14 19:40:27 +0000246 } else {
247#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000248 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000249 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000250 loop */
bellard83479e72003-06-25 16:12:37 +0000251#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000252 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000253#endif
bellard3fb2ded2003-06-24 13:22:59 +0000254 ret = env->exception_index;
255 break;
aurel3272d239e2009-01-14 19:40:27 +0000256#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000257 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100258 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000259#endif
bellard3fb2ded2003-06-24 13:22:59 +0000260 }
ths5fafdf22007-09-16 21:08:06 +0000261 }
bellard9df217a2005-02-10 22:05:51 +0000262
blueswir1b5fc09a2008-05-04 06:38:18 +0000263 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000264 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000265 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000266 if (unlikely(interrupt_request)) {
267 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
268 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700269 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000270 }
pbrook6658ffb2007-03-16 23:58:11 +0000271 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
272 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
273 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000274 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000275 }
balroga90b7312007-05-01 01:28:01 +0000276#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200277 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800278 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000279 if (interrupt_request & CPU_INTERRUPT_HALT) {
280 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
281 env->halted = 1;
282 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000283 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000284 }
285#endif
bellard68a79312003-06-30 13:12:32 +0000286#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300287 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000288 svm_check_intercept(env, SVM_EXIT_INIT);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300289 do_cpu_init(env);
290 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000291 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300292 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
293 do_cpu_sipi(env);
294 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000295 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
296 !(env->hflags & HF_SMM_MASK)) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000297 svm_check_intercept(env, SVM_EXIT_SMI);
bellarddb620f42008-06-04 17:02:19 +0000298 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000299 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000300 next_tb = 0;
301 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
302 !(env->hflags2 & HF2_NMI_MASK)) {
303 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
304 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000305 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000306 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800307 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Huang Ying79c4f6b2009-06-23 10:05:14 +0800308 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000309 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800310 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000311 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
312 (((env->hflags2 & HF2_VINTR_MASK) &&
313 (env->hflags2 & HF2_HIF_MASK)) ||
314 (!(env->hflags2 & HF2_VINTR_MASK) &&
315 (env->eflags & IF_MASK &&
316 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
317 int intno;
Blue Swirle694d4e2011-05-16 19:38:48 +0000318 svm_check_intercept(env, SVM_EXIT_INTR);
bellarddb620f42008-06-04 17:02:19 +0000319 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
320 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000321 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000322 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000323 /* ensure that no TB jump will be modified as
324 the program flow was changed */
325 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000326#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000327 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
328 (env->eflags & IF_MASK) &&
329 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
330 int intno;
331 /* FIXME: this should respect TPR */
Blue Swirle694d4e2011-05-16 19:38:48 +0000332 svm_check_intercept(env, SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000333 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000334 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000335 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000336 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000337 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000338#endif
bellarddb620f42008-06-04 17:02:19 +0000339 }
bellard68a79312003-06-30 13:12:32 +0000340 }
bellardce097762004-01-04 23:53:18 +0000341#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000342#if 0
343 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000344 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000345 }
346#endif
j_mayer47103572007-03-30 09:38:04 +0000347 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000348 ppc_hw_interrupt(env);
349 if (env->pending_interrupts == 0)
350 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000351 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000352 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100353#elif defined(TARGET_LM32)
354 if ((interrupt_request & CPU_INTERRUPT_HARD)
355 && (env->ie & IE_IE)) {
356 env->exception_index = EXCP_IRQ;
357 do_interrupt(env);
358 next_tb = 0;
359 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200360#elif defined(TARGET_MICROBLAZE)
361 if ((interrupt_request & CPU_INTERRUPT_HARD)
362 && (env->sregs[SR_MSR] & MSR_IE)
363 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
364 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
365 env->exception_index = EXCP_IRQ;
366 do_interrupt(env);
367 next_tb = 0;
368 }
bellard6af0bf92005-07-02 14:58:51 +0000369#elif defined(TARGET_MIPS)
370 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100371 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000372 /* Raise it */
373 env->exception_index = EXCP_EXT_INTERRUPT;
374 env->error_code = 0;
375 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000376 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000377 }
bellarde95c8d52004-09-30 22:22:08 +0000378#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300379 if (interrupt_request & CPU_INTERRUPT_HARD) {
380 if (cpu_interrupts_enabled(env) &&
381 env->interrupt_index > 0) {
382 int pil = env->interrupt_index & 0xf;
383 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000384
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300385 if (((type == TT_EXTINT) &&
386 cpu_pil_allowed(env, pil)) ||
387 type != TT_EXTINT) {
388 env->exception_index = env->interrupt_index;
389 do_interrupt(env);
390 next_tb = 0;
391 }
392 }
陳韋任e965fc32012-02-06 14:02:55 +0800393 }
bellardb5ff1b32005-11-26 10:38:39 +0000394#elif defined(TARGET_ARM)
395 if (interrupt_request & CPU_INTERRUPT_FIQ
396 && !(env->uncached_cpsr & CPSR_F)) {
397 env->exception_index = EXCP_FIQ;
398 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000399 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000400 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000401 /* ARMv7-M interrupt return works by loading a magic value
402 into the PC. On real hardware the load causes the
403 return to occur. The qemu implementation performs the
404 jump normally, then does the exception return when the
405 CPU tries to execute code at the magic address.
406 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200407 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000408 We avoid this by disabling interrupts when
409 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000410 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000411 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
412 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000413 env->exception_index = EXCP_IRQ;
414 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000415 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000416 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800417#elif defined(TARGET_UNICORE32)
418 if (interrupt_request & CPU_INTERRUPT_HARD
419 && !(env->uncached_asr & ASR_I)) {
420 do_interrupt(env);
421 next_tb = 0;
422 }
bellardfdf9b3e2006-04-27 21:07:38 +0000423#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000424 if (interrupt_request & CPU_INTERRUPT_HARD) {
425 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000426 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000427 }
j_mayereddf68a2007-04-05 07:22:49 +0000428#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700429 {
430 int idx = -1;
431 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800432 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700433 case 0 ... 3:
434 if (interrupt_request & CPU_INTERRUPT_HARD) {
435 idx = EXCP_DEV_INTERRUPT;
436 }
437 /* FALLTHRU */
438 case 4:
439 if (interrupt_request & CPU_INTERRUPT_TIMER) {
440 idx = EXCP_CLK_INTERRUPT;
441 }
442 /* FALLTHRU */
443 case 5:
444 if (interrupt_request & CPU_INTERRUPT_SMP) {
445 idx = EXCP_SMP_INTERRUPT;
446 }
447 /* FALLTHRU */
448 case 6:
449 if (interrupt_request & CPU_INTERRUPT_MCHK) {
450 idx = EXCP_MCHK;
451 }
452 }
453 if (idx >= 0) {
454 env->exception_index = idx;
455 env->error_code = 0;
456 do_interrupt(env);
457 next_tb = 0;
458 }
j_mayereddf68a2007-04-05 07:22:49 +0000459 }
thsf1ccf902007-10-08 13:16:14 +0000460#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000461 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100462 && (env->pregs[PR_CCS] & I_FLAG)
463 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000464 env->exception_index = EXCP_IRQ;
465 do_interrupt(env);
466 next_tb = 0;
467 }
468 if (interrupt_request & CPU_INTERRUPT_NMI
469 && (env->pregs[PR_CCS] & M_FLAG)) {
470 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000471 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000472 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000473 }
pbrook06338792007-05-23 19:58:11 +0000474#elif defined(TARGET_M68K)
475 if (interrupt_request & CPU_INTERRUPT_HARD
476 && ((env->sr & SR_I) >> SR_I_SHIFT)
477 < env->pending_level) {
478 /* Real hardware gets the interrupt vector via an
479 IACK cycle at this point. Current emulated
480 hardware doesn't rely on this, so we
481 provide/save the vector when the interrupt is
482 first signalled. */
483 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000484 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000485 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000486 }
Alexander Graf3110e292011-04-15 17:32:48 +0200487#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
488 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
489 (env->psw.mask & PSW_MASK_EXT)) {
490 do_interrupt(env);
491 next_tb = 0;
492 }
Max Filippov40643d72011-09-06 03:55:41 +0400493#elif defined(TARGET_XTENSA)
494 if (interrupt_request & CPU_INTERRUPT_HARD) {
495 env->exception_index = EXC_IRQ;
496 do_interrupt(env);
497 next_tb = 0;
498 }
bellard68a79312003-06-30 13:12:32 +0000499#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200500 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000501 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000502 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000503 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
504 /* ensure that no TB jump will be modified as
505 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000506 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000507 }
aurel32be214e62009-03-06 21:48:00 +0000508 }
509 if (unlikely(env->exit_request)) {
510 env->exit_request = 0;
511 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000512 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000513 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700514#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000515 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000516 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000517#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000518 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
519 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000520 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000521 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000522#elif defined(TARGET_M68K)
523 cpu_m68k_flush_flags(env, env->cc_op);
524 env->cc_op = CC_OP_FLAGS;
525 env->sr = (env->sr & 0xffe0)
526 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000527 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000528#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700529 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000530#endif
bellard3fb2ded2003-06-24 13:22:59 +0000531 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700532#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000533 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000534 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000535 /* Note: we do it here to avoid a gcc bug on Mac OS X when
536 doing it in tb_find_slow */
537 if (tb_invalidated_flag) {
538 /* as some TB could have been invalidated because
539 of memory exceptions while generating the code, we
540 must recompute the hash index here */
541 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000542 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000543 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200544#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000545 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
546 (long)tb->tc_ptr, tb->pc,
547 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000548#endif
bellard8a40a182005-11-20 10:35:40 +0000549 /* see if we can patch the calling TB. When the TB
550 spans two pages, we cannot safely do a direct
551 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100552 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000553 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000554 }
pbrookd5975362008-06-07 20:50:51 +0000555 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000556
557 /* cpu_interrupt might be called while translating the
558 TB, but before it is linked into a potentially
559 infinite loop and becomes env->current_tb. Avoid
560 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200561 env->current_tb = tb;
562 barrier();
563 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000564 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800565 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000566 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000567 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000568 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000569 int insns_left;
570 tb = (TranslationBlock *)(long)(next_tb & ~3);
571 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000572 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000573 insns_left = env->icount_decr.u32;
574 if (env->icount_extra && insns_left >= 0) {
575 /* Refill decrementer and continue execution. */
576 env->icount_extra += insns_left;
577 if (env->icount_extra > 0xffff) {
578 insns_left = 0xffff;
579 } else {
580 insns_left = env->icount_extra;
581 }
582 env->icount_extra -= insns_left;
583 env->icount_decr.u16.low = insns_left;
584 } else {
585 if (insns_left > 0) {
586 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000587 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000588 }
589 env->exception_index = EXCP_INTERRUPT;
590 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000591 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000592 }
593 }
594 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200595 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000596 /* reset soft MMU for next block (it can currently
597 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000598 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200599 } else {
600 /* Reload env after longjmp - the compiler may have smashed all
601 * local variables as longjmp is marked 'noreturn'. */
602 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000603 }
bellard3fb2ded2003-06-24 13:22:59 +0000604 } /* for(;;) */
605
bellard7d132992003-03-06 23:23:54 +0000606
bellarde4533c72003-06-15 19:51:39 +0000607#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000608 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000609 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
610 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000611#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000612 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800613#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000614#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000615#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100616#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000617#elif defined(TARGET_M68K)
618 cpu_m68k_flush_flags(env, env->cc_op);
619 env->cc_op = CC_OP_FLAGS;
620 env->sr = (env->sr & 0xffe0)
621 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200622#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000623#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000624#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000625#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000626#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100627#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400628#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000629 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000630#else
631#error unsupported target CPU
632#endif
pbrook1057eaa2007-02-04 13:37:44 +0000633
bellard6a00d602005-11-21 23:25:50 +0000634 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000635 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000636 return ret;
637}