blob: de0d716da0615a7293b69a949133255848c78414 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000024
bellard36bdbe52003-11-19 22:12:02 +000025int tb_invalidated_flag;
26
Juan Quintelaf0667e62009-07-27 16:13:05 +020027//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000028
Blue Swirlf3e27032011-05-21 12:16:05 +000029bool qemu_cpu_has_work(CPUState *env)
aliguori6a4955a2009-04-24 18:03:20 +000030{
31 return cpu_has_work(env);
32}
33
Blue Swirlcea5f9a2011-05-15 16:03:25 +000034void cpu_loop_exit(CPUState *env)
bellarde4533c72003-06-15 19:51:39 +000035{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000036 env->current_tb = NULL;
37 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000038}
thsbfed01f2007-06-03 17:44:37 +000039
bellardfbf9eeb2004-04-25 21:21:33 +000040/* exit the current TB from a signal handler. The host registers are
41 restored in a state compatible with the CPU emulator
42 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000043#if defined(CONFIG_SOFTMMU)
Blue Swirlcea5f9a2011-05-15 16:03:25 +000044void cpu_resume_from_signal(CPUState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000045{
Blue Swirl9eff14f2011-05-21 08:42:35 +000046 /* XXX: restore cpu registers saved in host registers */
47
48 env->exception_index = -1;
49 longjmp(env->jmp_env, 1);
50}
Blue Swirl9eff14f2011-05-21 08:42:35 +000051#endif
bellardfbf9eeb2004-04-25 21:21:33 +000052
pbrook2e70f6e2008-06-29 01:03:05 +000053/* Execute the code without caching the generated code. An interpreter
54 could be used if available. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000055static void cpu_exec_nocache(CPUState *env, int max_cycles,
56 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000057{
58 unsigned long next_tb;
59 TranslationBlock *tb;
60
61 /* Should never happen.
62 We only end up here when an existing TB is too long. */
63 if (max_cycles > CF_COUNT_MASK)
64 max_cycles = CF_COUNT_MASK;
65
66 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
67 max_cycles);
68 env->current_tb = tb;
69 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000070 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010071 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000072
73 if ((next_tb & 3) == 2) {
74 /* Restore PC. This may happen if async event occurs before
75 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000076 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000077 }
78 tb_phys_invalidate(tb, -1);
79 tb_free(tb);
80}
81
Blue Swirlcea5f9a2011-05-15 16:03:25 +000082static TranslationBlock *tb_find_slow(CPUState *env,
83 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000084 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000085 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000086{
87 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000088 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +000089 tb_page_addr_t phys_pc, phys_page1, phys_page2;
90 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000095 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000096 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000110 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000111 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000112 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000122 /* if no translated code available, then translate it now */
123 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000124
bellard8a40a182005-11-20 10:35:40 +0000125 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300126 /* Move the last found TB to the head of the list */
127 if (likely(*ptb1)) {
128 *ptb1 = tb->phys_hash_next;
129 tb->phys_hash_next = tb_phys_hash[h];
130 tb_phys_hash[h] = tb;
131 }
bellard8a40a182005-11-20 10:35:40 +0000132 /* we add the TB in the virtual pc hash table */
133 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000134 return tb;
135}
136
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000137static inline TranslationBlock *tb_find_fast(CPUState *env)
bellard8a40a182005-11-20 10:35:40 +0000138{
139 TranslationBlock *tb;
140 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000141 int flags;
bellard8a40a182005-11-20 10:35:40 +0000142
143 /* we record a subset of the CPU state. It will
144 always be the same before a given translated block
145 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000146 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000147 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000148 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
149 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000150 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000151 }
152 return tb;
153}
154
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100155static CPUDebugExcpHandler *debug_excp_handler;
156
157CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
158{
159 CPUDebugExcpHandler *old_handler = debug_excp_handler;
160
161 debug_excp_handler = handler;
162 return old_handler;
163}
164
165static void cpu_handle_debug_exception(CPUState *env)
166{
167 CPUWatchpoint *wp;
168
169 if (!env->watchpoint_hit) {
170 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
171 wp->flags &= ~BP_WATCHPOINT_HIT;
172 }
173 }
174 if (debug_excp_handler) {
175 debug_excp_handler(env);
176 }
177}
178
bellard7d132992003-03-06 23:23:54 +0000179/* main execution loop */
180
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300181volatile sig_atomic_t exit_request;
182
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000183int cpu_exec(CPUState *env)
bellard7d132992003-03-06 23:23:54 +0000184{
bellard8a40a182005-11-20 10:35:40 +0000185 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000186 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000187 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000188 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000189
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000190 if (env->halted) {
191 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100192 return EXCP_HALTED;
193 }
194
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000195 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100196 }
bellard5a1e3cf2005-11-23 21:02:53 +0000197
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000198 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000199
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200200 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300201 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300202 }
203
thsecb644f2007-06-03 18:45:53 +0000204#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100205 /* put eflags in CPU temporary format */
206 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
207 DF = 1 - (2 * ((env->eflags >> 10) & 1));
208 CC_OP = CC_OP_EFLAGS;
209 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000210#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000211#elif defined(TARGET_M68K)
212 env->cc_op = CC_OP_FLAGS;
213 env->cc_dest = env->sr & 0xf;
214 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000215#elif defined(TARGET_ALPHA)
216#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800217#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000218#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100219#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200220#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000221#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000222#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000223#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100224#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000225 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000226#else
227#error unsupported target CPU
228#endif
bellard3fb2ded2003-06-24 13:22:59 +0000229 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000230
bellard7d132992003-03-06 23:23:54 +0000231 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000232 for(;;) {
233 if (setjmp(env->jmp_env) == 0) {
234 /* if an exception is pending, we execute it here */
235 if (env->exception_index >= 0) {
236 if (env->exception_index >= EXCP_INTERRUPT) {
237 /* exit request from the cpu execution loop */
238 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100239 if (ret == EXCP_DEBUG) {
240 cpu_handle_debug_exception(env);
241 }
bellard3fb2ded2003-06-24 13:22:59 +0000242 break;
aurel3272d239e2009-01-14 19:40:27 +0000243 } else {
244#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000245 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000246 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000247 loop */
bellard83479e72003-06-25 16:12:37 +0000248#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000249 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000250#endif
bellard3fb2ded2003-06-24 13:22:59 +0000251 ret = env->exception_index;
252 break;
aurel3272d239e2009-01-14 19:40:27 +0000253#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000254 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100255 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000256#endif
bellard3fb2ded2003-06-24 13:22:59 +0000257 }
ths5fafdf22007-09-16 21:08:06 +0000258 }
bellard9df217a2005-02-10 22:05:51 +0000259
blueswir1b5fc09a2008-05-04 06:38:18 +0000260 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000261 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000262 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000263 if (unlikely(interrupt_request)) {
264 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
265 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700266 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000267 }
pbrook6658ffb2007-03-16 23:58:11 +0000268 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
269 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
270 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000271 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000272 }
balroga90b7312007-05-01 01:28:01 +0000273#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200274 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800275 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000276 if (interrupt_request & CPU_INTERRUPT_HALT) {
277 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
278 env->halted = 1;
279 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000280 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000281 }
282#endif
bellard68a79312003-06-30 13:12:32 +0000283#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300284 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000285 svm_check_intercept(env, SVM_EXIT_INIT);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300286 do_cpu_init(env);
287 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000288 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300289 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
290 do_cpu_sipi(env);
291 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000292 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
293 !(env->hflags & HF_SMM_MASK)) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000294 svm_check_intercept(env, SVM_EXIT_SMI);
bellarddb620f42008-06-04 17:02:19 +0000295 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000296 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000297 next_tb = 0;
298 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
299 !(env->hflags2 & HF2_NMI_MASK)) {
300 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
301 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000302 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000303 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800304 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
305 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000306 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800307 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000308 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
309 (((env->hflags2 & HF2_VINTR_MASK) &&
310 (env->hflags2 & HF2_HIF_MASK)) ||
311 (!(env->hflags2 & HF2_VINTR_MASK) &&
312 (env->eflags & IF_MASK &&
313 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
314 int intno;
Blue Swirle694d4e2011-05-16 19:38:48 +0000315 svm_check_intercept(env, SVM_EXIT_INTR);
bellarddb620f42008-06-04 17:02:19 +0000316 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
317 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000318 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000319 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000320 /* ensure that no TB jump will be modified as
321 the program flow was changed */
322 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000323#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000324 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
325 (env->eflags & IF_MASK) &&
326 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
327 int intno;
328 /* FIXME: this should respect TPR */
Blue Swirle694d4e2011-05-16 19:38:48 +0000329 svm_check_intercept(env, SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000330 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000331 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000332 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000333 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000334 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000335#endif
bellarddb620f42008-06-04 17:02:19 +0000336 }
bellard68a79312003-06-30 13:12:32 +0000337 }
bellardce097762004-01-04 23:53:18 +0000338#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000339#if 0
340 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000341 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000342 }
343#endif
j_mayer47103572007-03-30 09:38:04 +0000344 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000345 ppc_hw_interrupt(env);
346 if (env->pending_interrupts == 0)
347 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000348 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000349 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100350#elif defined(TARGET_LM32)
351 if ((interrupt_request & CPU_INTERRUPT_HARD)
352 && (env->ie & IE_IE)) {
353 env->exception_index = EXCP_IRQ;
354 do_interrupt(env);
355 next_tb = 0;
356 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200357#elif defined(TARGET_MICROBLAZE)
358 if ((interrupt_request & CPU_INTERRUPT_HARD)
359 && (env->sregs[SR_MSR] & MSR_IE)
360 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
361 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
362 env->exception_index = EXCP_IRQ;
363 do_interrupt(env);
364 next_tb = 0;
365 }
bellard6af0bf92005-07-02 14:58:51 +0000366#elif defined(TARGET_MIPS)
367 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100368 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000369 /* Raise it */
370 env->exception_index = EXCP_EXT_INTERRUPT;
371 env->error_code = 0;
372 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000373 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000374 }
bellarde95c8d52004-09-30 22:22:08 +0000375#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300376 if (interrupt_request & CPU_INTERRUPT_HARD) {
377 if (cpu_interrupts_enabled(env) &&
378 env->interrupt_index > 0) {
379 int pil = env->interrupt_index & 0xf;
380 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000381
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300382 if (((type == TT_EXTINT) &&
383 cpu_pil_allowed(env, pil)) ||
384 type != TT_EXTINT) {
385 env->exception_index = env->interrupt_index;
386 do_interrupt(env);
387 next_tb = 0;
388 }
389 }
balroga90b7312007-05-01 01:28:01 +0000390 }
bellardb5ff1b32005-11-26 10:38:39 +0000391#elif defined(TARGET_ARM)
392 if (interrupt_request & CPU_INTERRUPT_FIQ
393 && !(env->uncached_cpsr & CPSR_F)) {
394 env->exception_index = EXCP_FIQ;
395 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000396 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000397 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000398 /* ARMv7-M interrupt return works by loading a magic value
399 into the PC. On real hardware the load causes the
400 return to occur. The qemu implementation performs the
401 jump normally, then does the exception return when the
402 CPU tries to execute code at the magic address.
403 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200404 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000405 We avoid this by disabling interrupts when
406 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000407 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000408 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
409 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000410 env->exception_index = EXCP_IRQ;
411 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000412 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000413 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800414#elif defined(TARGET_UNICORE32)
415 if (interrupt_request & CPU_INTERRUPT_HARD
416 && !(env->uncached_asr & ASR_I)) {
417 do_interrupt(env);
418 next_tb = 0;
419 }
bellardfdf9b3e2006-04-27 21:07:38 +0000420#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000421 if (interrupt_request & CPU_INTERRUPT_HARD) {
422 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000423 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000424 }
j_mayereddf68a2007-04-05 07:22:49 +0000425#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700426 {
427 int idx = -1;
428 /* ??? This hard-codes the OSF/1 interrupt levels. */
429 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
430 case 0 ... 3:
431 if (interrupt_request & CPU_INTERRUPT_HARD) {
432 idx = EXCP_DEV_INTERRUPT;
433 }
434 /* FALLTHRU */
435 case 4:
436 if (interrupt_request & CPU_INTERRUPT_TIMER) {
437 idx = EXCP_CLK_INTERRUPT;
438 }
439 /* FALLTHRU */
440 case 5:
441 if (interrupt_request & CPU_INTERRUPT_SMP) {
442 idx = EXCP_SMP_INTERRUPT;
443 }
444 /* FALLTHRU */
445 case 6:
446 if (interrupt_request & CPU_INTERRUPT_MCHK) {
447 idx = EXCP_MCHK;
448 }
449 }
450 if (idx >= 0) {
451 env->exception_index = idx;
452 env->error_code = 0;
453 do_interrupt(env);
454 next_tb = 0;
455 }
j_mayereddf68a2007-04-05 07:22:49 +0000456 }
thsf1ccf902007-10-08 13:16:14 +0000457#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000458 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100459 && (env->pregs[PR_CCS] & I_FLAG)
460 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000461 env->exception_index = EXCP_IRQ;
462 do_interrupt(env);
463 next_tb = 0;
464 }
465 if (interrupt_request & CPU_INTERRUPT_NMI
466 && (env->pregs[PR_CCS] & M_FLAG)) {
467 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000468 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000469 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000470 }
pbrook06338792007-05-23 19:58:11 +0000471#elif defined(TARGET_M68K)
472 if (interrupt_request & CPU_INTERRUPT_HARD
473 && ((env->sr & SR_I) >> SR_I_SHIFT)
474 < env->pending_level) {
475 /* Real hardware gets the interrupt vector via an
476 IACK cycle at this point. Current emulated
477 hardware doesn't rely on this, so we
478 provide/save the vector when the interrupt is
479 first signalled. */
480 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000481 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000482 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000483 }
Alexander Graf3110e292011-04-15 17:32:48 +0200484#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
485 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
486 (env->psw.mask & PSW_MASK_EXT)) {
487 do_interrupt(env);
488 next_tb = 0;
489 }
bellard68a79312003-06-30 13:12:32 +0000490#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200491 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000492 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000493 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000494 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
495 /* ensure that no TB jump will be modified as
496 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000497 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000498 }
aurel32be214e62009-03-06 21:48:00 +0000499 }
500 if (unlikely(env->exit_request)) {
501 env->exit_request = 0;
502 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000503 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000504 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700505#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000506 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000507 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000508#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000509 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
510 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000511 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000512 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000513#elif defined(TARGET_M68K)
514 cpu_m68k_flush_flags(env, env->cc_op);
515 env->cc_op = CC_OP_FLAGS;
516 env->sr = (env->sr & 0xffe0)
517 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000518 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000519#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700520 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000521#endif
bellard3fb2ded2003-06-24 13:22:59 +0000522 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700523#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000524 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000525 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000526 /* Note: we do it here to avoid a gcc bug on Mac OS X when
527 doing it in tb_find_slow */
528 if (tb_invalidated_flag) {
529 /* as some TB could have been invalidated because
530 of memory exceptions while generating the code, we
531 must recompute the hash index here */
532 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000533 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000534 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200535#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000536 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
537 (long)tb->tc_ptr, tb->pc,
538 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000539#endif
bellard8a40a182005-11-20 10:35:40 +0000540 /* see if we can patch the calling TB. When the TB
541 spans two pages, we cannot safely do a direct
542 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100543 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000544 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000545 }
pbrookd5975362008-06-07 20:50:51 +0000546 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000547
548 /* cpu_interrupt might be called while translating the
549 TB, but before it is linked into a potentially
550 infinite loop and becomes env->current_tb. Avoid
551 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200552 env->current_tb = tb;
553 barrier();
554 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000555 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000556 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000557 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000558 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000559 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000560 int insns_left;
561 tb = (TranslationBlock *)(long)(next_tb & ~3);
562 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000563 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000564 insns_left = env->icount_decr.u32;
565 if (env->icount_extra && insns_left >= 0) {
566 /* Refill decrementer and continue execution. */
567 env->icount_extra += insns_left;
568 if (env->icount_extra > 0xffff) {
569 insns_left = 0xffff;
570 } else {
571 insns_left = env->icount_extra;
572 }
573 env->icount_extra -= insns_left;
574 env->icount_decr.u16.low = insns_left;
575 } else {
576 if (insns_left > 0) {
577 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000578 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000579 }
580 env->exception_index = EXCP_INTERRUPT;
581 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000582 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000583 }
584 }
585 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200586 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000587 /* reset soft MMU for next block (it can currently
588 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000589 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200590 } else {
591 /* Reload env after longjmp - the compiler may have smashed all
592 * local variables as longjmp is marked 'noreturn'. */
593 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000594 }
bellard3fb2ded2003-06-24 13:22:59 +0000595 } /* for(;;) */
596
bellard7d132992003-03-06 23:23:54 +0000597
bellarde4533c72003-06-15 19:51:39 +0000598#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000599 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000600 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
601 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000602#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000603 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800604#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000605#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000606#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100607#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000608#elif defined(TARGET_M68K)
609 cpu_m68k_flush_flags(env, env->cc_op);
610 env->cc_op = CC_OP_FLAGS;
611 env->sr = (env->sr & 0xffe0)
612 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200613#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000614#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000615#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000616#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000617#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100618#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000619 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000620#else
621#error unsupported target CPU
622#endif
pbrook1057eaa2007-02-04 13:37:44 +0000623
bellard6a00d602005-11-21 23:25:50 +0000624 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000625 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000626 return ret;
627}