blob: ffbe625e6fd2738726e77d42313aa9a09866ec4b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
Levente Kurusa89951f22013-10-01 19:56:48 +0200103 ICH5_PMR = 0x90, /* address map register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Youquan Songb55f84e2013-03-06 10:49:05 -0500153 ich8_2port_sata_snb,
Chew, Chiau Eefca8c90d52013-05-16 15:33:29 +0800154 ich8_2port_sata_byt,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900155};
156
Tejun Heod33f58b2006-03-01 01:25:39 +0900157struct piix_map_db {
158 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400159 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900160 const int map[][4];
161};
162
Tejun Heod96715c2006-06-29 01:58:28 +0900163struct piix_host_priv {
164 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900165 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900166 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900167};
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169static unsigned int in_module_init = 1;
170
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500171static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000172 /* Intel PIIX3 for the 430HX etc */
173 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900174 /* VMware ICH4 */
175 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400176 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
177 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
178 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400179 /* Intel PIIX4 */
180 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
181 /* Intel PIIX4 */
182 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
183 /* Intel PIIX */
184 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
185 /* Intel ICH (i810, i815, i840) UDMA 66*/
186 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
187 /* Intel ICH0 : UDMA 33*/
188 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
189 /* Intel ICH2M */
190 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
191 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
192 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193 /* Intel ICH3M */
194 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
195 /* Intel ICH3 (E7500/1) UDMA 100 */
196 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100197 /* Intel ICH4-L */
198 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400199 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
200 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
202 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700203 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204 /* C-ICH (i810E2) */
205 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400206 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400207 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* ICH6 (and 6) (i915) UDMA 100 */
209 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100211 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
212 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400213 /* ICH8 Mobile PATA Controller */
214 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Alan Cox7654db12009-05-06 17:10:17 +0100216 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500217
Tejun Heo1d076e52006-03-01 01:25:39 +0900218 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900220 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900222 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900223 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900225 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900229 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900230 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
231 * Attach iff the controller is in IDE mode. */
232 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900233 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900235 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Levente Kurusa89951f22013-10-01 19:56:48 +0200236 /* 82801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900237 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800238 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900239 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800240 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800242 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900243 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900244 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900246 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900247 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900248 /* Mobile SATA Controller IDE (ICH8M) */
249 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800250 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900253 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800254 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900255 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900257 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700262 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900263 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800264 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900265 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800266 /* SATA Controller IDE (ICH10) */
267 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
268 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900269 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800270 /* SATA Controller IDE (ICH10) */
271 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700272 /* SATA Controller IDE (PCH) */
273 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
274 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700275 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
276 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700277 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
278 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700279 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
280 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700281 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800284 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800285 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800286 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800287 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800288 /* SATA Controller IDE (CPT) */
289 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (CPT) */
291 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700292 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800293 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700294 /* SATA Controller IDE (PBG) */
295 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700296 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800297 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700298 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800299 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700300 /* SATA Controller IDE (Panther Point) */
301 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
302 /* SATA Controller IDE (Panther Point) */
303 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78140cf2012-01-23 16:29:50 -0800304 /* SATA Controller IDE (Lynx Point) */
305 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
306 /* SATA Controller IDE (Lynx Point) */
307 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
308 /* SATA Controller IDE (Lynx Point) */
Youquan Songb55f84e2013-03-06 10:49:05 -0500309 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
Seth Heasley78140cf2012-01-23 16:29:50 -0800310 /* SATA Controller IDE (Lynx Point) */
311 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralston389cd782012-08-09 09:34:20 -0700312 /* SATA Controller IDE (Lynx Point-LP) */
313 { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
314 /* SATA Controller IDE (Lynx Point-LP) */
315 { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
316 /* SATA Controller IDE (Lynx Point-LP) */
317 { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
318 /* SATA Controller IDE (Lynx Point-LP) */
319 { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley96d5d962012-02-21 10:45:26 -0800320 /* SATA Controller IDE (DH89xxCC) */
321 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyaaa51522013-01-25 11:57:05 -0800322 /* SATA Controller IDE (Avoton) */
323 { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
324 /* SATA Controller IDE (Avoton) */
325 { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
326 /* SATA Controller IDE (Avoton) */
327 { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
328 /* SATA Controller IDE (Avoton) */
329 { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralston3aee8bc2013-02-08 17:24:12 -0800330 /* SATA Controller IDE (Wellsburg) */
331 { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
332 /* SATA Controller IDE (Wellsburg) */
Youquan Songeac27f02013-07-11 21:15:57 -0400333 { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
James Ralston3aee8bc2013-02-08 17:24:12 -0800334 /* SATA Controller IDE (Wellsburg) */
335 { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
336 /* SATA Controller IDE (Wellsburg) */
337 { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Chew, Chiau Eefca8c90d52013-05-16 15:33:29 +0800338 /* SATA Controller IDE (BayTrail) */
339 { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
340 { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
Seth Heasleyc7e86952013-06-19 16:25:37 -0700341 /* SATA Controller IDE (Coleto Creek) */
342 { 0x8086, 0x23a6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralston6cad1372014-08-27 14:31:58 -0700343 /* SATA Controller IDE (9 Series) */
344 { 0x8086, 0x8c88, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
345 /* SATA Controller IDE (9 Series) */
346 { 0x8086, 0x8c89, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
347 /* SATA Controller IDE (9 Series) */
348 { 0x8086, 0x8c80, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
349 /* SATA Controller IDE (9 Series) */
350 { 0x8086, 0x8c81, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
James Ralston3aee8bc2013-02-08 17:24:12 -0800351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 { } /* terminate list */
353};
354
Tejun Heod96715c2006-06-29 01:58:28 +0900355static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900356 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400357 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900358 .map = {
359 /* PM PS SM SS MAP */
360 { P0, NA, P1, NA }, /* 000b */
361 { P1, NA, P0, NA }, /* 001b */
362 { RV, RV, RV, RV },
363 { RV, RV, RV, RV },
364 { P0, P1, IDE, IDE }, /* 100b */
365 { P1, P0, IDE, IDE }, /* 101b */
366 { IDE, IDE, P0, P1 }, /* 110b */
367 { IDE, IDE, P1, P0 }, /* 111b */
368 },
369};
370
Tejun Heod96715c2006-06-29 01:58:28 +0900371static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900372 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400373 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900374 .map = {
375 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900376 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900377 { IDE, IDE, P1, P3 }, /* 01b */
378 { P0, P2, IDE, IDE }, /* 10b */
379 { RV, RV, RV, RV },
380 },
381};
382
Tejun Heod96715c2006-06-29 01:58:28 +0900383static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900384 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400385 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900386
387 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900388 * it anyway. MAP 01b have been spotted on both ICH6M and
389 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900390 */
391 .map = {
392 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900393 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900394 { IDE, IDE, P1, P3 }, /* 01b */
395 { P0, P2, IDE, IDE }, /* 10b */
396 { RV, RV, RV, RV },
397 },
398};
399
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400400static const struct piix_map_db ich8_map_db = {
401 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900402 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400403 .map = {
404 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700405 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400406 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900407 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400408 { RV, RV, RV, RV },
409 },
410};
411
Tejun Heo00242ec2007-11-19 11:24:25 +0900412static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700413 .mask = 0x3,
414 .port_enable = 0x3,
415 .map = {
416 /* PM PS SM SS MAP */
417 { P0, NA, P1, NA }, /* 00b */
418 { RV, RV, RV, RV }, /* 01b */
419 { RV, RV, RV, RV }, /* 10b */
420 { RV, RV, RV, RV },
421 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700422};
423
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900424static const struct piix_map_db ich8m_apple_map_db = {
425 .mask = 0x3,
426 .port_enable = 0x1,
427 .map = {
428 /* PM PS SM SS MAP */
429 { P0, NA, NA, NA }, /* 00b */
430 { RV, RV, RV, RV },
431 { P0, P2, IDE, IDE }, /* 10b */
432 { RV, RV, RV, RV },
433 },
434};
435
Tejun Heo00242ec2007-11-19 11:24:25 +0900436static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700437 .mask = 0x3,
438 .port_enable = 0x3,
439 .map = {
440 /* PM PS SM SS MAP */
441 { P0, NA, P1, NA }, /* 00b */
442 { RV, RV, RV, RV }, /* 01b */
443 { RV, RV, RV, RV }, /* 10b */
444 { RV, RV, RV, RV },
445 },
446};
447
Tejun Heod96715c2006-06-29 01:58:28 +0900448static const struct piix_map_db *piix_map_db_table[] = {
449 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900450 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900451 [ich6m_sata] = &ich6m_map_db,
452 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900453 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900454 [ich8m_apple_sata] = &ich8m_apple_map_db,
455 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800456 [ich8_sata_snb] = &ich8_map_db,
Youquan Songb55f84e2013-03-06 10:49:05 -0500457 [ich8_2port_sata_snb] = &ich8_2port_map_db,
Chew, Chiau Eefca8c90d52013-05-16 15:33:29 +0800458 [ich8_2port_sata_byt] = &ich8_2port_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900459};
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461static struct pci_bits piix_enable_bits[] = {
462 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
463 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
464};
465
466MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
467MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
468MODULE_LICENSE("GPL");
469MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
470MODULE_VERSION(DRV_VERSION);
471
Alan Coxfc085152006-10-10 14:28:11 -0700472struct ich_laptop {
473 u16 device;
474 u16 subvendor;
475 u16 subdevice;
476};
477
478/*
479 * List of laptops that use short cables rather than 80 wire
480 */
481
482static const struct ich_laptop ich_laptop[] = {
483 /* devid, subvendor, subdev */
484 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000485 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900486 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500487 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700488 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400489 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200490 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300491 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500492 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200493 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200494 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
495 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500496 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100497 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700498 /* end marker */
499 { 0, }
500};
501
Ming Lei5e5a4f52011-10-07 11:50:22 +0800502static int piix_port_start(struct ata_port *ap)
503{
504 if (!(ap->flags & PIIX_FLAG_PIO16))
505 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
506
507 return ata_bmdma_port_start(ap);
508}
509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100511 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 * @ap: Port for which cable detect info is desired
513 *
514 * Read 80c cable indicator from ATA PCI device's PCI config
515 * register. This register is normally set by firmware (BIOS).
516 *
517 * LOCKING:
518 * None (inherited from caller).
519 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400520
Alan Coxeb4a2c72007-04-11 00:04:20 +0100521static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522{
Jeff Garzikcca39742006-08-24 03:19:22 -0400523 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900524 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700525 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900526 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Levente Kurusa89951f22013-10-01 19:56:48 +0200528 /* Check for specials */
Alan Coxfc085152006-10-10 14:28:11 -0700529 while (lap->device) {
530 if (lap->device == pdev->device &&
531 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400532 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100533 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400534
Alan Coxfc085152006-10-10 14:28:11 -0700535 lap++;
536 }
537
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900539 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900540 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100541 return ATA_CBL_PATA40;
542 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543}
544
545/**
Tejun Heoccc46722006-05-31 18:28:14 +0900546 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900547 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900548 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 * LOCKING:
551 * None (inherited from caller).
552 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900553static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554{
Tejun Heocc0680a2007-08-06 18:36:23 +0900555 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400556 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Alan Coxc9619222006-09-26 17:53:38 +0100558 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
559 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900560 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900561}
562
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200563static DEFINE_SPINLOCK(piix_lock);
564
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200565static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
566 u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
Jeff Garzikcca39742006-08-24 03:19:22 -0400568 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200569 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900571 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 unsigned int slave_port = 0x44;
573 u16 master_data;
574 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400575 u8 udma_enable;
576 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400577
Jeff Garzik669a5db2006-08-29 18:12:40 -0400578 /*
579 * See Intel Document 298600-004 for the timing programing rules
580 * for ICH controllers.
581 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 static const /* ISP RTC */
584 u8 timings[][2] = { { 0, 0 },
585 { 0, 0 },
586 { 1, 0 },
587 { 2, 1 },
588 { 2, 3 }, };
589
Jeff Garzik669a5db2006-08-29 18:12:40 -0400590 if (pio >= 2)
591 control |= 1; /* TIME1 enable */
592 if (ata_pio_need_iordy(adev))
593 control |= 2; /* IE enable */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400594 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400595 if (adev->class == ATA_DEV_ATA)
596 control |= 4; /* PPE enable */
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200597 /*
598 * If the drive MWDMA is faster than it can do PIO then
599 * we must force PIO into PIO0
600 */
601 if (adev->pio_mode < XFER_PIO_0 + pio)
602 /* Enable DMA timing only */
603 control |= 8; /* PIO cycles in PIO0 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400604
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200605 spin_lock_irqsave(&piix_lock, flags);
606
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200607 /* PIO configuration clears DTE unconditionally. It will be
608 * programmed in set_dmamode which is guaranteed to be called
609 * after set_piomode if any DMA mode is available.
610 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 pci_read_config_word(dev, master_port, &master_data);
612 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200613 /* clear TIME1|IE1|PPE1|DTE1 */
614 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400615 /* enable PPE1, IE1 and TIME1 as needed */
616 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900618 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400619 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200620 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
621 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200623 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
624 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400625 /* Enable PPE, IE and TIME as appropriate */
626 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200627 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 master_data |=
629 (timings[pio][0] << 12) |
630 (timings[pio][1] << 8);
631 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200632
633 /* Enable SITRE (separate slave timing register) */
634 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 pci_write_config_word(dev, master_port, master_data);
636 if (is_slave)
637 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400638
639 /* Ensure the UDMA bit is off - it will be turned back on if
640 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400641
Jeff Garzik669a5db2006-08-29 18:12:40 -0400642 if (ap->udma_mask) {
643 pci_read_config_byte(dev, 0x48, &udma_enable);
644 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
645 pci_write_config_byte(dev, 0x48, udma_enable);
646 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200647
648 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
651/**
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200652 * piix_set_piomode - Initialize host controller PATA PIO timings
653 * @ap: Port whose timings we are configuring
654 * @adev: Drive in question
655 *
656 * Set PIO mode for device, in host controller PCI config space.
657 *
658 * LOCKING:
659 * None (inherited from caller).
660 */
661
662static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
663{
664 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
665}
666
667/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400668 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400670 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200671 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 *
673 * Set UDMA mode for device, in host controller PCI config space.
674 *
675 * LOCKING:
676 * None (inherited from caller).
677 */
678
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400679static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680{
Jeff Garzikcca39742006-08-24 03:19:22 -0400681 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200682 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400683 u8 speed = adev->dma_mode;
684 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800685 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 if (speed >= XFER_UDMA_0) {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200688 unsigned int udma = speed - XFER_UDMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400689 u16 udma_timing;
690 u16 ideconf;
691 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400692
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200693 spin_lock_irqsave(&piix_lock, flags);
694
695 pci_read_config_byte(dev, 0x48, &udma_enable);
696
Jeff Garzik669a5db2006-08-29 18:12:40 -0400697 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400698 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400699 * selection of dividers
700 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400701 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400702 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400703 */
704 u_speed = min(2 - (udma & 1), udma);
705 if (udma == 5)
706 u_clock = 0x1000; /* 100Mhz */
707 else if (udma > 2)
708 u_clock = 1; /* 66Mhz */
709 else
710 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400711
Jeff Garzik669a5db2006-08-29 18:12:40 -0400712 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400713
Jeff Garzik669a5db2006-08-29 18:12:40 -0400714 /* Load the CT/RP selection */
715 pci_read_config_word(dev, 0x4A, &udma_timing);
716 udma_timing &= ~(3 << (4 * devid));
717 udma_timing |= u_speed << (4 * devid);
718 pci_write_config_word(dev, 0x4A, udma_timing);
719
Jeff Garzik85cd7252006-08-31 00:03:49 -0400720 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400721 /* Select a 33/66/100Mhz clock */
722 pci_read_config_word(dev, 0x54, &ideconf);
723 ideconf &= ~(0x1001 << devid);
724 ideconf |= u_clock << devid;
725 /* For ICH or later we should set bit 10 for better
726 performance (WR_PingPong_En) */
727 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 }
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200729
730 pci_write_config_byte(dev, 0x48, udma_enable);
731
732 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 } else {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200734 /* MWDMA is driven by the PIO timings. */
735 unsigned int mwdma = speed - XFER_MW_DMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400736 const unsigned int needed_pio[3] = {
737 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
738 };
739 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400740
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200741 /* XFER_PIO_0 is never used currently */
742 piix_set_timings(ap, adev, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400744}
745
746/**
747 * piix_set_dmamode - Initialize host controller PATA DMA timings
748 * @ap: Port whose timings we are configuring
749 * @adev: um
750 *
751 * Set MW/UDMA mode for device, in host controller PCI config space.
752 *
753 * LOCKING:
754 * None (inherited from caller).
755 */
756
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400757static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400758{
759 do_pata_set_dmamode(ap, adev, 0);
760}
761
762/**
763 * ich_set_dmamode - Initialize host controller PATA DMA timings
764 * @ap: Port whose timings we are configuring
765 * @adev: um
766 *
767 * Set MW/UDMA mode for device, in host controller PCI config space.
768 *
769 * LOCKING:
770 * None (inherited from caller).
771 */
772
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400773static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400774{
775 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776}
777
Tejun Heoc7290722008-01-18 18:36:30 +0900778/*
779 * Serial ATA Index/Data Pair Superset Registers access
780 *
781 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900782 * and data register pair located at BAR5 which means that we have
783 * separate SCRs for master and slave. This is handled using libata
784 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900785 */
786static const int piix_sidx_map[] = {
787 [SCR_STATUS] = 0,
788 [SCR_ERROR] = 2,
789 [SCR_CONTROL] = 1,
790};
791
Tejun Heobe77e432008-07-31 17:02:44 +0900792static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900793{
Tejun Heobe77e432008-07-31 17:02:44 +0900794 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900795 struct piix_host_priv *hpriv = ap->host->private_data;
796
Tejun Heobe77e432008-07-31 17:02:44 +0900797 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900798 hpriv->sidpr + PIIX_SIDPR_IDX);
799}
800
Tejun Heo82ef04f2008-07-31 17:02:40 +0900801static int piix_sidpr_scr_read(struct ata_link *link,
802 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900803{
Tejun Heobe77e432008-07-31 17:02:44 +0900804 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900805
806 if (reg >= ARRAY_SIZE(piix_sidx_map))
807 return -EINVAL;
808
Tejun Heobe77e432008-07-31 17:02:44 +0900809 piix_sidpr_sel(link, reg);
810 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900811 return 0;
812}
813
Tejun Heo82ef04f2008-07-31 17:02:40 +0900814static int piix_sidpr_scr_write(struct ata_link *link,
815 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900816{
Tejun Heobe77e432008-07-31 17:02:44 +0900817 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900818
Tejun Heoc7290722008-01-18 18:36:30 +0900819 if (reg >= ARRAY_SIZE(piix_sidx_map))
820 return -EINVAL;
821
Tejun Heobe77e432008-07-31 17:02:44 +0900822 piix_sidpr_sel(link, reg);
823 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900824 return 0;
825}
826
Tejun Heoa97c40062010-09-01 17:50:08 +0200827static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
828 unsigned hints)
829{
830 return sata_link_scr_lpm(link, policy, false);
831}
832
Tejun Heo27943622010-01-19 10:49:19 +0900833static bool piix_irq_check(struct ata_port *ap)
834{
835 if (unlikely(!ap->ioaddr.bmdma_addr))
836 return false;
837
838 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
839}
840
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200841#ifdef CONFIG_PM_SLEEP
Tejun Heo8c3832e2007-07-27 14:53:28 +0900842static int piix_broken_suspend(void)
843{
Jeff Garzik18552562007-10-03 15:15:40 -0400844 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900845 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700846 .ident = "TECRA M3",
847 .matches = {
848 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
849 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
850 },
851 },
852 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900853 .ident = "TECRA M3",
854 .matches = {
855 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
856 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
857 },
858 },
859 {
Peter Schwenked1aa6902007-12-05 10:39:49 +0900860 .ident = "TECRA M4",
861 .matches = {
862 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
863 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
864 },
865 },
866 {
Tejun Heo040dee52008-06-13 18:05:02 +0900867 .ident = "TECRA M4",
868 .matches = {
869 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
870 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
871 },
872 },
873 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900874 .ident = "TECRA M5",
875 .matches = {
876 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
877 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
878 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900879 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900880 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +1000881 .ident = "TECRA M6",
882 .matches = {
883 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
884 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
885 },
886 },
887 {
Tejun Heo5c08ea02007-08-14 19:56:04 +0900888 .ident = "TECRA M7",
889 .matches = {
890 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
891 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
892 },
893 },
894 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900895 .ident = "TECRA A8",
896 .matches = {
897 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
898 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
899 },
900 },
901 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +1000902 .ident = "Satellite R20",
903 .matches = {
904 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
905 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
906 },
907 },
908 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900909 .ident = "Satellite R25",
910 .matches = {
911 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
912 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
913 },
914 },
915 {
Tejun Heo3cc0b9d32007-08-25 08:31:02 +0900916 .ident = "Satellite U200",
917 .matches = {
918 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
919 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
920 },
921 },
922 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900923 .ident = "Satellite U200",
924 .matches = {
925 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
926 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
927 },
928 },
929 {
Yann Chachkoff62320e22007-11-07 12:02:27 +0900930 .ident = "Satellite Pro U200",
931 .matches = {
932 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
933 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
934 },
935 },
936 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900937 .ident = "Satellite U205",
938 .matches = {
939 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
940 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
941 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900942 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900943 {
Tejun Heode753e52007-11-12 17:56:24 +0900944 .ident = "SATELLITE U205",
945 .matches = {
946 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
947 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
948 },
949 },
950 {
Benjamin Larssonb73fa462012-01-08 00:39:10 +0100951 .ident = "Satellite Pro A120",
952 .matches = {
953 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
954 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
955 },
956 },
957 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900958 .ident = "Portege M500",
959 .matches = {
960 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
961 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
962 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900963 },
Tejun Heoc3f93b82009-03-31 10:44:34 +0900964 {
965 .ident = "VGN-BX297XP",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
968 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
969 },
970 },
Jeff Garzik7d051542007-09-01 06:48:52 -0400971
972 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +0900973 };
Tejun Heo7abe79c2007-07-27 14:55:07 +0900974 static const char *oemstrs[] = {
975 "Tecra M3,",
976 };
977 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +0900978
979 if (dmi_check_system(sysids))
980 return 1;
981
Tejun Heo7abe79c2007-07-27 14:55:07 +0900982 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
983 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
984 return 1;
985
Tejun Heo1eedb4a2008-11-29 22:37:21 +0900986 /* TECRA M4 sometimes forgets its identify and reports bogus
987 * DMI information. As the bogus information is a bit
988 * generic, match as many entries as possible. This manual
989 * matching is necessary because dmi_system_id.matches is
990 * limited to four entries.
991 */
Jiri Slaby3c387732008-12-10 14:07:22 +0100992 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
993 dmi_match(DMI_PRODUCT_NAME, "000000") &&
994 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
995 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
996 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
997 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
998 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +0900999 return 1;
1000
Tejun Heo8c3832e2007-07-27 14:53:28 +09001001 return 0;
1002}
Tejun Heob8b275e2007-07-10 15:55:43 +09001003
1004static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1005{
Jingoo Han0a86e1c2013-06-03 14:05:36 +09001006 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001007 unsigned long flags;
1008 int rc = 0;
1009
1010 rc = ata_host_suspend(host, mesg);
1011 if (rc)
1012 return rc;
1013
1014 /* Some braindamaged ACPI suspend implementations expect the
1015 * controller to be awake on entry; otherwise, it burns cpu
1016 * cycles and power trying to do something to the sleeping
1017 * beauty.
1018 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001019 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001020 pci_save_state(pdev);
1021
1022 /* mark its power state as "unknown", since we don't
1023 * know if e.g. the BIOS will change its device state
1024 * when we suspend.
1025 */
1026 if (pdev->current_state == PCI_D0)
1027 pdev->current_state = PCI_UNKNOWN;
1028
1029 /* tell resume that it's waking up from broken suspend */
1030 spin_lock_irqsave(&host->lock, flags);
1031 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1032 spin_unlock_irqrestore(&host->lock, flags);
1033 } else
1034 ata_pci_device_do_suspend(pdev, mesg);
1035
1036 return 0;
1037}
1038
1039static int piix_pci_device_resume(struct pci_dev *pdev)
1040{
Jingoo Han0a86e1c2013-06-03 14:05:36 +09001041 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001042 unsigned long flags;
1043 int rc;
1044
1045 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1046 spin_lock_irqsave(&host->lock, flags);
1047 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1048 spin_unlock_irqrestore(&host->lock, flags);
1049
1050 pci_set_power_state(pdev, PCI_D0);
1051 pci_restore_state(pdev);
1052
1053 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001054 * pci_reenable_device() to avoid affecting the enable
1055 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001056 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001057 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001058 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001059 dev_err(&pdev->dev,
1060 "failed to enable device after resume (%d)\n",
1061 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001062 } else
1063 rc = ata_pci_device_do_resume(pdev);
1064
1065 if (rc == 0)
1066 ata_host_resume(host);
1067
1068 return rc;
1069}
1070#endif
1071
Tejun Heo25f98132008-01-07 19:38:53 +09001072static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1073{
1074 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1075}
1076
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001077static struct scsi_host_template piix_sht = {
1078 ATA_BMDMA_SHT(DRV_NAME),
1079};
1080
1081static struct ata_port_operations piix_sata_ops = {
1082 .inherits = &ata_bmdma32_port_ops,
1083 .sff_irq_check = piix_irq_check,
1084 .port_start = piix_port_start,
1085};
1086
1087static struct ata_port_operations piix_pata_ops = {
1088 .inherits = &piix_sata_ops,
1089 .cable_detect = ata_cable_40wire,
1090 .set_piomode = piix_set_piomode,
1091 .set_dmamode = piix_set_dmamode,
1092 .prereset = piix_pata_prereset,
1093};
1094
1095static struct ata_port_operations piix_vmw_ops = {
1096 .inherits = &piix_pata_ops,
1097 .bmdma_status = piix_vmw_bmdma_status,
1098};
1099
1100static struct ata_port_operations ich_pata_ops = {
1101 .inherits = &piix_pata_ops,
1102 .cable_detect = ich_pata_cable_detect,
1103 .set_dmamode = ich_set_dmamode,
1104};
1105
1106static struct device_attribute *piix_sidpr_shost_attrs[] = {
1107 &dev_attr_link_power_management_policy,
1108 NULL
1109};
1110
1111static struct scsi_host_template piix_sidpr_sht = {
1112 ATA_BMDMA_SHT(DRV_NAME),
1113 .shost_attrs = piix_sidpr_shost_attrs,
1114};
1115
1116static struct ata_port_operations piix_sidpr_sata_ops = {
1117 .inherits = &piix_sata_ops,
1118 .hardreset = sata_std_hardreset,
1119 .scr_read = piix_sidpr_scr_read,
1120 .scr_write = piix_sidpr_scr_write,
1121 .set_lpm = piix_sidpr_set_lpm,
1122};
1123
1124static struct ata_port_info piix_port_info[] = {
1125 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
1126 {
1127 .flags = PIIX_PATA_FLAGS,
1128 .pio_mask = ATA_PIO4,
1129 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1130 .port_ops = &piix_pata_ops,
1131 },
1132
1133 [piix_pata_33] = /* PIIX4 at 33MHz */
1134 {
1135 .flags = PIIX_PATA_FLAGS,
1136 .pio_mask = ATA_PIO4,
1137 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1138 .udma_mask = ATA_UDMA2,
1139 .port_ops = &piix_pata_ops,
1140 },
1141
1142 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
1143 {
1144 .flags = PIIX_PATA_FLAGS,
1145 .pio_mask = ATA_PIO4,
1146 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
1147 .udma_mask = ATA_UDMA2,
1148 .port_ops = &ich_pata_ops,
1149 },
1150
1151 [ich_pata_66] = /* ICH controllers up to 66MHz */
1152 {
1153 .flags = PIIX_PATA_FLAGS,
1154 .pio_mask = ATA_PIO4,
1155 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
1156 .udma_mask = ATA_UDMA4,
1157 .port_ops = &ich_pata_ops,
1158 },
1159
1160 [ich_pata_100] =
1161 {
1162 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1163 .pio_mask = ATA_PIO4,
1164 .mwdma_mask = ATA_MWDMA12_ONLY,
1165 .udma_mask = ATA_UDMA5,
1166 .port_ops = &ich_pata_ops,
1167 },
1168
1169 [ich_pata_100_nomwdma1] =
1170 {
1171 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1172 .pio_mask = ATA_PIO4,
1173 .mwdma_mask = ATA_MWDMA2_ONLY,
1174 .udma_mask = ATA_UDMA5,
1175 .port_ops = &ich_pata_ops,
1176 },
1177
1178 [ich5_sata] =
1179 {
1180 .flags = PIIX_SATA_FLAGS,
1181 .pio_mask = ATA_PIO4,
1182 .mwdma_mask = ATA_MWDMA2,
1183 .udma_mask = ATA_UDMA6,
1184 .port_ops = &piix_sata_ops,
1185 },
1186
1187 [ich6_sata] =
1188 {
1189 .flags = PIIX_SATA_FLAGS,
1190 .pio_mask = ATA_PIO4,
1191 .mwdma_mask = ATA_MWDMA2,
1192 .udma_mask = ATA_UDMA6,
1193 .port_ops = &piix_sata_ops,
1194 },
1195
1196 [ich6m_sata] =
1197 {
1198 .flags = PIIX_SATA_FLAGS,
1199 .pio_mask = ATA_PIO4,
1200 .mwdma_mask = ATA_MWDMA2,
1201 .udma_mask = ATA_UDMA6,
1202 .port_ops = &piix_sata_ops,
1203 },
1204
1205 [ich8_sata] =
1206 {
1207 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1208 .pio_mask = ATA_PIO4,
1209 .mwdma_mask = ATA_MWDMA2,
1210 .udma_mask = ATA_UDMA6,
1211 .port_ops = &piix_sata_ops,
1212 },
1213
1214 [ich8_2port_sata] =
1215 {
1216 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1217 .pio_mask = ATA_PIO4,
1218 .mwdma_mask = ATA_MWDMA2,
1219 .udma_mask = ATA_UDMA6,
1220 .port_ops = &piix_sata_ops,
1221 },
1222
1223 [tolapai_sata] =
1224 {
1225 .flags = PIIX_SATA_FLAGS,
1226 .pio_mask = ATA_PIO4,
1227 .mwdma_mask = ATA_MWDMA2,
1228 .udma_mask = ATA_UDMA6,
1229 .port_ops = &piix_sata_ops,
1230 },
1231
1232 [ich8m_apple_sata] =
1233 {
1234 .flags = PIIX_SATA_FLAGS,
1235 .pio_mask = ATA_PIO4,
1236 .mwdma_mask = ATA_MWDMA2,
1237 .udma_mask = ATA_UDMA6,
1238 .port_ops = &piix_sata_ops,
1239 },
1240
1241 [piix_pata_vmw] =
1242 {
1243 .flags = PIIX_PATA_FLAGS,
1244 .pio_mask = ATA_PIO4,
1245 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1246 .udma_mask = ATA_UDMA2,
1247 .port_ops = &piix_vmw_ops,
1248 },
1249
1250 /*
1251 * some Sandybridge chipsets have broken 32 mode up to now,
1252 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
1253 */
1254 [ich8_sata_snb] =
1255 {
1256 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1257 .pio_mask = ATA_PIO4,
1258 .mwdma_mask = ATA_MWDMA2,
1259 .udma_mask = ATA_UDMA6,
1260 .port_ops = &piix_sata_ops,
1261 },
Youquan Songb55f84e2013-03-06 10:49:05 -05001262
1263 [ich8_2port_sata_snb] =
1264 {
1265 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
1266 | PIIX_FLAG_PIO16,
1267 .pio_mask = ATA_PIO4,
1268 .mwdma_mask = ATA_MWDMA2,
1269 .udma_mask = ATA_UDMA6,
1270 .port_ops = &piix_sata_ops,
1271 },
Chew, Chiau Eefca8c90d52013-05-16 15:33:29 +08001272
1273 [ich8_2port_sata_byt] =
1274 {
1275 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1276 .pio_mask = ATA_PIO4,
1277 .mwdma_mask = ATA_MWDMA2,
1278 .udma_mask = ATA_UDMA6,
1279 .port_ops = &piix_sata_ops,
1280 },
1281
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001282};
1283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#define AHCI_PCI_BAR 5
1285#define AHCI_GLOBAL_CTL 0x04
1286#define AHCI_ENABLE (1 << 31)
1287static int piix_disable_ahci(struct pci_dev *pdev)
1288{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001289 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 u32 tmp;
1291 int rc = 0;
1292
1293 /* BUG: pci_enable_device has not yet been called. This
1294 * works because this device is usually set up by BIOS.
1295 */
1296
Jeff Garzik374b1872005-08-30 05:42:52 -04001297 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1298 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001300
Jeff Garzik374b1872005-08-30 05:42:52 -04001301 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 if (!mmio)
1303 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001304
Alan Coxc47a6312007-11-19 14:28:28 +00001305 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 if (tmp & AHCI_ENABLE) {
1307 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001308 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Alan Coxc47a6312007-11-19 14:28:28 +00001310 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 if (tmp & AHCI_ENABLE)
1312 rc = -EIO;
1313 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001314
Jeff Garzik374b1872005-08-30 05:42:52 -04001315 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 return rc;
1317}
1318
1319/**
Alan Coxc621b142005-12-08 19:22:28 +00001320 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001321 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001322 *
Alan Coxc621b142005-12-08 19:22:28 +00001323 * Check for the present of 450NX errata #19 and errata #25. If
1324 * they are found return an error code so we can turn off DMA
1325 */
1326
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001327static int piix_check_450nx_errata(struct pci_dev *ata_dev)
Alan Coxc621b142005-12-08 19:22:28 +00001328{
1329 struct pci_dev *pdev = NULL;
1330 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001331 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001332
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001333 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001334 /* Look for 450NX PXB. Check for problem configurations
1335 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001336 pci_read_config_word(pdev, 0x41, &cfg);
1337 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001338 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001339 no_piix_dma = 1;
1340 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001341 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001342 no_piix_dma = 2;
1343 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001344 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001345 dev_warn(&ata_dev->dev,
1346 "450NX errata present, disabling IDE DMA%s\n",
1347 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1348 : "");
1349
Alan Coxc621b142005-12-08 19:22:28 +00001350 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001351}
Alan Coxc621b142005-12-08 19:22:28 +00001352
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001353static void piix_init_pcs(struct ata_host *host,
1354 const struct piix_map_db *map_db)
Jeff Garzikea35d292006-07-11 11:48:50 -04001355{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001356 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001357 u16 pcs, new_pcs;
1358
1359 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1360
1361 new_pcs = pcs | map_db->port_enable;
1362
1363 if (new_pcs != pcs) {
1364 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1365 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1366 msleep(150);
1367 }
1368}
1369
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001370static const int *piix_init_sata_map(struct pci_dev *pdev,
1371 struct ata_port_info *pinfo,
1372 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001373{
Al Virob4482a42007-10-14 19:35:40 +01001374 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001375 int i, invalid_map = 0;
1376 u8 map_value;
Levente Kurusa89951f22013-10-01 19:56:48 +02001377 char buf[32];
1378 char *p = buf, *end = buf + sizeof(buf);
Tejun Heod33f58b2006-03-01 01:25:39 +09001379
1380 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1381
1382 map = map_db->map[map_value & map_db->mask];
1383
Tejun Heod33f58b2006-03-01 01:25:39 +09001384 for (i = 0; i < 4; i++) {
1385 switch (map[i]) {
1386 case RV:
1387 invalid_map = 1;
Levente Kurusa89951f22013-10-01 19:56:48 +02001388 p += scnprintf(p, end - p, " XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001389 break;
1390
1391 case NA:
Levente Kurusa89951f22013-10-01 19:56:48 +02001392 p += scnprintf(p, end - p, " --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001393 break;
1394
1395 case IDE:
1396 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001397 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001398 i++;
Levente Kurusa89951f22013-10-01 19:56:48 +02001399 p += scnprintf(p, end - p, " IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001400 break;
1401
1402 default:
Levente Kurusa89951f22013-10-01 19:56:48 +02001403 p += scnprintf(p, end - p, " P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001404 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001405 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001406 break;
1407 }
1408 }
Levente Kurusa89951f22013-10-01 19:56:48 +02001409 dev_info(&pdev->dev, "MAP [%s ]\n", buf);
Tejun Heod33f58b2006-03-01 01:25:39 +09001410
1411 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001412 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001413
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001414 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001415}
1416
Tejun Heoe9c16702009-03-03 13:52:16 +09001417static bool piix_no_sidpr(struct ata_host *host)
1418{
1419 struct pci_dev *pdev = to_pci_dev(host->dev);
1420
1421 /*
1422 * Samsung DB-P70 only has three ATA ports exposed and
1423 * curiously the unconnected first port reports link online
1424 * while not responding to SRST protocol causing excessive
1425 * detection delay.
1426 *
1427 * Unfortunately, the system doesn't carry enough DMI
1428 * information to identify the machine but does have subsystem
1429 * vendor and device set. As it's unclear whether the
1430 * subsystem vendor/device is used only for this specific
1431 * board, the port can't be disabled solely with the
1432 * information; however, turning off SIDPR access works around
1433 * the problem. Turn it off.
1434 *
1435 * This problem is reported in bnc#441240.
1436 *
1437 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1438 */
1439 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1440 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1441 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001442 dev_warn(host->dev,
1443 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001444 return true;
1445 }
1446
1447 return false;
1448}
1449
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001450static int piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001451{
1452 struct pci_dev *pdev = to_pci_dev(host->dev);
1453 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001454 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001455 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001456 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001457
1458 /* check for availability */
1459 for (i = 0; i < 4; i++)
1460 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001461 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001462
Tejun Heoe9c16702009-03-03 13:52:16 +09001463 /* is it blacklisted? */
1464 if (piix_no_sidpr(host))
1465 return 0;
1466
Tejun Heoc7290722008-01-18 18:36:30 +09001467 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001468 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001469
1470 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1471 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001472 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001473
1474 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001475 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001476
1477 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001478
1479 /* SCR access via SIDPR doesn't work on some configurations.
1480 * Give it a test drive by inhibiting power save modes which
1481 * we'll do anyway.
1482 */
Tejun Heobe77e432008-07-31 17:02:44 +09001483 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001484
1485 /* if IPM is already 3, SCR access is probably working. Don't
1486 * un-inhibit power save modes as BIOS might have inhibited
1487 * them for a reason.
1488 */
1489 if ((scontrol & 0xf00) != 0x300) {
1490 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001491 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1492 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001493
1494 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001495 dev_info(host->dev,
1496 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001497 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001498 }
1499 }
1500
Tejun Heobe77e432008-07-31 17:02:44 +09001501 /* okay, SCRs available, set ops and ask libata for slave_link */
1502 for (i = 0; i < 2; i++) {
1503 struct ata_port *ap = host->ports[i];
1504
1505 ap->ops = &piix_sidpr_sata_ops;
1506
1507 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1508 rc = ata_slave_link_init(ap);
1509 if (rc)
1510 return rc;
1511 }
1512 }
1513
1514 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001515}
1516
Tejun Heo2852bcf2009-01-02 12:04:48 +09001517static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001518{
Jeff Garzik18552562007-10-03 15:15:40 -04001519 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001520 {
1521 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1522 * isn't used to boot the system which
1523 * disables the channel.
1524 */
1525 .ident = "M570U",
1526 .matches = {
1527 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1528 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1529 },
1530 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001531
1532 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001533 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001534 struct pci_dev *pdev = to_pci_dev(host->dev);
1535 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001536
1537 if (!dmi_check_system(sysids))
1538 return;
1539
1540 /* The datasheet says that bit 18 is NOOP but certain systems
1541 * seem to use it to disable a channel. Clear the bit on the
1542 * affected systems.
1543 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001544 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001545 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001546 pci_write_config_dword(pdev, PIIX_IOCFG,
1547 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001548 }
1549}
1550
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001551static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1552{
1553 static const struct dmi_system_id broken_systems[] = {
1554 {
1555 .ident = "HP Compaq 2510p",
1556 .matches = {
1557 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1558 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1559 },
1560 /* PCI slot number of the controller */
1561 .driver_data = (void *)0x1FUL,
1562 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001563 {
1564 .ident = "HP Compaq nc6000",
1565 .matches = {
1566 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1567 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1568 },
1569 /* PCI slot number of the controller */
1570 .driver_data = (void *)0x1FUL,
1571 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001572
1573 { } /* terminate list */
1574 };
1575 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1576
1577 if (dmi) {
1578 unsigned long slot = (unsigned long)dmi->driver_data;
1579 /* apply the quirk only to on-board controllers */
1580 return slot == PCI_SLOT(pdev->devfn);
1581 }
1582
1583 return false;
1584}
1585
Andy Whitcroftcd006082012-05-04 22:15:11 +01001586static int prefer_ms_hyperv = 1;
1587module_param(prefer_ms_hyperv, int, 0);
Andrew Brownfield79e76542013-02-21 14:01:50 -05001588MODULE_PARM_DESC(prefer_ms_hyperv,
1589 "Prefer Hyper-V paravirtualization drivers instead of ATA, "
1590 "0 - Use ATA drivers, "
1591 "1 (Default) - Use the paravirtualization drivers.");
Andy Whitcroftcd006082012-05-04 22:15:11 +01001592
1593static void piix_ignore_devices_quirk(struct ata_host *host)
1594{
1595#if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1596 static const struct dmi_system_id ignore_hyperv[] = {
1597 {
1598 /* On Hyper-V hypervisors the disks are exposed on
1599 * both the emulated SATA controller and on the
1600 * paravirtualised drivers. The CD/DVD devices
1601 * are only exposed on the emulated controller.
1602 * Request we ignore ATA devices on this host.
1603 */
1604 .ident = "Hyper-V Virtual Machine",
1605 .matches = {
1606 DMI_MATCH(DMI_SYS_VENDOR,
1607 "Microsoft Corporation"),
1608 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1609 },
1610 },
1611 { } /* terminate list */
1612 };
Olaf Heringd9904342012-09-18 17:48:01 +02001613 static const struct dmi_system_id allow_virtual_pc[] = {
1614 {
1615 /* In MS Virtual PC guests the DMI ident is nearly
1616 * identical to a Hyper-V guest. One difference is the
1617 * product version which is used here to identify
1618 * a Virtual PC guest. This entry allows ata_piix to
1619 * drive the emulated hardware.
1620 */
1621 .ident = "MS Virtual PC 2007",
1622 .matches = {
1623 DMI_MATCH(DMI_SYS_VENDOR,
1624 "Microsoft Corporation"),
1625 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1626 DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1627 },
1628 },
1629 { } /* terminate list */
1630 };
1631 const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1632 const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
Andy Whitcroftcd006082012-05-04 22:15:11 +01001633
Olaf Heringd9904342012-09-18 17:48:01 +02001634 if (ignore && !allow && prefer_ms_hyperv) {
Andy Whitcroftcd006082012-05-04 22:15:11 +01001635 host->flags |= ATA_HOST_IGNORE_ATA;
1636 dev_info(host->dev, "%s detected, ATA device ignore set\n",
Olaf Heringd9904342012-09-18 17:48:01 +02001637 ignore->ident);
Andy Whitcroftcd006082012-05-04 22:15:11 +01001638 }
1639#endif
1640}
1641
Alan Coxc621b142005-12-08 19:22:28 +00001642/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 * piix_init_one - Register PIIX ATA PCI device with kernel services
1644 * @pdev: PCI device to register
1645 * @ent: Entry in piix_pci_tbl matching with @pdev
1646 *
1647 * Called from kernel PCI layer. We probe for combined mode (sigh),
1648 * and then hand over control to libata, for it to do the rest.
1649 *
1650 * LOCKING:
1651 * Inherited from PCI layer (may sleep).
1652 *
1653 * RETURNS:
1654 * Zero on success, or -ERRNO value.
1655 */
1656
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001657static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001659 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001660 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001661 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001662 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001663 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001664 struct ata_host *host;
1665 struct piix_host_priv *hpriv;
1666 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Joe Perches06296a12011-04-15 15:52:00 -07001668 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Alan Cox347979a2009-05-06 17:10:08 +01001670 /* no hotplugging support for later devices (FIXME) */
1671 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 return -ENODEV;
1673
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001674 if (piix_broken_system_poweroff(pdev)) {
1675 piix_port_info[ent->driver_data].flags |=
1676 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1677 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1678 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1679 "on poweroff and hibernation\n");
1680 }
1681
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001682 port_info[0] = piix_port_info[ent->driver_data];
1683 port_info[1] = piix_port_info[ent->driver_data];
1684
1685 port_flags = port_info[0].flags;
1686
1687 /* enable device and prepare host */
1688 rc = pcim_enable_device(pdev);
1689 if (rc)
1690 return rc;
1691
Tejun Heo2852bcf2009-01-02 12:04:48 +09001692 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1693 if (!hpriv)
1694 return -ENOMEM;
1695
1696 /* Save IOCFG, this will be used for cable detection, quirk
1697 * detection and restoration on detach. This is necessary
1698 * because some ACPI implementations mess up cable related
1699 * bits on _STM. Reported on kernel bz#11879.
1700 */
1701 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1702
Tejun Heo5016d7d2008-03-26 15:46:58 +09001703 /* ICH6R may be driven by either ata_piix or ahci driver
1704 * regardless of BIOS configuration. Make sure AHCI mode is
1705 * off.
1706 */
1707 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001708 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001709 if (rc)
1710 return rc;
1711 }
1712
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001713 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001714 if (port_flags & ATA_FLAG_SATA)
1715 hpriv->map = piix_init_sata_map(pdev, port_info,
1716 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001718 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001719 if (rc)
1720 return rc;
1721 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001722
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001723 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001724 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001725 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001726 rc = piix_init_sidpr(host);
1727 if (rc)
1728 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001729 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1730 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001731 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
Tejun Heo43a98f02007-08-23 10:15:18 +09001733 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001734 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001735
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 /* On ICH5, some BIOSen disable the interrupt using the
1737 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1738 * On ICH6, this bit has the same effect, but only when
1739 * MSI is disabled (and it is disabled, as we don't use
1740 * message-signalled interrupts currently).
1741 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001742 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001743 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
Alan Coxc621b142005-12-08 19:22:28 +00001745 if (piix_check_450nx_errata(pdev)) {
1746 /* This writes into the master table but it does not
1747 really matter for this errata as we will apply it to
1748 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001749 host->ports[0]->mwdma_mask = 0;
1750 host->ports[0]->udma_mask = 0;
1751 host->ports[1]->mwdma_mask = 0;
1752 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001753 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001754 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001755
Andy Whitcroftcd006082012-05-04 22:15:11 +01001756 /* Allow hosts to specify device types to ignore when scanning. */
1757 piix_ignore_devices_quirk(host);
1758
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001759 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001760 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761}
1762
Tejun Heo2852bcf2009-01-02 12:04:48 +09001763static void piix_remove_one(struct pci_dev *pdev)
1764{
Jingoo Han0a86e1c2013-06-03 14:05:36 +09001765 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo2852bcf2009-01-02 12:04:48 +09001766 struct piix_host_priv *hpriv = host->private_data;
1767
1768 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1769
1770 ata_pci_remove_one(pdev);
1771}
1772
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001773static struct pci_driver piix_pci_driver = {
1774 .name = DRV_NAME,
1775 .id_table = piix_pci_tbl,
1776 .probe = piix_init_one,
1777 .remove = piix_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001778#ifdef CONFIG_PM_SLEEP
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001779 .suspend = piix_pci_device_suspend,
1780 .resume = piix_pci_device_resume,
1781#endif
1782};
1783
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784static int __init piix_init(void)
1785{
1786 int rc;
1787
Pavel Roskinb7887192006-08-10 18:13:18 +09001788 DPRINTK("pci_register_driver\n");
1789 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 if (rc)
1791 return rc;
1792
1793 in_module_init = 0;
1794
1795 DPRINTK("done\n");
1796 return 0;
1797}
1798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799static void __exit piix_exit(void)
1800{
1801 pci_unregister_driver(&piix_pci_driver);
1802}
1803
1804module_init(piix_init);
1805module_exit(piix_exit);