blob: 3b8bf1812dc8588a8b02ae47e49abfdcc9bdb7a0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400103 PIIX_SCC = 0x0A, /* sub-class code register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Tejun Heod4358042006-03-01 01:25:39 +0900105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
Tejun Heoff0fc142005-12-18 17:17:07 +0900106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Tejun Heo800b3992006-12-03 21:34:13 +0900109 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
110 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 /* combined mode. if set, PATA is channel 0.
113 * if clear, PATA is channel 1.
114 */
Hannes Reinecke6a690df2005-06-28 17:30:38 -0700115 PIIX_PORT_ENABLED = (1 << 0),
116 PIIX_PORT_PRESENT = (1 << 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heo1d076e52006-03-01 01:25:39 +0900121 /* controller IDs */
Aland2cdfc02007-01-10 17:13:38 +0000122 piix_pata_33 = 0, /* PIIX4 at 33Mhz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123 ich_pata_33 = 1, /* ICH up to UDMA 33 only */
124 ich_pata_66 = 2, /* ICH up to 66 Mhz */
125 ich_pata_100 = 3, /* ICH up to UDMA 100 */
126 ich_pata_133 = 4, /* ICH up to UDMA 133 */
127 ich5_sata = 5,
Tejun Heo5e56a372006-11-10 18:08:10 +0900128 ich6_sata = 6,
129 ich6_sata_ahci = 7,
130 ich6m_sata_ahci = 8,
131 ich8_sata_ahci = 9,
Aland2cdfc02007-01-10 17:13:38 +0000132 piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700133 tolapai_sata_ahci = 11,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400134
Tejun Heod33f58b2006-03-01 01:25:39 +0900135 /* constants for mapping table */
136 P0 = 0, /* port 0 */
137 P1 = 1, /* port 1 */
138 P2 = 2, /* port 2 */
139 P3 = 3, /* port 3 */
140 IDE = -1, /* IDE */
141 NA = -2, /* not avaliable */
142 RV = -3, /* reserved */
143
Greg Felix7b6dbd62005-07-28 15:54:15 -0400144 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900145
146 /* host->flags bits */
147 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148};
149
Tejun Heod33f58b2006-03-01 01:25:39 +0900150struct piix_map_db {
151 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400152 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900153 const int map[][4];
154};
155
Tejun Heod96715c2006-06-29 01:58:28 +0900156struct piix_host_priv {
157 const int *map;
158};
159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160static int piix_init_one (struct pci_dev *pdev,
161 const struct pci_device_id *ent);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400162static void piix_pata_error_handler(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
164static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400165static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100166static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900167#ifdef CONFIG_PM
168static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
169static int piix_pci_device_resume(struct pci_dev *pdev);
170#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172static unsigned int in_module_init = 1;
173
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500174static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000175 /* Intel PIIX3 for the 430HX etc */
176 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400177 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
178 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
179 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400180 /* Intel PIIX4 */
181 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
182 /* Intel PIIX4 */
183 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
184 /* Intel PIIX */
185 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
186 /* Intel ICH (i810, i815, i840) UDMA 66*/
187 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
188 /* Intel ICH0 : UDMA 33*/
189 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
190 /* Intel ICH2M */
191 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
192 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
193 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
194 /* Intel ICH3M */
195 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
196 /* Intel ICH3 (E7500/1) UDMA 100 */
197 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
198 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
199 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
200 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH5 */
202 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
203 /* C-ICH (i810E2) */
204 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400205 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400206 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* ICH6 (and 6) (i915) UDMA 100 */
208 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* ICH7/7-R (i945, i975) UDMA 100*/
210 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
211 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400212 /* ICH8 Mobile PATA Controller */
213 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215 /* NOTE: The following PCI ids must be kept in sync with the
216 * list in drivers/pci/quirks.c.
217 */
218
Tejun Heo1d076e52006-03-01 01:25:39 +0900219 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900221 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900223 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900224 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900225 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900226 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900227 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900229 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500230 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900231 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
232 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
233 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500234 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900235 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heoc6446a42006-10-09 13:23:58 +0900236 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800237 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500238 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800239 /* SATA Controller 1 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400240 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800241 /* SATA Controller 2 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400242 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800243 /* Mobile SATA Controller IDE (ICH8M) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400244 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800245 /* SATA Controller IDE (ICH9) */
246 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
247 /* SATA Controller IDE (ICH9) */
248 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
249 /* SATA Controller IDE (ICH9) */
250 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
251 /* SATA Controller IDE (ICH9M) */
252 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
253 /* SATA Controller IDE (ICH9M) */
254 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
255 /* SATA Controller IDE (ICH9M) */
256 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700257 /* SATA Controller IDE (Tolapai) */
258 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 { } /* terminate list */
261};
262
263static struct pci_driver piix_pci_driver = {
264 .name = DRV_NAME,
265 .id_table = piix_pci_tbl,
266 .probe = piix_init_one,
267 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900268#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900269 .suspend = piix_pci_device_suspend,
270 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900271#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272};
273
Jeff Garzik193515d2005-11-07 00:59:37 -0500274static struct scsi_host_template piix_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .module = THIS_MODULE,
276 .name = DRV_NAME,
277 .ioctl = ata_scsi_ioctl,
278 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .can_queue = ATA_DEF_QUEUE,
280 .this_id = ATA_SHT_THIS_ID,
281 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
283 .emulated = ATA_SHT_EMULATED,
284 .use_clustering = ATA_SHT_USE_CLUSTERING,
285 .proc_name = DRV_NAME,
286 .dma_boundary = ATA_DMA_BOUNDARY,
287 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900288 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290};
291
Jeff Garzik057ace52005-10-22 14:27:05 -0400292static const struct ata_port_operations piix_pata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 .port_disable = ata_port_disable,
294 .set_piomode = piix_set_piomode,
295 .set_dmamode = piix_set_dmamode,
Albert Lee89bad582006-05-26 13:49:18 +0800296 .mode_filter = ata_pci_default_filter,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 .tf_load = ata_tf_load,
299 .tf_read = ata_tf_read,
300 .check_status = ata_check_status,
301 .exec_command = ata_exec_command,
302 .dev_select = ata_std_dev_select,
303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .bmdma_setup = ata_bmdma_setup,
305 .bmdma_start = ata_bmdma_start,
306 .bmdma_stop = ata_bmdma_stop,
307 .bmdma_status = ata_bmdma_status,
308 .qc_prep = ata_qc_prep,
309 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900310 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Tejun Heo3f037db2006-05-15 20:58:25 +0900312 .freeze = ata_bmdma_freeze,
313 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900314 .error_handler = piix_pata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900315 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100316 .cable_detect = ata_cable_40wire,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 .irq_handler = ata_interrupt,
319 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900320 .irq_on = ata_irq_on,
321 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
323 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324};
325
Jeff Garzik669a5db2006-08-29 18:12:40 -0400326static const struct ata_port_operations ich_pata_ops = {
327 .port_disable = ata_port_disable,
328 .set_piomode = piix_set_piomode,
329 .set_dmamode = ich_set_dmamode,
330 .mode_filter = ata_pci_default_filter,
331
332 .tf_load = ata_tf_load,
333 .tf_read = ata_tf_read,
334 .check_status = ata_check_status,
335 .exec_command = ata_exec_command,
336 .dev_select = ata_std_dev_select,
337
338 .bmdma_setup = ata_bmdma_setup,
339 .bmdma_start = ata_bmdma_start,
340 .bmdma_stop = ata_bmdma_stop,
341 .bmdma_status = ata_bmdma_status,
342 .qc_prep = ata_qc_prep,
343 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900344 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400345
346 .freeze = ata_bmdma_freeze,
347 .thaw = ata_bmdma_thaw,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100348 .error_handler = piix_pata_error_handler,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100350 .cable_detect = ich_pata_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400351
352 .irq_handler = ata_interrupt,
353 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900354 .irq_on = ata_irq_on,
355 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400356
357 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400358};
359
Jeff Garzik057ace52005-10-22 14:27:05 -0400360static const struct ata_port_operations piix_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 .port_disable = ata_port_disable,
362
363 .tf_load = ata_tf_load,
364 .tf_read = ata_tf_read,
365 .check_status = ata_check_status,
366 .exec_command = ata_exec_command,
367 .dev_select = ata_std_dev_select,
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 .bmdma_setup = ata_bmdma_setup,
370 .bmdma_start = ata_bmdma_start,
371 .bmdma_stop = ata_bmdma_stop,
372 .bmdma_status = ata_bmdma_status,
373 .qc_prep = ata_qc_prep,
374 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900375 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Tejun Heo3f037db2006-05-15 20:58:25 +0900377 .freeze = ata_bmdma_freeze,
378 .thaw = ata_bmdma_thaw,
Alan Cox2f91d812007-05-21 15:15:51 +0100379 .error_handler = ata_bmdma_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900380 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 .irq_handler = ata_interrupt,
383 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900384 .irq_on = ata_irq_on,
385 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388};
389
Tejun Heod96715c2006-06-29 01:58:28 +0900390static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900391 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400392 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900393 .map = {
394 /* PM PS SM SS MAP */
395 { P0, NA, P1, NA }, /* 000b */
396 { P1, NA, P0, NA }, /* 001b */
397 { RV, RV, RV, RV },
398 { RV, RV, RV, RV },
399 { P0, P1, IDE, IDE }, /* 100b */
400 { P1, P0, IDE, IDE }, /* 101b */
401 { IDE, IDE, P0, P1 }, /* 110b */
402 { IDE, IDE, P1, P0 }, /* 111b */
403 },
404};
405
Tejun Heod96715c2006-06-29 01:58:28 +0900406static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900407 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400408 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900409 .map = {
410 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900411 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900412 { IDE, IDE, P1, P3 }, /* 01b */
413 { P0, P2, IDE, IDE }, /* 10b */
414 { RV, RV, RV, RV },
415 },
416};
417
Tejun Heod96715c2006-06-29 01:58:28 +0900418static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900419 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400420 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900421
422 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900423 * it anyway. MAP 01b have been spotted on both ICH6M and
424 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900425 */
426 .map = {
427 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900428 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900429 { IDE, IDE, P1, P3 }, /* 01b */
430 { P0, P2, IDE, IDE }, /* 10b */
431 { RV, RV, RV, RV },
432 },
433};
434
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400435static const struct piix_map_db ich8_map_db = {
436 .mask = 0x3,
437 .port_enable = 0x3,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400438 .map = {
439 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700440 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400441 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900442 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400443 { RV, RV, RV, RV },
444 },
445};
446
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700447static const struct piix_map_db tolapai_map_db = {
448 .mask = 0x3,
449 .port_enable = 0x3,
450 .map = {
451 /* PM PS SM SS MAP */
452 { P0, NA, P1, NA }, /* 00b */
453 { RV, RV, RV, RV }, /* 01b */
454 { RV, RV, RV, RV }, /* 10b */
455 { RV, RV, RV, RV },
456 },
457};
458
Tejun Heod96715c2006-06-29 01:58:28 +0900459static const struct piix_map_db *piix_map_db_table[] = {
460 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900461 [ich6_sata] = &ich6_map_db,
462 [ich6_sata_ahci] = &ich6_map_db,
463 [ich6m_sata_ahci] = &ich6m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400464 [ich8_sata_ahci] = &ich8_map_db,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700465 [tolapai_sata_ahci] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900466};
467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468static struct ata_port_info piix_port_info[] = {
Aland2cdfc02007-01-10 17:13:38 +0000469 /* piix_pata_33: 0: PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900470 {
471 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900472 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900473 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400474 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900475 .udma_mask = ATA_UDMA_MASK_40C,
476 .port_ops = &piix_pata_ops,
477 },
478
Jeff Garzik669a5db2006-08-29 18:12:40 -0400479 /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 {
481 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900482 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400483 .pio_mask = 0x1f, /* pio 0-4 */
484 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
485 .udma_mask = ATA_UDMA2, /* UDMA33 */
486 .port_ops = &ich_pata_ops,
487 },
488 /* ich_pata_66: 2 ICH controllers up to 66MHz */
489 {
490 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900491 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400492 .pio_mask = 0x1f, /* pio 0-4 */
493 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
494 .udma_mask = ATA_UDMA4,
495 .port_ops = &ich_pata_ops,
496 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400497
Jeff Garzik669a5db2006-08-29 18:12:40 -0400498 /* ich_pata_100: 3 */
499 {
500 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900501 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400504 .udma_mask = ATA_UDMA5, /* udma0-5 */
505 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 },
507
Jeff Garzik669a5db2006-08-29 18:12:40 -0400508 /* ich_pata_133: 4 ICH with full UDMA6 */
509 {
510 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900511 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400512 .pio_mask = 0x1f, /* pio 0-4 */
513 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
514 .udma_mask = ATA_UDMA6, /* UDMA133 */
515 .port_ops = &ich_pata_ops,
516 },
517
518 /* ich5_sata: 5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 {
520 .sht = &piix_sht,
Tejun Heo228c1592006-11-10 18:08:10 +0900521 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 .pio_mask = 0x1f, /* pio0-4 */
523 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400524 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 .port_ops = &piix_sata_ops,
526 },
527
Tejun Heo5e56a372006-11-10 18:08:10 +0900528 /* ich6_sata: 6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 {
530 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900531 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 .pio_mask = 0x1f, /* pio0-4 */
533 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400534 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 .port_ops = &piix_sata_ops,
536 },
537
Tejun Heo5e56a372006-11-10 18:08:10 +0900538 /* ich6_sata_ahci: 7 */
Jason Gastonc368ca42005-04-16 15:24:44 -0700539 {
540 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900541 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900542 PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700543 .pio_mask = 0x1f, /* pio0-4 */
544 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400545 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700546 .port_ops = &piix_sata_ops,
547 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900548
Tejun Heo5e56a372006-11-10 18:08:10 +0900549 /* ich6m_sata_ahci: 8 */
Tejun Heo1d076e52006-03-01 01:25:39 +0900550 {
551 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900552 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900553 PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900554 .pio_mask = 0x1f, /* pio0-4 */
555 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400556 .udma_mask = ATA_UDMA6,
Tejun Heo1d076e52006-03-01 01:25:39 +0900557 .port_ops = &piix_sata_ops,
558 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400559
Tejun Heo5e56a372006-11-10 18:08:10 +0900560 /* ich8_sata_ahci: 9 */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400561 {
562 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900563 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400564 PIIX_FLAG_AHCI,
565 .pio_mask = 0x1f, /* pio0-4 */
566 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400567 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400568 .port_ops = &piix_sata_ops,
569 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400570
Aland2cdfc02007-01-10 17:13:38 +0000571 /* piix_pata_mwdma: 10: PIIX3 MWDMA only */
572 {
573 .sht = &piix_sht,
574 .flags = PIIX_PATA_FLAGS,
575 .pio_mask = 0x1f, /* pio0-4 */
576 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
577 .port_ops = &piix_pata_ops,
578 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700579
580 /* tolapai_sata_ahci: 11: */
581 {
582 .sht = &piix_sht,
583 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
584 PIIX_FLAG_AHCI,
585 .pio_mask = 0x1f, /* pio0-4 */
586 .mwdma_mask = 0x07, /* mwdma0-2 */
587 .udma_mask = ATA_UDMA6,
588 .port_ops = &piix_sata_ops,
589 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590};
591
592static struct pci_bits piix_enable_bits[] = {
593 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
594 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
595};
596
597MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
598MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
599MODULE_LICENSE("GPL");
600MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
601MODULE_VERSION(DRV_VERSION);
602
Alan Coxfc085152006-10-10 14:28:11 -0700603struct ich_laptop {
604 u16 device;
605 u16 subvendor;
606 u16 subdevice;
607};
608
609/*
610 * List of laptops that use short cables rather than 80 wire
611 */
612
613static const struct ich_laptop ich_laptop[] = {
614 /* devid, subvendor, subdev */
615 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
J Jbabfb682007-01-09 02:26:30 +0900616 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700617 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Tejun Heob33620f2007-05-22 11:34:22 +0200618 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Alan Coxfc085152006-10-10 14:28:11 -0700619 /* end marker */
620 { 0, }
621};
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100624 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 * @ap: Port for which cable detect info is desired
626 *
627 * Read 80c cable indicator from ATA PCI device's PCI config
628 * register. This register is normally set by firmware (BIOS).
629 *
630 * LOCKING:
631 * None (inherited from caller).
632 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400633
Alan Coxeb4a2c72007-04-11 00:04:20 +0100634static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Jeff Garzikcca39742006-08-24 03:19:22 -0400636 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700637 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 u8 tmp, mask;
639
Alan Coxfc085152006-10-10 14:28:11 -0700640 /* Check for specials - Acer Aspire 5602WLMi */
641 while (lap->device) {
642 if (lap->device == pdev->device &&
643 lap->subvendor == pdev->subsystem_vendor &&
644 lap->subdevice == pdev->subsystem_device) {
Alan Coxeb4a2c72007-04-11 00:04:20 +0100645 return ATA_CBL_PATA40_SHORT;
Alan Coxfc085152006-10-10 14:28:11 -0700646 }
647 lap++;
648 }
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900651 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
653 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100654 return ATA_CBL_PATA40;
655 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656}
657
658/**
Tejun Heoccc46722006-05-31 18:28:14 +0900659 * piix_pata_prereset - prereset for PATA host controller
Tejun Heo573db6b2006-02-15 15:01:42 +0900660 * @ap: Target port
Tejun Heod4b2bab2007-02-02 16:50:52 +0900661 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 * LOCKING:
664 * None (inherited from caller).
665 */
Tejun Heod4b2bab2007-02-02 16:50:52 +0900666static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Jeff Garzikcca39742006-08-24 03:19:22 -0400668 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Alan Coxc9619222006-09-26 17:53:38 +0100670 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
671 return -ENOENT;
Tejun Heod4b2bab2007-02-02 16:50:52 +0900672 return ata_std_prereset(ap, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900673}
674
675static void piix_pata_error_handler(struct ata_port *ap)
676{
677 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
678 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679}
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681/**
682 * piix_set_piomode - Initialize host controller PATA PIO timings
683 * @ap: Port whose timings we are configuring
684 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 *
686 * Set PIO mode for device, in host controller PCI config space.
687 *
688 * LOCKING:
689 * None (inherited from caller).
690 */
691
692static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
693{
694 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400695 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900697 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 unsigned int slave_port = 0x44;
699 u16 master_data;
700 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400701 u8 udma_enable;
702 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400703
Jeff Garzik669a5db2006-08-29 18:12:40 -0400704 /*
705 * See Intel Document 298600-004 for the timing programing rules
706 * for ICH controllers.
707 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 static const /* ISP RTC */
710 u8 timings[][2] = { { 0, 0 },
711 { 0, 0 },
712 { 1, 0 },
713 { 2, 1 },
714 { 2, 3 }, };
715
Jeff Garzik669a5db2006-08-29 18:12:40 -0400716 if (pio >= 2)
717 control |= 1; /* TIME1 enable */
718 if (ata_pio_need_iordy(adev))
719 control |= 2; /* IE enable */
720
Jeff Garzik85cd7252006-08-31 00:03:49 -0400721 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400722 if (adev->class == ATA_DEV_ATA)
723 control |= 4; /* PPE enable */
724
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200725 /* PIO configuration clears DTE unconditionally. It will be
726 * programmed in set_dmamode which is guaranteed to be called
727 * after set_piomode if any DMA mode is available.
728 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 pci_read_config_word(dev, master_port, &master_data);
730 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200731 /* clear TIME1|IE1|PPE1|DTE1 */
732 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400733 /* Enable SITRE (seperate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400735 /* enable PPE1, IE1 and TIME1 as needed */
736 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900738 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400739 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200740 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
741 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200743 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
744 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400745 /* Enable PPE, IE and TIME as appropriate */
746 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200747 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 master_data |=
749 (timings[pio][0] << 12) |
750 (timings[pio][1] << 8);
751 }
752 pci_write_config_word(dev, master_port, master_data);
753 if (is_slave)
754 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400755
756 /* Ensure the UDMA bit is off - it will be turned back on if
757 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400758
Jeff Garzik669a5db2006-08-29 18:12:40 -0400759 if (ap->udma_mask) {
760 pci_read_config_byte(dev, 0x48, &udma_enable);
761 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
762 pci_write_config_byte(dev, 0x48, udma_enable);
763 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764}
765
766/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400767 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400769 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200771 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 *
773 * Set UDMA mode for device, in host controller PCI config space.
774 *
775 * LOCKING:
776 * None (inherited from caller).
777 */
778
Jeff Garzik669a5db2006-08-29 18:12:40 -0400779static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
Jeff Garzikcca39742006-08-24 03:19:22 -0400781 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400782 u8 master_port = ap->port_no ? 0x42 : 0x40;
783 u16 master_data;
784 u8 speed = adev->dma_mode;
785 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800786 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400787
Jeff Garzik669a5db2006-08-29 18:12:40 -0400788 static const /* ISP RTC */
789 u8 timings[][2] = { { 0, 0 },
790 { 0, 0 },
791 { 1, 0 },
792 { 2, 1 },
793 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Jeff Garzik669a5db2006-08-29 18:12:40 -0400795 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000796 if (ap->udma_mask)
797 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400800 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
801 u16 udma_timing;
802 u16 ideconf;
803 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400804
Jeff Garzik669a5db2006-08-29 18:12:40 -0400805 /*
806 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400807 * selection of dividers
808 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400809 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400810 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400811 */
812 u_speed = min(2 - (udma & 1), udma);
813 if (udma == 5)
814 u_clock = 0x1000; /* 100Mhz */
815 else if (udma > 2)
816 u_clock = 1; /* 66Mhz */
817 else
818 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400819
Jeff Garzik669a5db2006-08-29 18:12:40 -0400820 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400821
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 /* Load the CT/RP selection */
823 pci_read_config_word(dev, 0x4A, &udma_timing);
824 udma_timing &= ~(3 << (4 * devid));
825 udma_timing |= u_speed << (4 * devid);
826 pci_write_config_word(dev, 0x4A, udma_timing);
827
Jeff Garzik85cd7252006-08-31 00:03:49 -0400828 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400829 /* Select a 33/66/100Mhz clock */
830 pci_read_config_word(dev, 0x54, &ideconf);
831 ideconf &= ~(0x1001 << devid);
832 ideconf |= u_clock << devid;
833 /* For ICH or later we should set bit 10 for better
834 performance (WR_PingPong_En) */
835 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838 /*
839 * MWDMA is driven by the PIO timings. We must also enable
840 * IORDY unconditionally along with TIME1. PPE has already
841 * been set when the PIO timing was set.
842 */
843 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
844 unsigned int control;
845 u8 slave_data;
846 const unsigned int needed_pio[3] = {
847 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
848 };
849 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400850
Jeff Garzik669a5db2006-08-29 18:12:40 -0400851 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400852
Jeff Garzik669a5db2006-08-29 18:12:40 -0400853 /* If the drive MWDMA is faster than it can do PIO then
854 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400855
Jeff Garzik669a5db2006-08-29 18:12:40 -0400856 if (adev->pio_mode < needed_pio[mwdma])
857 /* Enable DMA timing only */
858 control |= 8; /* PIO cycles in PIO0 */
859
860 if (adev->devno) { /* Slave */
861 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
862 master_data |= control << 4;
863 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200864 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400865 /* Load the matching timing */
866 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
867 pci_write_config_byte(dev, 0x44, slave_data);
868 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400869 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400870 and master timing bits */
871 master_data |= control;
872 master_data |=
873 (timings[pio][0] << 12) |
874 (timings[pio][1] << 8);
875 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200876
877 if (ap->udma_mask) {
878 udma_enable &= ~(1 << devid);
879 pci_write_config_word(dev, master_port, master_data);
880 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400882 /* Don't scribble on 0x48 if the controller does not support UDMA */
883 if (ap->udma_mask)
884 pci_write_config_byte(dev, 0x48, udma_enable);
885}
886
887/**
888 * piix_set_dmamode - Initialize host controller PATA DMA timings
889 * @ap: Port whose timings we are configuring
890 * @adev: um
891 *
892 * Set MW/UDMA mode for device, in host controller PCI config space.
893 *
894 * LOCKING:
895 * None (inherited from caller).
896 */
897
898static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
899{
900 do_pata_set_dmamode(ap, adev, 0);
901}
902
903/**
904 * ich_set_dmamode - Initialize host controller PATA DMA timings
905 * @ap: Port whose timings we are configuring
906 * @adev: um
907 *
908 * Set MW/UDMA mode for device, in host controller PCI config space.
909 *
910 * LOCKING:
911 * None (inherited from caller).
912 */
913
914static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
915{
916 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917}
918
Tejun Heob8b275e2007-07-10 15:55:43 +0900919#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900920static int piix_broken_suspend(void)
921{
922 static struct dmi_system_id sysids[] = {
923 {
924 .ident = "TECRA M5",
925 .matches = {
926 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
927 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
928 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900929 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900930 {
Tejun Heo5c08ea02007-08-14 19:56:04 +0900931 .ident = "TECRA M7",
932 .matches = {
933 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
934 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
935 },
936 },
937 {
Tejun Heo3cc0b9d32007-08-25 08:31:02 +0900938 .ident = "Satellite U200",
939 .matches = {
940 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
941 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
942 },
943 },
944 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900945 .ident = "Satellite U205",
946 .matches = {
947 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
948 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
949 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900950 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900951 {
952 .ident = "Portege M500",
953 .matches = {
954 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
955 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
956 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900957 },
Jeff Garzik7d051542007-09-01 06:48:52 -0400958
959 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +0900960 };
Tejun Heo7abe79c2007-07-27 14:55:07 +0900961 static const char *oemstrs[] = {
962 "Tecra M3,",
963 };
964 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +0900965
966 if (dmi_check_system(sysids))
967 return 1;
968
Tejun Heo7abe79c2007-07-27 14:55:07 +0900969 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
970 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
971 return 1;
972
Tejun Heo8c3832e2007-07-27 14:53:28 +0900973 return 0;
974}
Tejun Heob8b275e2007-07-10 15:55:43 +0900975
976static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
977{
978 struct ata_host *host = dev_get_drvdata(&pdev->dev);
979 unsigned long flags;
980 int rc = 0;
981
982 rc = ata_host_suspend(host, mesg);
983 if (rc)
984 return rc;
985
986 /* Some braindamaged ACPI suspend implementations expect the
987 * controller to be awake on entry; otherwise, it burns cpu
988 * cycles and power trying to do something to the sleeping
989 * beauty.
990 */
Tejun Heo8c3832e2007-07-27 14:53:28 +0900991 if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
Tejun Heob8b275e2007-07-10 15:55:43 +0900992 pci_save_state(pdev);
993
994 /* mark its power state as "unknown", since we don't
995 * know if e.g. the BIOS will change its device state
996 * when we suspend.
997 */
998 if (pdev->current_state == PCI_D0)
999 pdev->current_state = PCI_UNKNOWN;
1000
1001 /* tell resume that it's waking up from broken suspend */
1002 spin_lock_irqsave(&host->lock, flags);
1003 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1004 spin_unlock_irqrestore(&host->lock, flags);
1005 } else
1006 ata_pci_device_do_suspend(pdev, mesg);
1007
1008 return 0;
1009}
1010
1011static int piix_pci_device_resume(struct pci_dev *pdev)
1012{
1013 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1014 unsigned long flags;
1015 int rc;
1016
1017 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1018 spin_lock_irqsave(&host->lock, flags);
1019 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1020 spin_unlock_irqrestore(&host->lock, flags);
1021
1022 pci_set_power_state(pdev, PCI_D0);
1023 pci_restore_state(pdev);
1024
1025 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001026 * pci_reenable_device() to avoid affecting the enable
1027 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001028 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001029 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001030 if (rc)
1031 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1032 "device after resume (%d)\n", rc);
1033 } else
1034 rc = ata_pci_device_do_resume(pdev);
1035
1036 if (rc == 0)
1037 ata_host_resume(host);
1038
1039 return rc;
1040}
1041#endif
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043#define AHCI_PCI_BAR 5
1044#define AHCI_GLOBAL_CTL 0x04
1045#define AHCI_ENABLE (1 << 31)
1046static int piix_disable_ahci(struct pci_dev *pdev)
1047{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001048 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 u32 tmp;
1050 int rc = 0;
1051
1052 /* BUG: pci_enable_device has not yet been called. This
1053 * works because this device is usually set up by BIOS.
1054 */
1055
Jeff Garzik374b1872005-08-30 05:42:52 -04001056 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1057 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001059
Jeff Garzik374b1872005-08-30 05:42:52 -04001060 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 if (!mmio)
1062 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1065 if (tmp & AHCI_ENABLE) {
1066 tmp &= ~AHCI_ENABLE;
1067 writel(tmp, mmio + AHCI_GLOBAL_CTL);
1068
1069 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1070 if (tmp & AHCI_ENABLE)
1071 rc = -EIO;
1072 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001073
Jeff Garzik374b1872005-08-30 05:42:52 -04001074 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 return rc;
1076}
1077
1078/**
Alan Coxc621b142005-12-08 19:22:28 +00001079 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001080 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001081 *
Alan Coxc621b142005-12-08 19:22:28 +00001082 * Check for the present of 450NX errata #19 and errata #25. If
1083 * they are found return an error code so we can turn off DMA
1084 */
1085
1086static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1087{
1088 struct pci_dev *pdev = NULL;
1089 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001090 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001091
Alan Coxc621b142005-12-08 19:22:28 +00001092 while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
1093 {
1094 /* Look for 450NX PXB. Check for problem configurations
1095 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001096 pci_read_config_word(pdev, 0x41, &cfg);
1097 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001098 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001099 no_piix_dma = 1;
1100 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001101 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001102 no_piix_dma = 2;
1103 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001104 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001105 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001106 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001107 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1108 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001109}
Alan Coxc621b142005-12-08 19:22:28 +00001110
Jeff Garzikea35d292006-07-11 11:48:50 -04001111static void __devinit piix_init_pcs(struct pci_dev *pdev,
Tejun Heo9dd9c162006-08-22 21:15:58 +09001112 struct ata_port_info *pinfo,
Jeff Garzikea35d292006-07-11 11:48:50 -04001113 const struct piix_map_db *map_db)
1114{
1115 u16 pcs, new_pcs;
1116
1117 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1118
1119 new_pcs = pcs | map_db->port_enable;
1120
1121 if (new_pcs != pcs) {
1122 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1123 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1124 msleep(150);
1125 }
1126}
1127
Tejun Heod33f58b2006-03-01 01:25:39 +09001128static void __devinit piix_init_sata_map(struct pci_dev *pdev,
Tejun Heod96715c2006-06-29 01:58:28 +09001129 struct ata_port_info *pinfo,
1130 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001131{
Tejun Heod96715c2006-06-29 01:58:28 +09001132 struct piix_host_priv *hpriv = pinfo[0].private_data;
Tejun Heod33f58b2006-03-01 01:25:39 +09001133 const unsigned int *map;
1134 int i, invalid_map = 0;
1135 u8 map_value;
1136
1137 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1138
1139 map = map_db->map[map_value & map_db->mask];
1140
1141 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1142 for (i = 0; i < 4; i++) {
1143 switch (map[i]) {
1144 case RV:
1145 invalid_map = 1;
1146 printk(" XX");
1147 break;
1148
1149 case NA:
1150 printk(" --");
1151 break;
1152
1153 case IDE:
1154 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001155 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heof814b75f2006-08-05 03:59:13 +09001156 pinfo[i / 2].private_data = hpriv;
Tejun Heod33f58b2006-03-01 01:25:39 +09001157 i++;
1158 printk(" IDE IDE");
1159 break;
1160
1161 default:
1162 printk(" P%d", map[i]);
1163 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001164 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001165 break;
1166 }
1167 }
1168 printk(" ]\n");
1169
1170 if (invalid_map)
1171 dev_printk(KERN_ERR, &pdev->dev,
1172 "invalid MAP value %u\n", map_value);
1173
Tejun Heod96715c2006-06-29 01:58:28 +09001174 hpriv->map = map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001175}
1176
Tejun Heo43a98f02007-08-23 10:15:18 +09001177static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1178{
1179 static struct dmi_system_id sysids[] = {
1180 {
1181 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1182 * isn't used to boot the system which
1183 * disables the channel.
1184 */
1185 .ident = "M570U",
1186 .matches = {
1187 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1188 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1189 },
1190 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001191
1192 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001193 };
1194 u32 iocfg;
1195
1196 if (!dmi_check_system(sysids))
1197 return;
1198
1199 /* The datasheet says that bit 18 is NOOP but certain systems
1200 * seem to use it to disable a channel. Clear the bit on the
1201 * affected systems.
1202 */
1203 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1204 if (iocfg & (1 << 18)) {
1205 dev_printk(KERN_INFO, &pdev->dev,
1206 "applying IOCFG bit18 quirk\n");
1207 iocfg &= ~(1 << 18);
1208 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1209 }
1210}
1211
Alan Coxc621b142005-12-08 19:22:28 +00001212/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 * piix_init_one - Register PIIX ATA PCI device with kernel services
1214 * @pdev: PCI device to register
1215 * @ent: Entry in piix_pci_tbl matching with @pdev
1216 *
1217 * Called from kernel PCI layer. We probe for combined mode (sigh),
1218 * and then hand over control to libata, for it to do the rest.
1219 *
1220 * LOCKING:
1221 * Inherited from PCI layer (may sleep).
1222 *
1223 * RETURNS:
1224 * Zero on success, or -ERRNO value.
1225 */
1226
1227static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1228{
1229 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001230 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001231 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001232 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heod96715c2006-06-29 01:58:28 +09001233 struct piix_host_priv *hpriv;
Jeff Garzikcca39742006-08-24 03:19:22 -04001234 unsigned long port_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001237 dev_printk(KERN_DEBUG, &pdev->dev,
1238 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 /* no hotplugging support (FIXME) */
1241 if (!in_module_init)
1242 return -ENODEV;
1243
Tejun Heo24dc5f32007-01-20 16:00:28 +09001244 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001245 if (!hpriv)
1246 return -ENOMEM;
1247
Tejun Heod33f58b2006-03-01 01:25:39 +09001248 port_info[0] = piix_port_info[ent->driver_data];
1249 port_info[1] = piix_port_info[ent->driver_data];
Tejun Heod96715c2006-06-29 01:58:28 +09001250 port_info[0].private_data = hpriv;
1251 port_info[1].private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Jeff Garzikcca39742006-08-24 03:19:22 -04001253 port_flags = port_info[0].flags;
Tejun Heoff0fc142005-12-18 17:17:07 +09001254
Jeff Garzikcca39742006-08-24 03:19:22 -04001255 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001256 u8 tmp;
1257 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1258 if (tmp == PIIX_AHCI_DEVICE) {
1259 int rc = piix_disable_ahci(pdev);
1260 if (rc)
1261 return rc;
1262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 }
1264
Tejun Heod33f58b2006-03-01 01:25:39 +09001265 /* Initialize SATA map */
Jeff Garzikcca39742006-08-24 03:19:22 -04001266 if (port_flags & ATA_FLAG_SATA) {
Tejun Heod96715c2006-06-29 01:58:28 +09001267 piix_init_sata_map(pdev, port_info,
1268 piix_map_db_table[ent->driver_data]);
Tejun Heo9dd9c162006-08-22 21:15:58 +09001269 piix_init_pcs(pdev, port_info,
1270 piix_map_db_table[ent->driver_data]);
Jeff Garzikea35d292006-07-11 11:48:50 -04001271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Tejun Heo43a98f02007-08-23 10:15:18 +09001273 /* apply IOCFG bit18 quirk */
1274 piix_iocfg_bit18_quirk(pdev);
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 /* On ICH5, some BIOSen disable the interrupt using the
1277 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1278 * On ICH6, this bit has the same effect, but only when
1279 * MSI is disabled (and it is disabled, as we don't use
1280 * message-signalled interrupts currently).
1281 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001282 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001283 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
Alan Coxc621b142005-12-08 19:22:28 +00001285 if (piix_check_450nx_errata(pdev)) {
1286 /* This writes into the master table but it does not
1287 really matter for this errata as we will apply it to
1288 all the PIIX devices on the board */
Tejun Heod33f58b2006-03-01 01:25:39 +09001289 port_info[0].mwdma_mask = 0;
1290 port_info[0].udma_mask = 0;
1291 port_info[1].mwdma_mask = 0;
1292 port_info[1].udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001293 }
Tejun Heo1626aeb2007-05-04 12:43:58 +02001294 return ata_pci_init_one(pdev, ppi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295}
1296
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297static int __init piix_init(void)
1298{
1299 int rc;
1300
Pavel Roskinb7887192006-08-10 18:13:18 +09001301 DPRINTK("pci_register_driver\n");
1302 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 if (rc)
1304 return rc;
1305
1306 in_module_init = 0;
1307
1308 DPRINTK("done\n");
1309 return 0;
1310}
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312static void __exit piix_exit(void)
1313{
1314 pci_unregister_driver(&piix_pci_driver);
1315}
1316
1317module_init(piix_init);
1318module_exit(piix_exit);