blob: 81b7ae376951a4452980cc403e0d5c847629f2a4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900103 PIIX_SIDPR_BAR = 5,
104 PIIX_SIDPR_LEN = 16,
105 PIIX_SIDPR_IDX = 0,
106 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Tejun Heoff0fc142005-12-18 17:17:07 +0900108 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900109 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Tejun Heo800b3992006-12-03 21:34:13 +0900111 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
112 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 PIIX_80C_PRI = (1 << 5) | (1 << 4),
115 PIIX_80C_SEC = (1 << 7) | (1 << 6),
116
Tejun Heod33f58b2006-03-01 01:25:39 +0900117 /* constants for mapping table */
118 P0 = 0, /* port 0 */
119 P1 = 1, /* port 1 */
120 P2 = 2, /* port 2 */
121 P3 = 3, /* port 3 */
122 IDE = -1, /* IDE */
123 NA = -2, /* not avaliable */
124 RV = -3, /* reserved */
125
Greg Felix7b6dbd62005-07-28 15:54:15 -0400126 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900127
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130};
131
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900132enum piix_controller_ids {
133 /* controller IDs */
134 piix_pata_mwdma, /* PIIX3 MWDMA only */
135 piix_pata_33, /* PIIX4 at 33Mhz */
136 ich_pata_33, /* ICH up to UDMA 33 only */
137 ich_pata_66, /* ICH up to 66 Mhz */
138 ich_pata_100, /* ICH up to UDMA 100 */
139 ich5_sata,
140 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900141 ich6m_sata,
142 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900143 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich8m_apple_sata, /* locks up on second port enable */
145 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
147};
148
Tejun Heod33f58b2006-03-01 01:25:39 +0900149struct piix_map_db {
150 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400151 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900152 const int map[][4];
153};
154
Tejun Heod96715c2006-06-29 01:58:28 +0900155struct piix_host_priv {
156 const int *map;
Tejun Heoc7290722008-01-18 18:36:30 +0900157 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900158};
159
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400160static int piix_init_one(struct pci_dev *pdev,
161 const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900162static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400163static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
164static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
165static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100166static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900167static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heoc7290722008-01-18 18:36:30 +0900168static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
169static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
Tejun Heob8b275e2007-07-10 15:55:43 +0900170#ifdef CONFIG_PM
171static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
172static int piix_pci_device_resume(struct pci_dev *pdev);
173#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175static unsigned int in_module_init = 1;
176
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500177static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000178 /* Intel PIIX3 for the 430HX etc */
179 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900180 /* VMware ICH4 */
181 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400182 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
183 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
184 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400185 /* Intel PIIX4 */
186 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
187 /* Intel PIIX4 */
188 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
189 /* Intel PIIX */
190 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel ICH (i810, i815, i840) UDMA 66*/
192 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
193 /* Intel ICH0 : UDMA 33*/
194 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
195 /* Intel ICH2M */
196 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
198 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH3M */
200 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH3 (E7500/1) UDMA 100 */
202 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
204 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700207 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208 /* C-ICH (i810E2) */
209 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400210 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400211 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* ICH6 (and 6) (i915) UDMA 100 */
213 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700215 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400217 /* ICH8 Mobile PATA Controller */
218 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 /* NOTE: The following PCI ids must be kept in sync with the
221 * list in drivers/pci/quirks.c.
222 */
223
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900229 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900231 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900235 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900236 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
237 * Attach iff the controller is in IDE mode. */
238 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900239 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900243 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800244 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800246 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900247 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900249 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900250 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900252 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
253 /* Mobile SATA Controller IDE (ICH8M) */
254 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800255 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900256 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800257 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900258 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800259 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900260 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800261 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900262 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800263 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900264 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800265 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900266 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700267 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900268 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800269 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900270 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800271 /* SATA Controller IDE (ICH10) */
272 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
273 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900274 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800275 /* SATA Controller IDE (ICH10) */
276 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278 { } /* terminate list */
279};
280
281static struct pci_driver piix_pci_driver = {
282 .name = DRV_NAME,
283 .id_table = piix_pci_tbl,
284 .probe = piix_init_one,
285 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900286#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900287 .suspend = piix_pci_device_suspend,
288 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900289#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290};
291
Jeff Garzik193515d2005-11-07 00:59:37 -0500292static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900293 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294};
295
Tejun Heo029cfd62008-03-25 12:22:49 +0900296static struct ata_port_operations piix_pata_ops = {
297 .inherits = &ata_bmdma_port_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100298 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900299 .set_piomode = piix_set_piomode,
300 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900301 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900302};
Tejun Heo25f98132008-01-07 19:38:53 +0900303
Tejun Heo029cfd62008-03-25 12:22:49 +0900304static struct ata_port_operations piix_vmw_ops = {
305 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900306 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900307};
308
Tejun Heo029cfd62008-03-25 12:22:49 +0900309static struct ata_port_operations ich_pata_ops = {
310 .inherits = &piix_pata_ops,
311 .cable_detect = ich_pata_cable_detect,
312 .set_dmamode = ich_set_dmamode,
313};
Tejun Heoc7290722008-01-18 18:36:30 +0900314
Tejun Heo029cfd62008-03-25 12:22:49 +0900315static struct ata_port_operations piix_sata_ops = {
316 .inherits = &ata_bmdma_port_ops,
317};
Tejun Heoc7290722008-01-18 18:36:30 +0900318
Tejun Heo029cfd62008-03-25 12:22:49 +0900319static struct ata_port_operations piix_sidpr_sata_ops = {
320 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900321 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900322 .scr_read = piix_sidpr_scr_read,
323 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900324};
325
Tejun Heod96715c2006-06-29 01:58:28 +0900326static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900327 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400328 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900329 .map = {
330 /* PM PS SM SS MAP */
331 { P0, NA, P1, NA }, /* 000b */
332 { P1, NA, P0, NA }, /* 001b */
333 { RV, RV, RV, RV },
334 { RV, RV, RV, RV },
335 { P0, P1, IDE, IDE }, /* 100b */
336 { P1, P0, IDE, IDE }, /* 101b */
337 { IDE, IDE, P0, P1 }, /* 110b */
338 { IDE, IDE, P1, P0 }, /* 111b */
339 },
340};
341
Tejun Heod96715c2006-06-29 01:58:28 +0900342static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900343 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400344 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900345 .map = {
346 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900347 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900348 { IDE, IDE, P1, P3 }, /* 01b */
349 { P0, P2, IDE, IDE }, /* 10b */
350 { RV, RV, RV, RV },
351 },
352};
353
Tejun Heod96715c2006-06-29 01:58:28 +0900354static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900355 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400356 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900357
358 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900359 * it anyway. MAP 01b have been spotted on both ICH6M and
360 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900361 */
362 .map = {
363 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900364 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900365 { IDE, IDE, P1, P3 }, /* 01b */
366 { P0, P2, IDE, IDE }, /* 10b */
367 { RV, RV, RV, RV },
368 },
369};
370
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400371static const struct piix_map_db ich8_map_db = {
372 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900373 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400374 .map = {
375 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700376 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400377 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900378 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400379 { RV, RV, RV, RV },
380 },
381};
382
Tejun Heo00242ec2007-11-19 11:24:25 +0900383static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700384 .mask = 0x3,
385 .port_enable = 0x3,
386 .map = {
387 /* PM PS SM SS MAP */
388 { P0, NA, P1, NA }, /* 00b */
389 { RV, RV, RV, RV }, /* 01b */
390 { RV, RV, RV, RV }, /* 10b */
391 { RV, RV, RV, RV },
392 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700393};
394
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900395static const struct piix_map_db ich8m_apple_map_db = {
396 .mask = 0x3,
397 .port_enable = 0x1,
398 .map = {
399 /* PM PS SM SS MAP */
400 { P0, NA, NA, NA }, /* 00b */
401 { RV, RV, RV, RV },
402 { P0, P2, IDE, IDE }, /* 10b */
403 { RV, RV, RV, RV },
404 },
405};
406
Tejun Heo00242ec2007-11-19 11:24:25 +0900407static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700408 .mask = 0x3,
409 .port_enable = 0x3,
410 .map = {
411 /* PM PS SM SS MAP */
412 { P0, NA, P1, NA }, /* 00b */
413 { RV, RV, RV, RV }, /* 01b */
414 { RV, RV, RV, RV }, /* 10b */
415 { RV, RV, RV, RV },
416 },
417};
418
Tejun Heod96715c2006-06-29 01:58:28 +0900419static const struct piix_map_db *piix_map_db_table[] = {
420 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900421 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900422 [ich6m_sata] = &ich6m_map_db,
423 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900424 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900425 [ich8m_apple_sata] = &ich8m_apple_map_db,
426 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900427};
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900430 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
431 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900432 .flags = PIIX_PATA_FLAGS,
433 .pio_mask = 0x1f, /* pio0-4 */
434 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
435 .port_ops = &piix_pata_ops,
436 },
437
Jeff Garzikec300d92007-09-01 07:17:36 -0400438 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900439 {
Tejun Heob3362f82006-11-10 18:08:10 +0900440 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900441 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400442 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900443 .udma_mask = ATA_UDMA_MASK_40C,
444 .port_ops = &piix_pata_ops,
445 },
446
Jeff Garzikec300d92007-09-01 07:17:36 -0400447 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 {
Tejun Heob3362f82006-11-10 18:08:10 +0900449 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400450 .pio_mask = 0x1f, /* pio 0-4 */
451 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
452 .udma_mask = ATA_UDMA2, /* UDMA33 */
453 .port_ops = &ich_pata_ops,
454 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400455
456 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400457 {
Tejun Heob3362f82006-11-10 18:08:10 +0900458 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400459 .pio_mask = 0x1f, /* pio 0-4 */
460 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
461 .udma_mask = ATA_UDMA4,
462 .port_ops = &ich_pata_ops,
463 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400464
Jeff Garzikec300d92007-09-01 07:17:36 -0400465 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400466 {
Tejun Heob3362f82006-11-10 18:08:10 +0900467 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400470 .udma_mask = ATA_UDMA5, /* udma0-5 */
471 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 },
473
Jeff Garzikec300d92007-09-01 07:17:36 -0400474 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 {
Tejun Heo228c1592006-11-10 18:08:10 +0900476 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 .pio_mask = 0x1f, /* pio0-4 */
478 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400479 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 .port_ops = &piix_sata_ops,
481 },
482
Jeff Garzikec300d92007-09-01 07:17:36 -0400483 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 {
Tejun Heo723159c2008-01-04 18:42:20 +0900485 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 .pio_mask = 0x1f, /* pio0-4 */
487 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400488 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 .port_ops = &piix_sata_ops,
490 },
491
Tejun Heo9c0bf672008-03-26 16:00:58 +0900492 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700493 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900494 .flags = PIIX_SATA_FLAGS,
Jason Gastonc368ca42005-04-16 15:24:44 -0700495 .pio_mask = 0x1f, /* pio0-4 */
496 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400497 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700498 .port_ops = &piix_sata_ops,
499 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900500
Tejun Heo9c0bf672008-03-26 16:00:58 +0900501 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400502 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900503 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400504 .pio_mask = 0x1f, /* pio0-4 */
505 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400506 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400507 .port_ops = &piix_sata_ops,
508 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400509
Tejun Heo00242ec2007-11-19 11:24:25 +0900510 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700511 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900512 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700513 .pio_mask = 0x1f, /* pio0-4 */
514 .mwdma_mask = 0x07, /* mwdma0-2 */
515 .udma_mask = ATA_UDMA6,
516 .port_ops = &piix_sata_ops,
517 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700518
Tejun Heo9c0bf672008-03-26 16:00:58 +0900519 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700520 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900521 .flags = PIIX_SATA_FLAGS,
Jason Gaston8f73a682007-10-11 16:05:15 -0700522 .pio_mask = 0x1f, /* pio0-4 */
523 .mwdma_mask = 0x07, /* mwdma0-2 */
524 .udma_mask = ATA_UDMA6,
525 .port_ops = &piix_sata_ops,
526 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900527
Tejun Heo9c0bf672008-03-26 16:00:58 +0900528 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900529 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900530 .flags = PIIX_SATA_FLAGS,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900531 .pio_mask = 0x1f, /* pio0-4 */
532 .mwdma_mask = 0x07, /* mwdma0-2 */
533 .udma_mask = ATA_UDMA6,
534 .port_ops = &piix_sata_ops,
535 },
536
Tejun Heo25f98132008-01-07 19:38:53 +0900537 [piix_pata_vmw] =
538 {
Tejun Heo25f98132008-01-07 19:38:53 +0900539 .flags = PIIX_PATA_FLAGS,
540 .pio_mask = 0x1f, /* pio0-4 */
541 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
542 .udma_mask = ATA_UDMA_MASK_40C,
543 .port_ops = &piix_vmw_ops,
544 },
545
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546};
547
548static struct pci_bits piix_enable_bits[] = {
549 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
550 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
551};
552
553MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
554MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
555MODULE_LICENSE("GPL");
556MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
557MODULE_VERSION(DRV_VERSION);
558
Alan Coxfc085152006-10-10 14:28:11 -0700559struct ich_laptop {
560 u16 device;
561 u16 subvendor;
562 u16 subdevice;
563};
564
565/*
566 * List of laptops that use short cables rather than 80 wire
567 */
568
569static const struct ich_laptop ich_laptop[] = {
570 /* devid, subvendor, subdev */
571 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000572 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900573 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700574 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400575 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Tejun Heob33620f2007-05-22 11:34:22 +0200576 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200577 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
578 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500579 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Coxfc085152006-10-10 14:28:11 -0700580 /* end marker */
581 { 0, }
582};
583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100585 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 * @ap: Port for which cable detect info is desired
587 *
588 * Read 80c cable indicator from ATA PCI device's PCI config
589 * register. This register is normally set by firmware (BIOS).
590 *
591 * LOCKING:
592 * None (inherited from caller).
593 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400594
Alan Coxeb4a2c72007-04-11 00:04:20 +0100595static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596{
Jeff Garzikcca39742006-08-24 03:19:22 -0400597 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700598 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 u8 tmp, mask;
600
Alan Coxfc085152006-10-10 14:28:11 -0700601 /* Check for specials - Acer Aspire 5602WLMi */
602 while (lap->device) {
603 if (lap->device == pdev->device &&
604 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400605 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100606 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400607
Alan Coxfc085152006-10-10 14:28:11 -0700608 lap++;
609 }
610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900612 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
614 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100615 return ATA_CBL_PATA40;
616 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617}
618
619/**
Tejun Heoccc46722006-05-31 18:28:14 +0900620 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900621 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900622 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 * LOCKING:
625 * None (inherited from caller).
626 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900627static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
Tejun Heocc0680a2007-08-06 18:36:23 +0900629 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400630 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Alan Coxc9619222006-09-26 17:53:38 +0100632 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
633 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900634 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900635}
636
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637/**
638 * piix_set_piomode - Initialize host controller PATA PIO timings
639 * @ap: Port whose timings we are configuring
640 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 *
642 * Set PIO mode for device, in host controller PCI config space.
643 *
644 * LOCKING:
645 * None (inherited from caller).
646 */
647
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400648static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
650 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400651 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900653 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 unsigned int slave_port = 0x44;
655 u16 master_data;
656 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400657 u8 udma_enable;
658 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400659
Jeff Garzik669a5db2006-08-29 18:12:40 -0400660 /*
661 * See Intel Document 298600-004 for the timing programing rules
662 * for ICH controllers.
663 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 static const /* ISP RTC */
666 u8 timings[][2] = { { 0, 0 },
667 { 0, 0 },
668 { 1, 0 },
669 { 2, 1 },
670 { 2, 3 }, };
671
Jeff Garzik669a5db2006-08-29 18:12:40 -0400672 if (pio >= 2)
673 control |= 1; /* TIME1 enable */
674 if (ata_pio_need_iordy(adev))
675 control |= 2; /* IE enable */
676
Jeff Garzik85cd7252006-08-31 00:03:49 -0400677 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400678 if (adev->class == ATA_DEV_ATA)
679 control |= 4; /* PPE enable */
680
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200681 /* PIO configuration clears DTE unconditionally. It will be
682 * programmed in set_dmamode which is guaranteed to be called
683 * after set_piomode if any DMA mode is available.
684 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 pci_read_config_word(dev, master_port, &master_data);
686 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200687 /* clear TIME1|IE1|PPE1|DTE1 */
688 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200689 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400691 /* enable PPE1, IE1 and TIME1 as needed */
692 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900694 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400695 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200696 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
697 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200699 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
700 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400701 /* Enable PPE, IE and TIME as appropriate */
702 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200703 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 master_data |=
705 (timings[pio][0] << 12) |
706 (timings[pio][1] << 8);
707 }
708 pci_write_config_word(dev, master_port, master_data);
709 if (is_slave)
710 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400711
712 /* Ensure the UDMA bit is off - it will be turned back on if
713 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400714
Jeff Garzik669a5db2006-08-29 18:12:40 -0400715 if (ap->udma_mask) {
716 pci_read_config_byte(dev, 0x48, &udma_enable);
717 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
718 pci_write_config_byte(dev, 0x48, udma_enable);
719 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
722/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400723 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400725 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200727 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 *
729 * Set UDMA mode for device, in host controller PCI config space.
730 *
731 * LOCKING:
732 * None (inherited from caller).
733 */
734
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400735static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736{
Jeff Garzikcca39742006-08-24 03:19:22 -0400737 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400738 u8 master_port = ap->port_no ? 0x42 : 0x40;
739 u16 master_data;
740 u8 speed = adev->dma_mode;
741 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800742 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400743
Jeff Garzik669a5db2006-08-29 18:12:40 -0400744 static const /* ISP RTC */
745 u8 timings[][2] = { { 0, 0 },
746 { 0, 0 },
747 { 1, 0 },
748 { 2, 1 },
749 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Jeff Garzik669a5db2006-08-29 18:12:40 -0400751 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000752 if (ap->udma_mask)
753 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400756 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
757 u16 udma_timing;
758 u16 ideconf;
759 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400760
Jeff Garzik669a5db2006-08-29 18:12:40 -0400761 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400762 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400763 * selection of dividers
764 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400765 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400766 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400767 */
768 u_speed = min(2 - (udma & 1), udma);
769 if (udma == 5)
770 u_clock = 0x1000; /* 100Mhz */
771 else if (udma > 2)
772 u_clock = 1; /* 66Mhz */
773 else
774 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400775
Jeff Garzik669a5db2006-08-29 18:12:40 -0400776 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400777
Jeff Garzik669a5db2006-08-29 18:12:40 -0400778 /* Load the CT/RP selection */
779 pci_read_config_word(dev, 0x4A, &udma_timing);
780 udma_timing &= ~(3 << (4 * devid));
781 udma_timing |= u_speed << (4 * devid);
782 pci_write_config_word(dev, 0x4A, udma_timing);
783
Jeff Garzik85cd7252006-08-31 00:03:49 -0400784 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400785 /* Select a 33/66/100Mhz clock */
786 pci_read_config_word(dev, 0x54, &ideconf);
787 ideconf &= ~(0x1001 << devid);
788 ideconf |= u_clock << devid;
789 /* For ICH or later we should set bit 10 for better
790 performance (WR_PingPong_En) */
791 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794 /*
795 * MWDMA is driven by the PIO timings. We must also enable
796 * IORDY unconditionally along with TIME1. PPE has already
797 * been set when the PIO timing was set.
798 */
799 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
800 unsigned int control;
801 u8 slave_data;
802 const unsigned int needed_pio[3] = {
803 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
804 };
805 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400806
Jeff Garzik669a5db2006-08-29 18:12:40 -0400807 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400808
Jeff Garzik669a5db2006-08-29 18:12:40 -0400809 /* If the drive MWDMA is faster than it can do PIO then
810 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400811
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812 if (adev->pio_mode < needed_pio[mwdma])
813 /* Enable DMA timing only */
814 control |= 8; /* PIO cycles in PIO0 */
815
816 if (adev->devno) { /* Slave */
817 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
818 master_data |= control << 4;
819 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200820 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400821 /* Load the matching timing */
822 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
823 pci_write_config_byte(dev, 0x44, slave_data);
824 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400825 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 and master timing bits */
827 master_data |= control;
828 master_data |=
829 (timings[pio][0] << 12) |
830 (timings[pio][1] << 8);
831 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200832
833 if (ap->udma_mask) {
834 udma_enable &= ~(1 << devid);
835 pci_write_config_word(dev, master_port, master_data);
836 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838 /* Don't scribble on 0x48 if the controller does not support UDMA */
839 if (ap->udma_mask)
840 pci_write_config_byte(dev, 0x48, udma_enable);
841}
842
843/**
844 * piix_set_dmamode - Initialize host controller PATA DMA timings
845 * @ap: Port whose timings we are configuring
846 * @adev: um
847 *
848 * Set MW/UDMA mode for device, in host controller PCI config space.
849 *
850 * LOCKING:
851 * None (inherited from caller).
852 */
853
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400854static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400855{
856 do_pata_set_dmamode(ap, adev, 0);
857}
858
859/**
860 * ich_set_dmamode - Initialize host controller PATA DMA timings
861 * @ap: Port whose timings we are configuring
862 * @adev: um
863 *
864 * Set MW/UDMA mode for device, in host controller PCI config space.
865 *
866 * LOCKING:
867 * None (inherited from caller).
868 */
869
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400870static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400871{
872 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873}
874
Tejun Heoc7290722008-01-18 18:36:30 +0900875/*
876 * Serial ATA Index/Data Pair Superset Registers access
877 *
878 * Beginning from ICH8, there's a sane way to access SCRs using index
879 * and data register pair located at BAR5. This creates an
880 * interesting problem of mapping two SCRs to one port.
881 *
882 * Although they have separate SCRs, the master and slave aren't
883 * independent enough to be treated as separate links - e.g. softreset
884 * resets both. Also, there's no protocol defined for hard resetting
885 * singled device sharing the virtual port (no defined way to acquire
886 * device signature). This is worked around by merging the SCR values
887 * into one sensible value and requesting follow-up SRST after
888 * hardreset.
889 *
890 * SCR merging is perfomed in nibbles which is the unit contents in
891 * SCRs are organized. If two values are equal, the value is used.
892 * When they differ, merge table which lists precedence of possible
893 * values is consulted and the first match or the last entry when
894 * nothing matches is used. When there's no merge table for the
895 * specific nibble, value from the first port is used.
896 */
897static const int piix_sidx_map[] = {
898 [SCR_STATUS] = 0,
899 [SCR_ERROR] = 2,
900 [SCR_CONTROL] = 1,
901};
902
903static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
904{
905 struct ata_port *ap = dev->link->ap;
906 struct piix_host_priv *hpriv = ap->host->private_data;
907
908 iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
909 hpriv->sidpr + PIIX_SIDPR_IDX);
910}
911
912static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
913{
914 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
915
916 piix_sidpr_sel(dev, reg);
917 return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
918}
919
920static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
921{
922 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
923
924 piix_sidpr_sel(dev, reg);
925 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
926}
927
Adrian Bunk4a537a552008-01-29 00:10:19 +0200928static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
Tejun Heoc7290722008-01-18 18:36:30 +0900929{
930 u32 val = 0;
931 int i, mi;
932
933 for (i = 0, mi = 0; i < 32 / 4; i++) {
934 u8 c0 = (val0 >> (i * 4)) & 0xf;
935 u8 c1 = (val1 >> (i * 4)) & 0xf;
936 u8 merged = c0;
937 const int *cur;
938
939 /* if no merge preference, assume the first value */
940 cur = merge_tbl[mi];
941 if (!cur)
942 goto done;
943 mi++;
944
945 /* if two values equal, use it */
946 if (c0 == c1)
947 goto done;
948
949 /* choose the first match or the last from the merge table */
950 while (*cur != -1) {
951 if (c0 == *cur || c1 == *cur)
952 break;
953 cur++;
954 }
955 if (*cur == -1)
956 cur--;
957 merged = *cur;
958 done:
959 val |= merged << (i * 4);
960 }
961
962 return val;
963}
964
965static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
966{
967 const int * const sstatus_merge_tbl[] = {
968 /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
969 /* SPD */ (const int []){ 2, 1, 0, -1 },
970 /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
971 NULL,
972 };
973 const int * const scontrol_merge_tbl[] = {
974 /* DET */ (const int []){ 1, 0, 4, 0, -1 },
975 /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
976 /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
977 NULL,
978 };
979 u32 v0, v1;
980
981 if (reg >= ARRAY_SIZE(piix_sidx_map))
982 return -EINVAL;
983
984 if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
985 *val = piix_sidpr_read(&ap->link.device[0], reg);
986 return 0;
987 }
988
989 v0 = piix_sidpr_read(&ap->link.device[0], reg);
990 v1 = piix_sidpr_read(&ap->link.device[1], reg);
991
992 switch (reg) {
993 case SCR_STATUS:
994 *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
995 break;
996 case SCR_ERROR:
997 *val = v0 | v1;
998 break;
999 case SCR_CONTROL:
1000 *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
1001 break;
1002 }
1003
1004 return 0;
1005}
1006
1007static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
1008{
1009 if (reg >= ARRAY_SIZE(piix_sidx_map))
1010 return -EINVAL;
1011
1012 piix_sidpr_write(&ap->link.device[0], reg, val);
1013
1014 if (ap->flags & ATA_FLAG_SLAVE_POSS)
1015 piix_sidpr_write(&ap->link.device[1], reg, val);
1016
1017 return 0;
1018}
1019
Tejun Heob8b275e2007-07-10 15:55:43 +09001020#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001021static int piix_broken_suspend(void)
1022{
Jeff Garzik18552562007-10-03 15:15:40 -04001023 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001024 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001025 .ident = "TECRA M3",
1026 .matches = {
1027 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1028 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1029 },
1030 },
1031 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001032 .ident = "TECRA M3",
1033 .matches = {
1034 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1035 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1036 },
1037 },
1038 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001039 .ident = "TECRA M4",
1040 .matches = {
1041 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1042 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1043 },
1044 },
1045 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001046 .ident = "TECRA M5",
1047 .matches = {
1048 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1049 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1050 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001051 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001052 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001053 .ident = "TECRA M6",
1054 .matches = {
1055 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1056 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1057 },
1058 },
1059 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001060 .ident = "TECRA M7",
1061 .matches = {
1062 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1063 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1064 },
1065 },
1066 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001067 .ident = "TECRA A8",
1068 .matches = {
1069 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1070 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1071 },
1072 },
1073 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001074 .ident = "Satellite R20",
1075 .matches = {
1076 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1077 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1078 },
1079 },
1080 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001081 .ident = "Satellite R25",
1082 .matches = {
1083 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1084 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1085 },
1086 },
1087 {
Tejun Heo3cc0b9d32007-08-25 08:31:02 +09001088 .ident = "Satellite U200",
1089 .matches = {
1090 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1091 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1092 },
1093 },
1094 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001095 .ident = "Satellite U200",
1096 .matches = {
1097 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1098 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1099 },
1100 },
1101 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001102 .ident = "Satellite Pro U200",
1103 .matches = {
1104 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1105 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1106 },
1107 },
1108 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001109 .ident = "Satellite U205",
1110 .matches = {
1111 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1112 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1113 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001114 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001115 {
Tejun Heode753e52007-11-12 17:56:24 +09001116 .ident = "SATELLITE U205",
1117 .matches = {
1118 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1119 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1120 },
1121 },
1122 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001123 .ident = "Portege M500",
1124 .matches = {
1125 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1126 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1127 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001128 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001129
1130 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001131 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001132 static const char *oemstrs[] = {
1133 "Tecra M3,",
1134 };
1135 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001136
1137 if (dmi_check_system(sysids))
1138 return 1;
1139
Tejun Heo7abe79c2007-07-27 14:55:07 +09001140 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1141 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1142 return 1;
1143
Tejun Heo8c3832e2007-07-27 14:53:28 +09001144 return 0;
1145}
Tejun Heob8b275e2007-07-10 15:55:43 +09001146
1147static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1148{
1149 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1150 unsigned long flags;
1151 int rc = 0;
1152
1153 rc = ata_host_suspend(host, mesg);
1154 if (rc)
1155 return rc;
1156
1157 /* Some braindamaged ACPI suspend implementations expect the
1158 * controller to be awake on entry; otherwise, it burns cpu
1159 * cycles and power trying to do something to the sleeping
1160 * beauty.
1161 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001162 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001163 pci_save_state(pdev);
1164
1165 /* mark its power state as "unknown", since we don't
1166 * know if e.g. the BIOS will change its device state
1167 * when we suspend.
1168 */
1169 if (pdev->current_state == PCI_D0)
1170 pdev->current_state = PCI_UNKNOWN;
1171
1172 /* tell resume that it's waking up from broken suspend */
1173 spin_lock_irqsave(&host->lock, flags);
1174 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1175 spin_unlock_irqrestore(&host->lock, flags);
1176 } else
1177 ata_pci_device_do_suspend(pdev, mesg);
1178
1179 return 0;
1180}
1181
1182static int piix_pci_device_resume(struct pci_dev *pdev)
1183{
1184 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1185 unsigned long flags;
1186 int rc;
1187
1188 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1189 spin_lock_irqsave(&host->lock, flags);
1190 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1191 spin_unlock_irqrestore(&host->lock, flags);
1192
1193 pci_set_power_state(pdev, PCI_D0);
1194 pci_restore_state(pdev);
1195
1196 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001197 * pci_reenable_device() to avoid affecting the enable
1198 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001199 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001200 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001201 if (rc)
1202 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1203 "device after resume (%d)\n", rc);
1204 } else
1205 rc = ata_pci_device_do_resume(pdev);
1206
1207 if (rc == 0)
1208 ata_host_resume(host);
1209
1210 return rc;
1211}
1212#endif
1213
Tejun Heo25f98132008-01-07 19:38:53 +09001214static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1215{
1216 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1217}
1218
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219#define AHCI_PCI_BAR 5
1220#define AHCI_GLOBAL_CTL 0x04
1221#define AHCI_ENABLE (1 << 31)
1222static int piix_disable_ahci(struct pci_dev *pdev)
1223{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001224 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 u32 tmp;
1226 int rc = 0;
1227
1228 /* BUG: pci_enable_device has not yet been called. This
1229 * works because this device is usually set up by BIOS.
1230 */
1231
Jeff Garzik374b1872005-08-30 05:42:52 -04001232 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1233 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001235
Jeff Garzik374b1872005-08-30 05:42:52 -04001236 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 if (!mmio)
1238 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001239
Alan Coxc47a6312007-11-19 14:28:28 +00001240 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 if (tmp & AHCI_ENABLE) {
1242 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001243 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Alan Coxc47a6312007-11-19 14:28:28 +00001245 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 if (tmp & AHCI_ENABLE)
1247 rc = -EIO;
1248 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001249
Jeff Garzik374b1872005-08-30 05:42:52 -04001250 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 return rc;
1252}
1253
1254/**
Alan Coxc621b142005-12-08 19:22:28 +00001255 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001256 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001257 *
Alan Coxc621b142005-12-08 19:22:28 +00001258 * Check for the present of 450NX errata #19 and errata #25. If
1259 * they are found return an error code so we can turn off DMA
1260 */
1261
1262static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1263{
1264 struct pci_dev *pdev = NULL;
1265 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001266 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001267
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001268 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001269 /* Look for 450NX PXB. Check for problem configurations
1270 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001271 pci_read_config_word(pdev, 0x41, &cfg);
1272 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001273 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001274 no_piix_dma = 1;
1275 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001276 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001277 no_piix_dma = 2;
1278 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001279 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001280 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001281 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001282 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1283 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001284}
Alan Coxc621b142005-12-08 19:22:28 +00001285
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001286static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001287 const struct piix_map_db *map_db)
1288{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001289 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001290 u16 pcs, new_pcs;
1291
1292 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1293
1294 new_pcs = pcs | map_db->port_enable;
1295
1296 if (new_pcs != pcs) {
1297 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1298 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1299 msleep(150);
1300 }
1301}
1302
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001303static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1304 struct ata_port_info *pinfo,
1305 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001306{
Al Virob4482a42007-10-14 19:35:40 +01001307 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001308 int i, invalid_map = 0;
1309 u8 map_value;
1310
1311 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1312
1313 map = map_db->map[map_value & map_db->mask];
1314
1315 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1316 for (i = 0; i < 4; i++) {
1317 switch (map[i]) {
1318 case RV:
1319 invalid_map = 1;
1320 printk(" XX");
1321 break;
1322
1323 case NA:
1324 printk(" --");
1325 break;
1326
1327 case IDE:
1328 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001329 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001330 i++;
1331 printk(" IDE IDE");
1332 break;
1333
1334 default:
1335 printk(" P%d", map[i]);
1336 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001337 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001338 break;
1339 }
1340 }
1341 printk(" ]\n");
1342
1343 if (invalid_map)
1344 dev_printk(KERN_ERR, &pdev->dev,
1345 "invalid MAP value %u\n", map_value);
1346
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001347 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001348}
1349
Tejun Heoc7290722008-01-18 18:36:30 +09001350static void __devinit piix_init_sidpr(struct ata_host *host)
1351{
1352 struct pci_dev *pdev = to_pci_dev(host->dev);
1353 struct piix_host_priv *hpriv = host->private_data;
Tejun Heocb6716c2008-05-01 10:03:08 +09001354 struct ata_device *dev0 = &host->ports[0]->link.device[0];
1355 u32 scontrol;
Tejun Heoc7290722008-01-18 18:36:30 +09001356 int i;
1357
1358 /* check for availability */
1359 for (i = 0; i < 4; i++)
1360 if (hpriv->map[i] == IDE)
1361 return;
1362
1363 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1364 return;
1365
1366 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1367 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1368 return;
1369
1370 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1371 return;
1372
1373 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001374
1375 /* SCR access via SIDPR doesn't work on some configurations.
1376 * Give it a test drive by inhibiting power save modes which
1377 * we'll do anyway.
1378 */
1379 scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
1380
1381 /* if IPM is already 3, SCR access is probably working. Don't
1382 * un-inhibit power save modes as BIOS might have inhibited
1383 * them for a reason.
1384 */
1385 if ((scontrol & 0xf00) != 0x300) {
1386 scontrol |= 0x300;
1387 piix_sidpr_write(dev0, SCR_CONTROL, scontrol);
1388 scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
1389
1390 if ((scontrol & 0xf00) != 0x300) {
1391 dev_printk(KERN_INFO, host->dev, "SCR access via "
1392 "SIDPR is available but doesn't work\n");
1393 return;
1394 }
1395 }
1396
Tejun Heoc7290722008-01-18 18:36:30 +09001397 host->ports[0]->ops = &piix_sidpr_sata_ops;
1398 host->ports[1]->ops = &piix_sidpr_sata_ops;
1399}
1400
Tejun Heo43a98f02007-08-23 10:15:18 +09001401static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1402{
Jeff Garzik18552562007-10-03 15:15:40 -04001403 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001404 {
1405 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1406 * isn't used to boot the system which
1407 * disables the channel.
1408 */
1409 .ident = "M570U",
1410 .matches = {
1411 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1412 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1413 },
1414 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001415
1416 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001417 };
1418 u32 iocfg;
1419
1420 if (!dmi_check_system(sysids))
1421 return;
1422
1423 /* The datasheet says that bit 18 is NOOP but certain systems
1424 * seem to use it to disable a channel. Clear the bit on the
1425 * affected systems.
1426 */
1427 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1428 if (iocfg & (1 << 18)) {
1429 dev_printk(KERN_INFO, &pdev->dev,
1430 "applying IOCFG bit18 quirk\n");
1431 iocfg &= ~(1 << 18);
1432 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1433 }
1434}
1435
Alan Coxc621b142005-12-08 19:22:28 +00001436/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 * piix_init_one - Register PIIX ATA PCI device with kernel services
1438 * @pdev: PCI device to register
1439 * @ent: Entry in piix_pci_tbl matching with @pdev
1440 *
1441 * Called from kernel PCI layer. We probe for combined mode (sigh),
1442 * and then hand over control to libata, for it to do the rest.
1443 *
1444 * LOCKING:
1445 * Inherited from PCI layer (may sleep).
1446 *
1447 * RETURNS:
1448 * Zero on success, or -ERRNO value.
1449 */
1450
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001451static int __devinit piix_init_one(struct pci_dev *pdev,
1452 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453{
1454 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001455 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001456 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001457 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001458 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001459 struct ata_host *host;
1460 struct piix_host_priv *hpriv;
1461 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001464 dev_printk(KERN_DEBUG, &pdev->dev,
1465 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
1467 /* no hotplugging support (FIXME) */
1468 if (!in_module_init)
1469 return -ENODEV;
1470
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001471 port_info[0] = piix_port_info[ent->driver_data];
1472 port_info[1] = piix_port_info[ent->driver_data];
1473
1474 port_flags = port_info[0].flags;
1475
1476 /* enable device and prepare host */
1477 rc = pcim_enable_device(pdev);
1478 if (rc)
1479 return rc;
1480
Tejun Heo5016d7d2008-03-26 15:46:58 +09001481 /* ICH6R may be driven by either ata_piix or ahci driver
1482 * regardless of BIOS configuration. Make sure AHCI mode is
1483 * off.
1484 */
1485 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1486 int rc = piix_disable_ahci(pdev);
1487 if (rc)
1488 return rc;
1489 }
1490
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001491 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001492 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001493 if (!hpriv)
1494 return -ENOMEM;
1495
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001496 if (port_flags & ATA_FLAG_SATA)
1497 hpriv->map = piix_init_sata_map(pdev, port_info,
1498 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Tejun Heo9363c382008-04-07 22:47:16 +09001500 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001501 if (rc)
1502 return rc;
1503 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001504
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001505 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001506 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001507 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heoc7290722008-01-18 18:36:30 +09001508 piix_init_sidpr(host);
1509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Tejun Heo43a98f02007-08-23 10:15:18 +09001511 /* apply IOCFG bit18 quirk */
1512 piix_iocfg_bit18_quirk(pdev);
1513
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 /* On ICH5, some BIOSen disable the interrupt using the
1515 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1516 * On ICH6, this bit has the same effect, but only when
1517 * MSI is disabled (and it is disabled, as we don't use
1518 * message-signalled interrupts currently).
1519 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001520 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001521 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Alan Coxc621b142005-12-08 19:22:28 +00001523 if (piix_check_450nx_errata(pdev)) {
1524 /* This writes into the master table but it does not
1525 really matter for this errata as we will apply it to
1526 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001527 host->ports[0]->mwdma_mask = 0;
1528 host->ports[0]->udma_mask = 0;
1529 host->ports[1]->mwdma_mask = 0;
1530 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001531 }
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001532
1533 pci_set_master(pdev);
Tejun Heo9363c382008-04-07 22:47:16 +09001534 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535}
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537static int __init piix_init(void)
1538{
1539 int rc;
1540
Pavel Roskinb7887192006-08-10 18:13:18 +09001541 DPRINTK("pci_register_driver\n");
1542 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 if (rc)
1544 return rc;
1545
1546 in_module_init = 0;
1547
1548 DPRINTK("done\n");
1549 return 0;
1550}
1551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552static void __exit piix_exit(void)
1553{
1554 pci_unregister_driver(&piix_pci_driver);
1555}
1556
1557module_init(piix_init);
1558module_exit(piix_exit);