blob: 2437bfcbf2f8272c782a885256ad8f7df85eb23e [file] [log] [blame]
Feng Tange24c7452009-12-14 14:20:22 -08001/*
Grant Likelyca632f52011-06-06 01:16:30 -06002 * Designware SPI core controller driver (refer pxa2xx_spi.c)
Feng Tange24c7452009-12-14 14:20:22 -08003 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
Feng Tange24c7452009-12-14 14:20:22 -080014 */
15
16#include <linux/dma-mapping.h>
17#include <linux/interrupt.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040018#include <linux/module.h>
Feng Tange24c7452009-12-14 14:20:22 -080019#include <linux/highmem.h>
20#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Feng Tange24c7452009-12-14 14:20:22 -080022#include <linux/spi/spi.h>
Baruch Siachd9c73bb2014-01-31 12:07:47 +020023#include <linux/gpio.h>
Feng Tange24c7452009-12-14 14:20:22 -080024
Grant Likelyca632f52011-06-06 01:16:30 -060025#include "spi-dw.h"
Grant Likely568a60e2011-02-28 12:47:12 -070026
Feng Tange24c7452009-12-14 14:20:22 -080027#ifdef CONFIG_DEBUG_FS
28#include <linux/debugfs.h>
29#endif
30
Feng Tange24c7452009-12-14 14:20:22 -080031/* Slave spi_dev related */
32struct chip_data {
33 u16 cr0;
34 u8 cs; /* chip select pin */
35 u8 n_bytes; /* current is a 1/2/4 byte op */
36 u8 tmode; /* TR/TO/RO/EEPROM */
37 u8 type; /* SPI/SSP/MicroWire */
38
39 u8 poll_mode; /* 1 means use poll mode */
40
41 u32 dma_width;
42 u32 rx_threshold;
43 u32 tx_threshold;
44 u8 enable_dma;
45 u8 bits_per_word;
46 u16 clk_div; /* baud rate divider */
47 u32 speed_hz; /* baud rate */
Feng Tange24c7452009-12-14 14:20:22 -080048 void (*cs_control)(u32 command);
49};
50
51#ifdef CONFIG_DEBUG_FS
Feng Tange24c7452009-12-14 14:20:22 -080052#define SPI_REGS_BUFSIZE 1024
Andy Shevchenko53288fe2014-09-12 15:11:56 +030053static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
54 size_t count, loff_t *ppos)
Feng Tange24c7452009-12-14 14:20:22 -080055{
Andy Shevchenko53288fe2014-09-12 15:11:56 +030056 struct dw_spi *dws = file->private_data;
Feng Tange24c7452009-12-14 14:20:22 -080057 char *buf;
58 u32 len = 0;
59 ssize_t ret;
60
Feng Tange24c7452009-12-14 14:20:22 -080061 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
62 if (!buf)
63 return 0;
64
65 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andy Shevchenko53288fe2014-09-12 15:11:56 +030066 "%s registers:\n", dev_name(&dws->master->dev));
Feng Tange24c7452009-12-14 14:20:22 -080067 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
68 "=================================\n");
69 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070070 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
Feng Tange24c7452009-12-14 14:20:22 -080071 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070072 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
Feng Tange24c7452009-12-14 14:20:22 -080073 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070074 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
Feng Tange24c7452009-12-14 14:20:22 -080075 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070076 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
Feng Tange24c7452009-12-14 14:20:22 -080077 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070078 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
Feng Tange24c7452009-12-14 14:20:22 -080079 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070080 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080081 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070082 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080083 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070084 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
Feng Tange24c7452009-12-14 14:20:22 -080085 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070086 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
Feng Tange24c7452009-12-14 14:20:22 -080087 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070088 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
Feng Tange24c7452009-12-14 14:20:22 -080089 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070090 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
Feng Tange24c7452009-12-14 14:20:22 -080091 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070092 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
Feng Tange24c7452009-12-14 14:20:22 -080093 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070094 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
Feng Tange24c7452009-12-14 14:20:22 -080095 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070096 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
Feng Tange24c7452009-12-14 14:20:22 -080097 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070098 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
Feng Tange24c7452009-12-14 14:20:22 -080099 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
100 "=================================\n");
101
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300102 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
Feng Tange24c7452009-12-14 14:20:22 -0800103 kfree(buf);
104 return ret;
105}
106
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300107static const struct file_operations dw_spi_regs_ops = {
Feng Tange24c7452009-12-14 14:20:22 -0800108 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700109 .open = simple_open,
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300110 .read = dw_spi_show_regs,
Arnd Bergmann6038f372010-08-15 18:52:59 +0200111 .llseek = default_llseek,
Feng Tange24c7452009-12-14 14:20:22 -0800112};
113
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300114static int dw_spi_debugfs_init(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800115{
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300116 dws->debugfs = debugfs_create_dir("dw_spi", NULL);
Feng Tange24c7452009-12-14 14:20:22 -0800117 if (!dws->debugfs)
118 return -ENOMEM;
119
120 debugfs_create_file("registers", S_IFREG | S_IRUGO,
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300121 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
Feng Tange24c7452009-12-14 14:20:22 -0800122 return 0;
123}
124
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300125static void dw_spi_debugfs_remove(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800126{
Jingoo Hanfadcace2014-09-02 11:49:24 +0900127 debugfs_remove_recursive(dws->debugfs);
Feng Tange24c7452009-12-14 14:20:22 -0800128}
129
130#else
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300131static inline int dw_spi_debugfs_init(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800132{
George Shore20a588f2010-01-21 11:40:49 +0000133 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800134}
135
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300136static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800137{
138}
139#endif /* CONFIG_DEBUG_FS */
140
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200141static void dw_spi_set_cs(struct spi_device *spi, bool enable)
142{
143 struct dw_spi *dws = spi_master_get_devdata(spi->master);
144 struct chip_data *chip = spi_get_ctldata(spi);
145
146 /* Chip select logic is inverted from spi_set_cs() */
147 if (chip->cs_control)
148 chip->cs_control(!enable);
149
150 if (!enable)
151 dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
152}
153
Alek Du2ff271b2011-03-30 23:09:54 +0800154/* Return the max entries we can fill into tx fifo */
155static inline u32 tx_max(struct dw_spi *dws)
156{
157 u32 tx_left, tx_room, rxtx_gap;
158
159 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700160 tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
Alek Du2ff271b2011-03-30 23:09:54 +0800161
162 /*
163 * Another concern is about the tx/rx mismatch, we
164 * though to use (dws->fifo_len - rxflr - txflr) as
165 * one maximum value for tx, but it doesn't cover the
166 * data which is out of tx/rx fifo and inside the
167 * shift registers. So a control from sw point of
168 * view is taken.
169 */
170 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
171 / dws->n_bytes;
172
173 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
174}
175
176/* Return the max entries we should read out of rx fifo */
177static inline u32 rx_max(struct dw_spi *dws)
178{
179 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
180
Jingoo Hanfadcace2014-09-02 11:49:24 +0900181 return min_t(u32, rx_left, dw_readw(dws, DW_SPI_RXFLR));
Alek Du2ff271b2011-03-30 23:09:54 +0800182}
183
Alek Du3b8a4dd2011-03-30 23:09:55 +0800184static void dw_writer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800185{
Alek Du2ff271b2011-03-30 23:09:54 +0800186 u32 max = tx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800187 u16 txw = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800188
Alek Du2ff271b2011-03-30 23:09:54 +0800189 while (max--) {
190 /* Set the tx word if the transfer's original "tx" is not null */
191 if (dws->tx_end - dws->len) {
192 if (dws->n_bytes == 1)
193 txw = *(u8 *)(dws->tx);
194 else
195 txw = *(u16 *)(dws->tx);
196 }
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700197 dw_writew(dws, DW_SPI_DR, txw);
Alek Du2ff271b2011-03-30 23:09:54 +0800198 dws->tx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800199 }
Feng Tange24c7452009-12-14 14:20:22 -0800200}
201
Alek Du3b8a4dd2011-03-30 23:09:55 +0800202static void dw_reader(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800203{
Alek Du2ff271b2011-03-30 23:09:54 +0800204 u32 max = rx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800205 u16 rxw;
Feng Tange24c7452009-12-14 14:20:22 -0800206
Alek Du2ff271b2011-03-30 23:09:54 +0800207 while (max--) {
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700208 rxw = dw_readw(dws, DW_SPI_DR);
Feng Tangde6efe02011-03-30 23:09:52 +0800209 /* Care rx only if the transfer's original "rx" is not null */
210 if (dws->rx_end - dws->len) {
211 if (dws->n_bytes == 1)
212 *(u8 *)(dws->rx) = rxw;
213 else
214 *(u16 *)(dws->rx) = rxw;
215 }
216 dws->rx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800217 }
Feng Tange24c7452009-12-14 14:20:22 -0800218}
219
Feng Tange24c7452009-12-14 14:20:22 -0800220static void int_error_stop(struct dw_spi *dws, const char *msg)
221{
Andy Shevchenko45746e82015-03-02 14:58:55 +0200222 spi_reset_chip(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800223
224 dev_err(&dws->master->dev, "%s\n", msg);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200225 dws->master->cur_msg->status = -EIO;
226 spi_finalize_current_transfer(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800227}
228
Feng Tange24c7452009-12-14 14:20:22 -0800229static irqreturn_t interrupt_transfer(struct dw_spi *dws)
230{
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700231 u16 irq_status = dw_readw(dws, DW_SPI_ISR);
Feng Tange24c7452009-12-14 14:20:22 -0800232
Feng Tange24c7452009-12-14 14:20:22 -0800233 /* Error handling */
234 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700235 dw_readw(dws, DW_SPI_TXOICR);
236 dw_readw(dws, DW_SPI_RXOICR);
237 dw_readw(dws, DW_SPI_RXUICR);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800238 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
Feng Tange24c7452009-12-14 14:20:22 -0800239 return IRQ_HANDLED;
240 }
241
Alek Du3b8a4dd2011-03-30 23:09:55 +0800242 dw_reader(dws);
243 if (dws->rx_end == dws->rx) {
244 spi_mask_intr(dws, SPI_INT_TXEI);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200245 spi_finalize_current_transfer(dws->master);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800246 return IRQ_HANDLED;
247 }
Feng Tang552e4502010-01-20 13:49:45 -0700248 if (irq_status & SPI_INT_TXEI) {
249 spi_mask_intr(dws, SPI_INT_TXEI);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800250 dw_writer(dws);
251 /* Enable TX irq always, it will be disabled when RX finished */
252 spi_umask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800253 }
Feng Tang552e4502010-01-20 13:49:45 -0700254
Feng Tange24c7452009-12-14 14:20:22 -0800255 return IRQ_HANDLED;
256}
257
258static irqreturn_t dw_spi_irq(int irq, void *dev_id)
259{
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200260 struct spi_master *master = dev_id;
261 struct dw_spi *dws = spi_master_get_devdata(master);
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700262 u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
Yong Wangcbcc0622010-09-07 15:27:27 +0800263
Yong Wangcbcc0622010-09-07 15:27:27 +0800264 if (!irq_status)
265 return IRQ_NONE;
Feng Tange24c7452009-12-14 14:20:22 -0800266
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200267 if (!master->cur_msg) {
Feng Tange24c7452009-12-14 14:20:22 -0800268 spi_mask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800269 return IRQ_HANDLED;
270 }
271
272 return dws->transfer_handler(dws);
273}
274
275/* Must be called inside pump_transfers() */
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200276static int poll_transfer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800277{
Alek Du2ff271b2011-03-30 23:09:54 +0800278 do {
279 dw_writer(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800280 dw_reader(dws);
Alek Du2ff271b2011-03-30 23:09:54 +0800281 cpu_relax();
282 } while (dws->rx_end > dws->rx);
Feng Tange24c7452009-12-14 14:20:22 -0800283
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200284 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800285}
286
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200287static int dw_spi_transfer_one(struct spi_master *master,
288 struct spi_device *spi, struct spi_transfer *transfer)
Feng Tange24c7452009-12-14 14:20:22 -0800289{
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200290 struct dw_spi *dws = spi_master_get_devdata(master);
291 struct chip_data *chip = spi_get_ctldata(spi);
Feng Tange24c7452009-12-14 14:20:22 -0800292 u8 imask = 0;
Andy Shevchenkoea113702015-02-24 13:32:11 +0200293 u16 txlevel = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800294 u16 clk_div = 0;
295 u32 speed = 0;
296 u32 cr0 = 0;
Andy Shevchenko9f145382015-03-09 16:48:46 +0200297 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800298
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200299 dws->dma_mapped = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800300 dws->n_bytes = chip->n_bytes;
301 dws->dma_width = chip->dma_width;
Feng Tange24c7452009-12-14 14:20:22 -0800302
Feng Tange24c7452009-12-14 14:20:22 -0800303 dws->tx = (void *)transfer->tx_buf;
304 dws->tx_end = dws->tx + transfer->len;
305 dws->rx = transfer->rx_buf;
306 dws->rx_end = dws->rx + transfer->len;
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200307 dws->len = transfer->len;
Feng Tange24c7452009-12-14 14:20:22 -0800308
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200309 spi_enable_chip(dws, 0);
310
Feng Tange24c7452009-12-14 14:20:22 -0800311 cr0 = chip->cr0;
312
313 /* Handle per transfer options for bpw and speed */
314 if (transfer->speed_hz) {
315 speed = chip->speed_hz;
316
Andy Shevchenko341c7dc2015-02-24 13:32:12 +0200317 if ((transfer->speed_hz != speed) || !chip->clk_div) {
Feng Tange24c7452009-12-14 14:20:22 -0800318 speed = transfer->speed_hz;
Feng Tange24c7452009-12-14 14:20:22 -0800319
320 /* clk_div doesn't support odd number */
Andy Shevchenko341c7dc2015-02-24 13:32:12 +0200321 clk_div = (dws->max_freq / speed + 1) & 0xfffe;
Feng Tange24c7452009-12-14 14:20:22 -0800322
323 chip->speed_hz = speed;
324 chip->clk_div = clk_div;
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200325
326 spi_set_clk(dws, chip->clk_div);
Feng Tange24c7452009-12-14 14:20:22 -0800327 }
328 }
329 if (transfer->bits_per_word) {
Andy Shevchenkoe31abce2015-03-09 16:48:45 +0200330 if (transfer->bits_per_word == 8) {
331 dws->n_bytes = 1;
332 dws->dma_width = 1;
333 } else if (transfer->bits_per_word == 16) {
334 dws->n_bytes = 2;
335 dws->dma_width = 2;
336 }
337 cr0 = (transfer->bits_per_word - 1)
Feng Tange24c7452009-12-14 14:20:22 -0800338 | (chip->type << SPI_FRF_OFFSET)
339 | (spi->mode << SPI_MODE_OFFSET)
340 | (chip->tmode << SPI_TMOD_OFFSET);
341 }
Feng Tange24c7452009-12-14 14:20:22 -0800342
George Shore052dc7c2010-01-21 11:40:52 +0000343 /*
344 * Adjust transfer mode if necessary. Requires platform dependent
345 * chipselect mechanism.
346 */
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200347 if (chip->cs_control) {
George Shore052dc7c2010-01-21 11:40:52 +0000348 if (dws->rx && dws->tx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800349 chip->tmode = SPI_TMOD_TR;
George Shore052dc7c2010-01-21 11:40:52 +0000350 else if (dws->rx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800351 chip->tmode = SPI_TMOD_RO;
George Shore052dc7c2010-01-21 11:40:52 +0000352 else
Feng Tange3e55ff2010-09-07 15:52:06 +0800353 chip->tmode = SPI_TMOD_TO;
George Shore052dc7c2010-01-21 11:40:52 +0000354
Feng Tange3e55ff2010-09-07 15:52:06 +0800355 cr0 &= ~SPI_TMOD_MASK;
George Shore052dc7c2010-01-21 11:40:52 +0000356 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
357 }
358
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200359 dw_writew(dws, DW_SPI_CTRL0, cr0);
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200360
Feng Tange24c7452009-12-14 14:20:22 -0800361 /* Check if current transfer is a DMA transaction */
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200362 if (master->can_dma && master->can_dma(master, spi, transfer))
363 dws->dma_mapped = master->cur_msg_mapped;
Feng Tange24c7452009-12-14 14:20:22 -0800364
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200365 /* For poll mode just disable all interrupts */
366 spi_mask_intr(dws, 0xff);
367
Feng Tang552e4502010-01-20 13:49:45 -0700368 /*
369 * Interrupt mode
370 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
371 */
Andy Shevchenko9f145382015-03-09 16:48:46 +0200372 if (dws->dma_mapped) {
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200373 ret = dws->dma_ops->dma_setup(dws, transfer);
Andy Shevchenko9f145382015-03-09 16:48:46 +0200374 if (ret < 0) {
375 spi_enable_chip(dws, 1);
376 return ret;
377 }
378 } else if (!chip->poll_mode) {
Andy Shevchenkoea113702015-02-24 13:32:11 +0200379 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200380 dw_writew(dws, DW_SPI_TXFLTR, txlevel);
Feng Tang552e4502010-01-20 13:49:45 -0700381
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200382 /* Set the interrupt mask */
Jingoo Hanfadcace2014-09-02 11:49:24 +0900383 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
384 SPI_INT_RXUI | SPI_INT_RXOI;
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200385 spi_umask_intr(dws, imask);
386
Feng Tange24c7452009-12-14 14:20:22 -0800387 dws->transfer_handler = interrupt_transfer;
388 }
389
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200390 spi_enable_chip(dws, 1);
Feng Tange24c7452009-12-14 14:20:22 -0800391
Andy Shevchenko9f145382015-03-09 16:48:46 +0200392 if (dws->dma_mapped) {
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200393 ret = dws->dma_ops->dma_transfer(dws, transfer);
Andy Shevchenko9f145382015-03-09 16:48:46 +0200394 if (ret < 0)
395 return ret;
396 }
Feng Tange24c7452009-12-14 14:20:22 -0800397
398 if (chip->poll_mode)
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200399 return poll_transfer(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800400
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200401 return 1;
Feng Tange24c7452009-12-14 14:20:22 -0800402}
403
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200404static void dw_spi_handle_err(struct spi_master *master,
Baruch Siachec37e8e2014-01-31 12:07:44 +0200405 struct spi_message *msg)
Feng Tange24c7452009-12-14 14:20:22 -0800406{
Baruch Siachec37e8e2014-01-31 12:07:44 +0200407 struct dw_spi *dws = spi_master_get_devdata(master);
Feng Tange24c7452009-12-14 14:20:22 -0800408
Andy Shevchenko4d5ac1e2015-03-09 16:48:48 +0200409 if (dws->dma_mapped)
410 dws->dma_ops->dma_stop(dws);
411
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200412 spi_reset_chip(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800413}
414
415/* This may be called twice for each spi dev */
416static int dw_spi_setup(struct spi_device *spi)
417{
418 struct dw_spi_chip *chip_info = NULL;
419 struct chip_data *chip;
Baruch Siachd9c73bb2014-01-31 12:07:47 +0200420 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800421
Feng Tange24c7452009-12-14 14:20:22 -0800422 /* Only alloc on first setup */
423 chip = spi_get_ctldata(spi);
424 if (!chip) {
Axel Lina97c8832014-08-31 12:47:06 +0800425 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Feng Tange24c7452009-12-14 14:20:22 -0800426 if (!chip)
427 return -ENOMEM;
Baruch Siach43f627a2013-12-30 20:30:46 +0200428 spi_set_ctldata(spi, chip);
Feng Tange24c7452009-12-14 14:20:22 -0800429 }
430
431 /*
432 * Protocol drivers may change the chip settings, so...
433 * if chip_info exists, use it
434 */
435 chip_info = spi->controller_data;
436
437 /* chip_info doesn't always exist */
438 if (chip_info) {
439 if (chip_info->cs_control)
440 chip->cs_control = chip_info->cs_control;
441
442 chip->poll_mode = chip_info->poll_mode;
443 chip->type = chip_info->type;
444
445 chip->rx_threshold = 0;
446 chip->tx_threshold = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800447 }
448
Stephen Warren24778be2013-05-21 20:36:35 -0600449 if (spi->bits_per_word == 8) {
Feng Tange24c7452009-12-14 14:20:22 -0800450 chip->n_bytes = 1;
451 chip->dma_width = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600452 } else if (spi->bits_per_word == 16) {
Feng Tange24c7452009-12-14 14:20:22 -0800453 chip->n_bytes = 2;
454 chip->dma_width = 2;
Feng Tange24c7452009-12-14 14:20:22 -0800455 }
456 chip->bits_per_word = spi->bits_per_word;
457
Feng Tang552e4502010-01-20 13:49:45 -0700458 if (!spi->max_speed_hz) {
459 dev_err(&spi->dev, "No max speed HZ parameter\n");
460 return -EINVAL;
461 }
Feng Tange24c7452009-12-14 14:20:22 -0800462
463 chip->tmode = 0; /* Tx & Rx */
464 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
465 chip->cr0 = (chip->bits_per_word - 1)
466 | (chip->type << SPI_FRF_OFFSET)
467 | (spi->mode << SPI_MODE_OFFSET)
468 | (chip->tmode << SPI_TMOD_OFFSET);
469
Andy Shevchenkoc3ce15b2014-09-18 20:08:56 +0300470 if (spi->mode & SPI_LOOP)
471 chip->cr0 |= 1 << SPI_SRL_OFFSET;
472
Baruch Siachd9c73bb2014-01-31 12:07:47 +0200473 if (gpio_is_valid(spi->cs_gpio)) {
474 ret = gpio_direction_output(spi->cs_gpio,
475 !(spi->mode & SPI_CS_HIGH));
476 if (ret)
477 return ret;
478 }
479
Feng Tange24c7452009-12-14 14:20:22 -0800480 return 0;
481}
482
Axel Lina97c8832014-08-31 12:47:06 +0800483static void dw_spi_cleanup(struct spi_device *spi)
484{
485 struct chip_data *chip = spi_get_ctldata(spi);
486
487 kfree(chip);
488 spi_set_ctldata(spi, NULL);
489}
490
Feng Tange24c7452009-12-14 14:20:22 -0800491/* Restart the controller, disable all interrupts, clean rx fifo */
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200492static void spi_hw_init(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800493{
Andy Shevchenko45746e82015-03-02 14:58:55 +0200494 spi_reset_chip(dws);
Feng Tangc587b6f2010-01-21 10:41:10 +0800495
496 /*
497 * Try to detect the FIFO depth if not set by interface driver,
498 * the depth could be from 2 to 256 from HW spec
499 */
500 if (!dws->fifo_len) {
501 u32 fifo;
Jingoo Hanfadcace2014-09-02 11:49:24 +0900502
Andy Shevchenko9d239d32015-02-25 11:39:36 +0200503 for (fifo = 1; fifo < 256; fifo++) {
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700504 dw_writew(dws, DW_SPI_TXFLTR, fifo);
505 if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
Feng Tangc587b6f2010-01-21 10:41:10 +0800506 break;
507 }
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200508 dw_writew(dws, DW_SPI_TXFLTR, 0);
Feng Tangc587b6f2010-01-21 10:41:10 +0800509
Andy Shevchenko9d239d32015-02-25 11:39:36 +0200510 dws->fifo_len = (fifo == 1) ? 0 : fifo;
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200511 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
Feng Tangc587b6f2010-01-21 10:41:10 +0800512 }
Feng Tange24c7452009-12-14 14:20:22 -0800513}
514
Baruch Siach04f421e2013-12-30 20:30:44 +0200515int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800516{
517 struct spi_master *master;
518 int ret;
519
520 BUG_ON(dws == NULL);
521
Baruch Siach04f421e2013-12-30 20:30:44 +0200522 master = spi_alloc_master(dev, 0);
523 if (!master)
524 return -ENOMEM;
Feng Tange24c7452009-12-14 14:20:22 -0800525
526 dws->master = master;
527 dws->type = SSI_MOTO_SPI;
Feng Tange24c7452009-12-14 14:20:22 -0800528 dws->dma_inited = 0;
529 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
Andy Shevchenkoc3c6e232014-09-18 20:08:57 +0300530 snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
Feng Tange24c7452009-12-14 14:20:22 -0800531
Baruch Siach04f421e2013-12-30 20:30:44 +0200532 ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200533 dws->name, master);
Feng Tange24c7452009-12-14 14:20:22 -0800534 if (ret < 0) {
535 dev_err(&master->dev, "can not get IRQ\n");
536 goto err_free_master;
537 }
538
Andy Shevchenkoc3ce15b2014-09-18 20:08:56 +0300539 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
Stephen Warren24778be2013-05-21 20:36:35 -0600540 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Feng Tange24c7452009-12-14 14:20:22 -0800541 master->bus_num = dws->bus_num;
542 master->num_chipselect = dws->num_cs;
Feng Tange24c7452009-12-14 14:20:22 -0800543 master->setup = dw_spi_setup;
Axel Lina97c8832014-08-31 12:47:06 +0800544 master->cleanup = dw_spi_cleanup;
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200545 master->set_cs = dw_spi_set_cs;
546 master->transfer_one = dw_spi_transfer_one;
547 master->handle_err = dw_spi_handle_err;
Axel Lin765ee702014-02-20 21:37:56 +0800548 master->max_speed_hz = dws->max_freq;
Thor Thayer9c6de472014-10-08 13:51:34 -0500549 master->dev.of_node = dev->of_node;
Feng Tange24c7452009-12-14 14:20:22 -0800550
Feng Tange24c7452009-12-14 14:20:22 -0800551 /* Basic HW init */
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200552 spi_hw_init(dev, dws);
Feng Tange24c7452009-12-14 14:20:22 -0800553
Feng Tang7063c0d2010-12-24 13:59:11 +0800554 if (dws->dma_ops && dws->dma_ops->dma_init) {
555 ret = dws->dma_ops->dma_init(dws);
556 if (ret) {
Andy Shevchenko3dbb3b92015-01-07 16:56:54 +0200557 dev_warn(dev, "DMA init failed\n");
Feng Tang7063c0d2010-12-24 13:59:11 +0800558 dws->dma_inited = 0;
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200559 } else {
560 master->can_dma = dws->dma_ops->can_dma;
Feng Tang7063c0d2010-12-24 13:59:11 +0800561 }
562 }
563
Feng Tange24c7452009-12-14 14:20:22 -0800564 spi_master_set_devdata(master, dws);
Baruch Siach04f421e2013-12-30 20:30:44 +0200565 ret = devm_spi_register_master(dev, master);
Feng Tange24c7452009-12-14 14:20:22 -0800566 if (ret) {
567 dev_err(&master->dev, "problem registering spi master\n");
Baruch Siachec37e8e2014-01-31 12:07:44 +0200568 goto err_dma_exit;
Feng Tange24c7452009-12-14 14:20:22 -0800569 }
570
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300571 dw_spi_debugfs_init(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800572 return 0;
573
Baruch Siachec37e8e2014-01-31 12:07:44 +0200574err_dma_exit:
Feng Tang7063c0d2010-12-24 13:59:11 +0800575 if (dws->dma_ops && dws->dma_ops->dma_exit)
576 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800577 spi_enable_chip(dws, 0);
Feng Tange24c7452009-12-14 14:20:22 -0800578err_free_master:
579 spi_master_put(master);
Feng Tange24c7452009-12-14 14:20:22 -0800580 return ret;
581}
Feng Tang79290a22010-12-24 13:59:10 +0800582EXPORT_SYMBOL_GPL(dw_spi_add_host);
Feng Tange24c7452009-12-14 14:20:22 -0800583
Grant Likelyfd4a3192012-12-07 16:57:14 +0000584void dw_spi_remove_host(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800585{
Feng Tange24c7452009-12-14 14:20:22 -0800586 if (!dws)
587 return;
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300588 dw_spi_debugfs_remove(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800589
Feng Tang7063c0d2010-12-24 13:59:11 +0800590 if (dws->dma_ops && dws->dma_ops->dma_exit)
591 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800592 spi_enable_chip(dws, 0);
593 /* Disable clk */
594 spi_set_clk(dws, 0);
Feng Tange24c7452009-12-14 14:20:22 -0800595}
Feng Tang79290a22010-12-24 13:59:10 +0800596EXPORT_SYMBOL_GPL(dw_spi_remove_host);
Feng Tange24c7452009-12-14 14:20:22 -0800597
598int dw_spi_suspend_host(struct dw_spi *dws)
599{
600 int ret = 0;
601
Baruch Siachec37e8e2014-01-31 12:07:44 +0200602 ret = spi_master_suspend(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800603 if (ret)
604 return ret;
605 spi_enable_chip(dws, 0);
606 spi_set_clk(dws, 0);
607 return ret;
608}
Feng Tang79290a22010-12-24 13:59:10 +0800609EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
Feng Tange24c7452009-12-14 14:20:22 -0800610
611int dw_spi_resume_host(struct dw_spi *dws)
612{
613 int ret;
614
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200615 spi_hw_init(&dws->master->dev, dws);
Baruch Siachec37e8e2014-01-31 12:07:44 +0200616 ret = spi_master_resume(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800617 if (ret)
618 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
619 return ret;
620}
Feng Tang79290a22010-12-24 13:59:10 +0800621EXPORT_SYMBOL_GPL(dw_spi_resume_host);
Feng Tange24c7452009-12-14 14:20:22 -0800622
623MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
624MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
625MODULE_LICENSE("GPL v2");