blob: 9e4a0aa7d341782c5df5e9b2538a0e6e2f56ff05 [file] [log] [blame]
Feng Tange24c7452009-12-14 14:20:22 -08001/*
Grant Likelyca632f52011-06-06 01:16:30 -06002 * Designware SPI core controller driver (refer pxa2xx_spi.c)
Feng Tange24c7452009-12-14 14:20:22 -08003 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 */
19
20#include <linux/dma-mapping.h>
21#include <linux/interrupt.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040022#include <linux/module.h>
Feng Tange24c7452009-12-14 14:20:22 -080023#include <linux/highmem.h>
24#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Feng Tange24c7452009-12-14 14:20:22 -080026#include <linux/spi/spi.h>
27
Grant Likelyca632f52011-06-06 01:16:30 -060028#include "spi-dw.h"
Grant Likely568a60e2011-02-28 12:47:12 -070029
Feng Tange24c7452009-12-14 14:20:22 -080030#ifdef CONFIG_DEBUG_FS
31#include <linux/debugfs.h>
32#endif
33
34#define START_STATE ((void *)0)
35#define RUNNING_STATE ((void *)1)
36#define DONE_STATE ((void *)2)
37#define ERROR_STATE ((void *)-1)
38
39#define QUEUE_RUNNING 0
40#define QUEUE_STOPPED 1
41
42#define MRST_SPI_DEASSERT 0
43#define MRST_SPI_ASSERT 1
44
45/* Slave spi_dev related */
46struct chip_data {
47 u16 cr0;
48 u8 cs; /* chip select pin */
49 u8 n_bytes; /* current is a 1/2/4 byte op */
50 u8 tmode; /* TR/TO/RO/EEPROM */
51 u8 type; /* SPI/SSP/MicroWire */
52
53 u8 poll_mode; /* 1 means use poll mode */
54
55 u32 dma_width;
56 u32 rx_threshold;
57 u32 tx_threshold;
58 u8 enable_dma;
59 u8 bits_per_word;
60 u16 clk_div; /* baud rate divider */
61 u32 speed_hz; /* baud rate */
Feng Tange24c7452009-12-14 14:20:22 -080062 void (*cs_control)(u32 command);
63};
64
65#ifdef CONFIG_DEBUG_FS
Feng Tange24c7452009-12-14 14:20:22 -080066#define SPI_REGS_BUFSIZE 1024
67static ssize_t spi_show_regs(struct file *file, char __user *user_buf,
68 size_t count, loff_t *ppos)
69{
70 struct dw_spi *dws;
71 char *buf;
72 u32 len = 0;
73 ssize_t ret;
74
75 dws = file->private_data;
76
77 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
78 if (!buf)
79 return 0;
80
81 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
82 "MRST SPI0 registers:\n");
83 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
84 "=================================\n");
85 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070086 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
Feng Tange24c7452009-12-14 14:20:22 -080087 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070088 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
Feng Tange24c7452009-12-14 14:20:22 -080089 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070090 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
Feng Tange24c7452009-12-14 14:20:22 -080091 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070092 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
Feng Tange24c7452009-12-14 14:20:22 -080093 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070094 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
Feng Tange24c7452009-12-14 14:20:22 -080095 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070096 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080097 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070098 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080099 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700100 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
Feng Tange24c7452009-12-14 14:20:22 -0800101 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700102 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
Feng Tange24c7452009-12-14 14:20:22 -0800103 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700104 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
Feng Tange24c7452009-12-14 14:20:22 -0800105 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700106 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
Feng Tange24c7452009-12-14 14:20:22 -0800107 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700108 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
Feng Tange24c7452009-12-14 14:20:22 -0800109 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700110 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
Feng Tange24c7452009-12-14 14:20:22 -0800111 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700112 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
Feng Tange24c7452009-12-14 14:20:22 -0800113 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700114 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
Feng Tange24c7452009-12-14 14:20:22 -0800115 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
116 "=================================\n");
117
118 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
119 kfree(buf);
120 return ret;
121}
122
123static const struct file_operations mrst_spi_regs_ops = {
124 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700125 .open = simple_open,
Feng Tange24c7452009-12-14 14:20:22 -0800126 .read = spi_show_regs,
Arnd Bergmann6038f372010-08-15 18:52:59 +0200127 .llseek = default_llseek,
Feng Tange24c7452009-12-14 14:20:22 -0800128};
129
130static int mrst_spi_debugfs_init(struct dw_spi *dws)
131{
132 dws->debugfs = debugfs_create_dir("mrst_spi", NULL);
133 if (!dws->debugfs)
134 return -ENOMEM;
135
136 debugfs_create_file("registers", S_IFREG | S_IRUGO,
137 dws->debugfs, (void *)dws, &mrst_spi_regs_ops);
138 return 0;
139}
140
141static void mrst_spi_debugfs_remove(struct dw_spi *dws)
142{
143 if (dws->debugfs)
144 debugfs_remove_recursive(dws->debugfs);
145}
146
147#else
148static inline int mrst_spi_debugfs_init(struct dw_spi *dws)
149{
George Shore20a588f2010-01-21 11:40:49 +0000150 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800151}
152
153static inline void mrst_spi_debugfs_remove(struct dw_spi *dws)
154{
155}
156#endif /* CONFIG_DEBUG_FS */
157
Alek Du2ff271b2011-03-30 23:09:54 +0800158/* Return the max entries we can fill into tx fifo */
159static inline u32 tx_max(struct dw_spi *dws)
160{
161 u32 tx_left, tx_room, rxtx_gap;
162
163 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700164 tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
Alek Du2ff271b2011-03-30 23:09:54 +0800165
166 /*
167 * Another concern is about the tx/rx mismatch, we
168 * though to use (dws->fifo_len - rxflr - txflr) as
169 * one maximum value for tx, but it doesn't cover the
170 * data which is out of tx/rx fifo and inside the
171 * shift registers. So a control from sw point of
172 * view is taken.
173 */
174 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
175 / dws->n_bytes;
176
177 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
178}
179
180/* Return the max entries we should read out of rx fifo */
181static inline u32 rx_max(struct dw_spi *dws)
182{
183 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
184
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700185 return min(rx_left, (u32)dw_readw(dws, DW_SPI_RXFLR));
Alek Du2ff271b2011-03-30 23:09:54 +0800186}
187
Alek Du3b8a4dd2011-03-30 23:09:55 +0800188static void dw_writer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800189{
Alek Du2ff271b2011-03-30 23:09:54 +0800190 u32 max = tx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800191 u16 txw = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800192
Alek Du2ff271b2011-03-30 23:09:54 +0800193 while (max--) {
194 /* Set the tx word if the transfer's original "tx" is not null */
195 if (dws->tx_end - dws->len) {
196 if (dws->n_bytes == 1)
197 txw = *(u8 *)(dws->tx);
198 else
199 txw = *(u16 *)(dws->tx);
200 }
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700201 dw_writew(dws, DW_SPI_DR, txw);
Alek Du2ff271b2011-03-30 23:09:54 +0800202 dws->tx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800203 }
Feng Tange24c7452009-12-14 14:20:22 -0800204}
205
Alek Du3b8a4dd2011-03-30 23:09:55 +0800206static void dw_reader(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800207{
Alek Du2ff271b2011-03-30 23:09:54 +0800208 u32 max = rx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800209 u16 rxw;
Feng Tange24c7452009-12-14 14:20:22 -0800210
Alek Du2ff271b2011-03-30 23:09:54 +0800211 while (max--) {
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700212 rxw = dw_readw(dws, DW_SPI_DR);
Feng Tangde6efe02011-03-30 23:09:52 +0800213 /* Care rx only if the transfer's original "rx" is not null */
214 if (dws->rx_end - dws->len) {
215 if (dws->n_bytes == 1)
216 *(u8 *)(dws->rx) = rxw;
217 else
218 *(u16 *)(dws->rx) = rxw;
219 }
220 dws->rx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800221 }
Feng Tange24c7452009-12-14 14:20:22 -0800222}
223
224static void *next_transfer(struct dw_spi *dws)
225{
226 struct spi_message *msg = dws->cur_msg;
227 struct spi_transfer *trans = dws->cur_transfer;
228
229 /* Move to next transfer */
230 if (trans->transfer_list.next != &msg->transfers) {
231 dws->cur_transfer =
232 list_entry(trans->transfer_list.next,
233 struct spi_transfer,
234 transfer_list);
235 return RUNNING_STATE;
236 } else
237 return DONE_STATE;
238}
239
240/*
241 * Note: first step is the protocol driver prepares
242 * a dma-capable memory, and this func just need translate
243 * the virt addr to physical
244 */
245static int map_dma_buffers(struct dw_spi *dws)
246{
Feng Tang7063c0d2010-12-24 13:59:11 +0800247 if (!dws->cur_msg->is_dma_mapped
248 || !dws->dma_inited
249 || !dws->cur_chip->enable_dma
250 || !dws->dma_ops)
Feng Tange24c7452009-12-14 14:20:22 -0800251 return 0;
252
253 if (dws->cur_transfer->tx_dma)
254 dws->tx_dma = dws->cur_transfer->tx_dma;
255
256 if (dws->cur_transfer->rx_dma)
257 dws->rx_dma = dws->cur_transfer->rx_dma;
258
259 return 1;
260}
261
262/* Caller already set message->status; dma and pio irqs are blocked */
263static void giveback(struct dw_spi *dws)
264{
265 struct spi_transfer *last_transfer;
266 unsigned long flags;
267 struct spi_message *msg;
268
269 spin_lock_irqsave(&dws->lock, flags);
270 msg = dws->cur_msg;
271 dws->cur_msg = NULL;
272 dws->cur_transfer = NULL;
273 dws->prev_chip = dws->cur_chip;
274 dws->cur_chip = NULL;
275 dws->dma_mapped = 0;
276 queue_work(dws->workqueue, &dws->pump_messages);
277 spin_unlock_irqrestore(&dws->lock, flags);
278
279 last_transfer = list_entry(msg->transfers.prev,
280 struct spi_transfer,
281 transfer_list);
282
Feng Tange3e55ff2010-09-07 15:52:06 +0800283 if (!last_transfer->cs_change && dws->cs_control)
Feng Tange24c7452009-12-14 14:20:22 -0800284 dws->cs_control(MRST_SPI_DEASSERT);
285
286 msg->state = NULL;
287 if (msg->complete)
288 msg->complete(msg->context);
289}
290
291static void int_error_stop(struct dw_spi *dws, const char *msg)
292{
Alek Du8a33a372011-03-30 23:09:53 +0800293 /* Stop the hw */
Feng Tange24c7452009-12-14 14:20:22 -0800294 spi_enable_chip(dws, 0);
295
296 dev_err(&dws->master->dev, "%s\n", msg);
297 dws->cur_msg->state = ERROR_STATE;
298 tasklet_schedule(&dws->pump_transfers);
299}
300
Feng Tang7063c0d2010-12-24 13:59:11 +0800301void dw_spi_xfer_done(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800302{
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300303 /* Update total byte transferred return count actual bytes read */
Feng Tange24c7452009-12-14 14:20:22 -0800304 dws->cur_msg->actual_length += dws->len;
305
306 /* Move to next transfer */
307 dws->cur_msg->state = next_transfer(dws);
308
309 /* Handle end of message */
310 if (dws->cur_msg->state == DONE_STATE) {
311 dws->cur_msg->status = 0;
312 giveback(dws);
313 } else
314 tasklet_schedule(&dws->pump_transfers);
315}
Feng Tang7063c0d2010-12-24 13:59:11 +0800316EXPORT_SYMBOL_GPL(dw_spi_xfer_done);
Feng Tange24c7452009-12-14 14:20:22 -0800317
318static irqreturn_t interrupt_transfer(struct dw_spi *dws)
319{
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700320 u16 irq_status = dw_readw(dws, DW_SPI_ISR);
Feng Tange24c7452009-12-14 14:20:22 -0800321
Feng Tange24c7452009-12-14 14:20:22 -0800322 /* Error handling */
323 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700324 dw_readw(dws, DW_SPI_TXOICR);
325 dw_readw(dws, DW_SPI_RXOICR);
326 dw_readw(dws, DW_SPI_RXUICR);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800327 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
Feng Tange24c7452009-12-14 14:20:22 -0800328 return IRQ_HANDLED;
329 }
330
Alek Du3b8a4dd2011-03-30 23:09:55 +0800331 dw_reader(dws);
332 if (dws->rx_end == dws->rx) {
333 spi_mask_intr(dws, SPI_INT_TXEI);
334 dw_spi_xfer_done(dws);
335 return IRQ_HANDLED;
336 }
Feng Tang552e4502010-01-20 13:49:45 -0700337 if (irq_status & SPI_INT_TXEI) {
338 spi_mask_intr(dws, SPI_INT_TXEI);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800339 dw_writer(dws);
340 /* Enable TX irq always, it will be disabled when RX finished */
341 spi_umask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800342 }
Feng Tang552e4502010-01-20 13:49:45 -0700343
Feng Tange24c7452009-12-14 14:20:22 -0800344 return IRQ_HANDLED;
345}
346
347static irqreturn_t dw_spi_irq(int irq, void *dev_id)
348{
349 struct dw_spi *dws = dev_id;
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700350 u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
Yong Wangcbcc0622010-09-07 15:27:27 +0800351
Yong Wangcbcc0622010-09-07 15:27:27 +0800352 if (!irq_status)
353 return IRQ_NONE;
Feng Tange24c7452009-12-14 14:20:22 -0800354
355 if (!dws->cur_msg) {
356 spi_mask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800357 return IRQ_HANDLED;
358 }
359
360 return dws->transfer_handler(dws);
361}
362
363/* Must be called inside pump_transfers() */
364static void poll_transfer(struct dw_spi *dws)
365{
Alek Du2ff271b2011-03-30 23:09:54 +0800366 do {
367 dw_writer(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800368 dw_reader(dws);
Alek Du2ff271b2011-03-30 23:09:54 +0800369 cpu_relax();
370 } while (dws->rx_end > dws->rx);
Feng Tange24c7452009-12-14 14:20:22 -0800371
Feng Tang7063c0d2010-12-24 13:59:11 +0800372 dw_spi_xfer_done(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800373}
374
375static void pump_transfers(unsigned long data)
376{
377 struct dw_spi *dws = (struct dw_spi *)data;
378 struct spi_message *message = NULL;
379 struct spi_transfer *transfer = NULL;
380 struct spi_transfer *previous = NULL;
381 struct spi_device *spi = NULL;
382 struct chip_data *chip = NULL;
383 u8 bits = 0;
384 u8 imask = 0;
385 u8 cs_change = 0;
Feng Tang552e4502010-01-20 13:49:45 -0700386 u16 txint_level = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800387 u16 clk_div = 0;
388 u32 speed = 0;
389 u32 cr0 = 0;
390
391 /* Get current state information */
392 message = dws->cur_msg;
393 transfer = dws->cur_transfer;
394 chip = dws->cur_chip;
395 spi = message->spi;
396
Feng Tang552e4502010-01-20 13:49:45 -0700397 if (unlikely(!chip->clk_div))
398 chip->clk_div = dws->max_freq / chip->speed_hz;
399
Feng Tange24c7452009-12-14 14:20:22 -0800400 if (message->state == ERROR_STATE) {
401 message->status = -EIO;
402 goto early_exit;
403 }
404
405 /* Handle end of message */
406 if (message->state == DONE_STATE) {
407 message->status = 0;
408 goto early_exit;
409 }
410
411 /* Delay if requested at end of transfer*/
412 if (message->state == RUNNING_STATE) {
413 previous = list_entry(transfer->transfer_list.prev,
414 struct spi_transfer,
415 transfer_list);
416 if (previous->delay_usecs)
417 udelay(previous->delay_usecs);
418 }
419
420 dws->n_bytes = chip->n_bytes;
421 dws->dma_width = chip->dma_width;
422 dws->cs_control = chip->cs_control;
423
424 dws->rx_dma = transfer->rx_dma;
425 dws->tx_dma = transfer->tx_dma;
426 dws->tx = (void *)transfer->tx_buf;
427 dws->tx_end = dws->tx + transfer->len;
428 dws->rx = transfer->rx_buf;
429 dws->rx_end = dws->rx + transfer->len;
Feng Tange24c7452009-12-14 14:20:22 -0800430 dws->len = dws->cur_transfer->len;
431 if (chip != dws->prev_chip)
432 cs_change = 1;
433
434 cr0 = chip->cr0;
435
436 /* Handle per transfer options for bpw and speed */
437 if (transfer->speed_hz) {
438 speed = chip->speed_hz;
439
440 if (transfer->speed_hz != speed) {
441 speed = transfer->speed_hz;
Feng Tange24c7452009-12-14 14:20:22 -0800442
443 /* clk_div doesn't support odd number */
444 clk_div = dws->max_freq / speed;
Feng Tang552e4502010-01-20 13:49:45 -0700445 clk_div = (clk_div + 1) & 0xfffe;
Feng Tange24c7452009-12-14 14:20:22 -0800446
447 chip->speed_hz = speed;
448 chip->clk_div = clk_div;
449 }
450 }
451 if (transfer->bits_per_word) {
452 bits = transfer->bits_per_word;
Stephen Warren24778be2013-05-21 20:36:35 -0600453 dws->n_bytes = dws->dma_width = bits >> 3;
Feng Tange24c7452009-12-14 14:20:22 -0800454 cr0 = (bits - 1)
455 | (chip->type << SPI_FRF_OFFSET)
456 | (spi->mode << SPI_MODE_OFFSET)
457 | (chip->tmode << SPI_TMOD_OFFSET);
458 }
459 message->state = RUNNING_STATE;
460
George Shore052dc7c2010-01-21 11:40:52 +0000461 /*
462 * Adjust transfer mode if necessary. Requires platform dependent
463 * chipselect mechanism.
464 */
465 if (dws->cs_control) {
466 if (dws->rx && dws->tx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800467 chip->tmode = SPI_TMOD_TR;
George Shore052dc7c2010-01-21 11:40:52 +0000468 else if (dws->rx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800469 chip->tmode = SPI_TMOD_RO;
George Shore052dc7c2010-01-21 11:40:52 +0000470 else
Feng Tange3e55ff2010-09-07 15:52:06 +0800471 chip->tmode = SPI_TMOD_TO;
George Shore052dc7c2010-01-21 11:40:52 +0000472
Feng Tange3e55ff2010-09-07 15:52:06 +0800473 cr0 &= ~SPI_TMOD_MASK;
George Shore052dc7c2010-01-21 11:40:52 +0000474 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
475 }
476
Feng Tange24c7452009-12-14 14:20:22 -0800477 /* Check if current transfer is a DMA transaction */
478 dws->dma_mapped = map_dma_buffers(dws);
479
Feng Tang552e4502010-01-20 13:49:45 -0700480 /*
481 * Interrupt mode
482 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
483 */
Feng Tange24c7452009-12-14 14:20:22 -0800484 if (!dws->dma_mapped && !chip->poll_mode) {
Feng Tang552e4502010-01-20 13:49:45 -0700485 int templen = dws->len / dws->n_bytes;
486 txint_level = dws->fifo_len / 2;
487 txint_level = (templen > txint_level) ? txint_level : templen;
488
Alek Du3b8a4dd2011-03-30 23:09:55 +0800489 imask |= SPI_INT_TXEI | SPI_INT_TXOI | SPI_INT_RXUI | SPI_INT_RXOI;
Feng Tange24c7452009-12-14 14:20:22 -0800490 dws->transfer_handler = interrupt_transfer;
491 }
492
493 /*
494 * Reprogram registers only if
495 * 1. chip select changes
496 * 2. clk_div is changed
497 * 3. control value changes
498 */
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700499 if (dw_readw(dws, DW_SPI_CTRL0) != cr0 || cs_change || clk_div || imask) {
Feng Tange24c7452009-12-14 14:20:22 -0800500 spi_enable_chip(dws, 0);
501
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700502 if (dw_readw(dws, DW_SPI_CTRL0) != cr0)
503 dw_writew(dws, DW_SPI_CTRL0, cr0);
Feng Tange24c7452009-12-14 14:20:22 -0800504
Feng Tange24c7452009-12-14 14:20:22 -0800505 spi_set_clk(dws, clk_div ? clk_div : chip->clk_div);
506 spi_chip_sel(dws, spi->chip_select);
Feng Tange24c7452009-12-14 14:20:22 -0800507
Justin P. Mattock2f263d92010-12-30 15:07:51 -0800508 /* Set the interrupt mask, for poll mode just disable all int */
Feng Tang552e4502010-01-20 13:49:45 -0700509 spi_mask_intr(dws, 0xff);
510 if (imask)
511 spi_umask_intr(dws, imask);
512 if (txint_level)
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700513 dw_writew(dws, DW_SPI_TXFLTR, txint_level);
Feng Tang552e4502010-01-20 13:49:45 -0700514
515 spi_enable_chip(dws, 1);
Feng Tange24c7452009-12-14 14:20:22 -0800516 if (cs_change)
517 dws->prev_chip = chip;
518 }
519
520 if (dws->dma_mapped)
Feng Tang7063c0d2010-12-24 13:59:11 +0800521 dws->dma_ops->dma_transfer(dws, cs_change);
Feng Tange24c7452009-12-14 14:20:22 -0800522
523 if (chip->poll_mode)
524 poll_transfer(dws);
525
526 return;
527
528early_exit:
529 giveback(dws);
530 return;
531}
532
533static void pump_messages(struct work_struct *work)
534{
535 struct dw_spi *dws =
536 container_of(work, struct dw_spi, pump_messages);
537 unsigned long flags;
538
539 /* Lock queue and check for queue work */
540 spin_lock_irqsave(&dws->lock, flags);
541 if (list_empty(&dws->queue) || dws->run == QUEUE_STOPPED) {
542 dws->busy = 0;
543 spin_unlock_irqrestore(&dws->lock, flags);
544 return;
545 }
546
547 /* Make sure we are not already running a message */
548 if (dws->cur_msg) {
549 spin_unlock_irqrestore(&dws->lock, flags);
550 return;
551 }
552
553 /* Extract head of queue */
554 dws->cur_msg = list_entry(dws->queue.next, struct spi_message, queue);
555 list_del_init(&dws->cur_msg->queue);
556
557 /* Initial message state*/
558 dws->cur_msg->state = START_STATE;
559 dws->cur_transfer = list_entry(dws->cur_msg->transfers.next,
560 struct spi_transfer,
561 transfer_list);
562 dws->cur_chip = spi_get_ctldata(dws->cur_msg->spi);
563
564 /* Mark as busy and launch transfers */
565 tasklet_schedule(&dws->pump_transfers);
566
567 dws->busy = 1;
568 spin_unlock_irqrestore(&dws->lock, flags);
569}
570
571/* spi_device use this to queue in their spi_msg */
572static int dw_spi_transfer(struct spi_device *spi, struct spi_message *msg)
573{
574 struct dw_spi *dws = spi_master_get_devdata(spi->master);
575 unsigned long flags;
576
577 spin_lock_irqsave(&dws->lock, flags);
578
579 if (dws->run == QUEUE_STOPPED) {
580 spin_unlock_irqrestore(&dws->lock, flags);
581 return -ESHUTDOWN;
582 }
583
584 msg->actual_length = 0;
585 msg->status = -EINPROGRESS;
586 msg->state = START_STATE;
587
588 list_add_tail(&msg->queue, &dws->queue);
589
590 if (dws->run == QUEUE_RUNNING && !dws->busy) {
591
592 if (dws->cur_transfer || dws->cur_msg)
593 queue_work(dws->workqueue,
594 &dws->pump_messages);
595 else {
596 /* If no other data transaction in air, just go */
597 spin_unlock_irqrestore(&dws->lock, flags);
598 pump_messages(&dws->pump_messages);
599 return 0;
600 }
601 }
602
603 spin_unlock_irqrestore(&dws->lock, flags);
604 return 0;
605}
606
607/* This may be called twice for each spi dev */
608static int dw_spi_setup(struct spi_device *spi)
609{
610 struct dw_spi_chip *chip_info = NULL;
611 struct chip_data *chip;
612
Feng Tange24c7452009-12-14 14:20:22 -0800613 /* Only alloc on first setup */
614 chip = spi_get_ctldata(spi);
615 if (!chip) {
Baruch Siach43f627a2013-12-30 20:30:46 +0200616 chip = devm_kzalloc(&spi->dev, sizeof(struct chip_data),
617 GFP_KERNEL);
Feng Tange24c7452009-12-14 14:20:22 -0800618 if (!chip)
619 return -ENOMEM;
Baruch Siach43f627a2013-12-30 20:30:46 +0200620 spi_set_ctldata(spi, chip);
Feng Tange24c7452009-12-14 14:20:22 -0800621 }
622
623 /*
624 * Protocol drivers may change the chip settings, so...
625 * if chip_info exists, use it
626 */
627 chip_info = spi->controller_data;
628
629 /* chip_info doesn't always exist */
630 if (chip_info) {
631 if (chip_info->cs_control)
632 chip->cs_control = chip_info->cs_control;
633
634 chip->poll_mode = chip_info->poll_mode;
635 chip->type = chip_info->type;
636
637 chip->rx_threshold = 0;
638 chip->tx_threshold = 0;
639
640 chip->enable_dma = chip_info->enable_dma;
641 }
642
Stephen Warren24778be2013-05-21 20:36:35 -0600643 if (spi->bits_per_word == 8) {
Feng Tange24c7452009-12-14 14:20:22 -0800644 chip->n_bytes = 1;
645 chip->dma_width = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600646 } else if (spi->bits_per_word == 16) {
Feng Tange24c7452009-12-14 14:20:22 -0800647 chip->n_bytes = 2;
648 chip->dma_width = 2;
Feng Tange24c7452009-12-14 14:20:22 -0800649 }
650 chip->bits_per_word = spi->bits_per_word;
651
Feng Tang552e4502010-01-20 13:49:45 -0700652 if (!spi->max_speed_hz) {
653 dev_err(&spi->dev, "No max speed HZ parameter\n");
654 return -EINVAL;
655 }
Feng Tange24c7452009-12-14 14:20:22 -0800656 chip->speed_hz = spi->max_speed_hz;
Feng Tange24c7452009-12-14 14:20:22 -0800657
658 chip->tmode = 0; /* Tx & Rx */
659 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
660 chip->cr0 = (chip->bits_per_word - 1)
661 | (chip->type << SPI_FRF_OFFSET)
662 | (spi->mode << SPI_MODE_OFFSET)
663 | (chip->tmode << SPI_TMOD_OFFSET);
664
Feng Tange24c7452009-12-14 14:20:22 -0800665 return 0;
666}
667
668static void dw_spi_cleanup(struct spi_device *spi)
669{
670 struct chip_data *chip = spi_get_ctldata(spi);
671 kfree(chip);
672}
673
Grant Likelyfd4a3192012-12-07 16:57:14 +0000674static int init_queue(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800675{
676 INIT_LIST_HEAD(&dws->queue);
677 spin_lock_init(&dws->lock);
678
679 dws->run = QUEUE_STOPPED;
680 dws->busy = 0;
681
682 tasklet_init(&dws->pump_transfers,
683 pump_transfers, (unsigned long)dws);
684
685 INIT_WORK(&dws->pump_messages, pump_messages);
686 dws->workqueue = create_singlethread_workqueue(
687 dev_name(dws->master->dev.parent));
688 if (dws->workqueue == NULL)
689 return -EBUSY;
690
691 return 0;
692}
693
694static int start_queue(struct dw_spi *dws)
695{
696 unsigned long flags;
697
698 spin_lock_irqsave(&dws->lock, flags);
699
700 if (dws->run == QUEUE_RUNNING || dws->busy) {
701 spin_unlock_irqrestore(&dws->lock, flags);
702 return -EBUSY;
703 }
704
705 dws->run = QUEUE_RUNNING;
706 dws->cur_msg = NULL;
707 dws->cur_transfer = NULL;
708 dws->cur_chip = NULL;
709 dws->prev_chip = NULL;
710 spin_unlock_irqrestore(&dws->lock, flags);
711
712 queue_work(dws->workqueue, &dws->pump_messages);
713
714 return 0;
715}
716
717static int stop_queue(struct dw_spi *dws)
718{
719 unsigned long flags;
720 unsigned limit = 50;
721 int status = 0;
722
723 spin_lock_irqsave(&dws->lock, flags);
724 dws->run = QUEUE_STOPPED;
Vasily Khoruzhick850a28e2011-04-06 17:49:15 +0300725 while ((!list_empty(&dws->queue) || dws->busy) && limit--) {
Feng Tange24c7452009-12-14 14:20:22 -0800726 spin_unlock_irqrestore(&dws->lock, flags);
727 msleep(10);
728 spin_lock_irqsave(&dws->lock, flags);
729 }
730
731 if (!list_empty(&dws->queue) || dws->busy)
732 status = -EBUSY;
733 spin_unlock_irqrestore(&dws->lock, flags);
734
735 return status;
736}
737
738static int destroy_queue(struct dw_spi *dws)
739{
740 int status;
741
742 status = stop_queue(dws);
743 if (status != 0)
744 return status;
745 destroy_workqueue(dws->workqueue);
746 return 0;
747}
748
749/* Restart the controller, disable all interrupts, clean rx fifo */
750static void spi_hw_init(struct dw_spi *dws)
751{
752 spi_enable_chip(dws, 0);
753 spi_mask_intr(dws, 0xff);
754 spi_enable_chip(dws, 1);
Feng Tangc587b6f2010-01-21 10:41:10 +0800755
756 /*
757 * Try to detect the FIFO depth if not set by interface driver,
758 * the depth could be from 2 to 256 from HW spec
759 */
760 if (!dws->fifo_len) {
761 u32 fifo;
762 for (fifo = 2; fifo <= 257; fifo++) {
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700763 dw_writew(dws, DW_SPI_TXFLTR, fifo);
764 if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
Feng Tangc587b6f2010-01-21 10:41:10 +0800765 break;
766 }
767
768 dws->fifo_len = (fifo == 257) ? 0 : fifo;
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700769 dw_writew(dws, DW_SPI_TXFLTR, 0);
Feng Tangc587b6f2010-01-21 10:41:10 +0800770 }
Feng Tange24c7452009-12-14 14:20:22 -0800771}
772
Baruch Siach04f421e2013-12-30 20:30:44 +0200773int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800774{
775 struct spi_master *master;
776 int ret;
777
778 BUG_ON(dws == NULL);
779
Baruch Siach04f421e2013-12-30 20:30:44 +0200780 master = spi_alloc_master(dev, 0);
781 if (!master)
782 return -ENOMEM;
Feng Tange24c7452009-12-14 14:20:22 -0800783
784 dws->master = master;
785 dws->type = SSI_MOTO_SPI;
786 dws->prev_chip = NULL;
787 dws->dma_inited = 0;
788 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
Liu, ShuoX40bfff82011-07-08 14:24:31 +0800789 snprintf(dws->name, sizeof(dws->name), "dw_spi%d",
790 dws->bus_num);
Feng Tange24c7452009-12-14 14:20:22 -0800791
Baruch Siach04f421e2013-12-30 20:30:44 +0200792 ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
Liu, ShuoX40bfff82011-07-08 14:24:31 +0800793 dws->name, dws);
Feng Tange24c7452009-12-14 14:20:22 -0800794 if (ret < 0) {
795 dev_err(&master->dev, "can not get IRQ\n");
796 goto err_free_master;
797 }
798
799 master->mode_bits = SPI_CPOL | SPI_CPHA;
Stephen Warren24778be2013-05-21 20:36:35 -0600800 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Feng Tange24c7452009-12-14 14:20:22 -0800801 master->bus_num = dws->bus_num;
802 master->num_chipselect = dws->num_cs;
803 master->cleanup = dw_spi_cleanup;
804 master->setup = dw_spi_setup;
805 master->transfer = dw_spi_transfer;
Axel Lin765ee702014-02-20 21:37:56 +0800806 master->max_speed_hz = dws->max_freq;
Feng Tange24c7452009-12-14 14:20:22 -0800807
Feng Tange24c7452009-12-14 14:20:22 -0800808 /* Basic HW init */
809 spi_hw_init(dws);
810
Feng Tang7063c0d2010-12-24 13:59:11 +0800811 if (dws->dma_ops && dws->dma_ops->dma_init) {
812 ret = dws->dma_ops->dma_init(dws);
813 if (ret) {
814 dev_warn(&master->dev, "DMA init failed\n");
815 dws->dma_inited = 0;
816 }
817 }
818
Feng Tange24c7452009-12-14 14:20:22 -0800819 /* Initial and start queue */
820 ret = init_queue(dws);
821 if (ret) {
822 dev_err(&master->dev, "problem initializing queue\n");
823 goto err_diable_hw;
824 }
825 ret = start_queue(dws);
826 if (ret) {
827 dev_err(&master->dev, "problem starting queue\n");
828 goto err_diable_hw;
829 }
830
831 spi_master_set_devdata(master, dws);
Baruch Siach04f421e2013-12-30 20:30:44 +0200832 ret = devm_spi_register_master(dev, master);
Feng Tange24c7452009-12-14 14:20:22 -0800833 if (ret) {
834 dev_err(&master->dev, "problem registering spi master\n");
835 goto err_queue_alloc;
836 }
837
838 mrst_spi_debugfs_init(dws);
839 return 0;
840
841err_queue_alloc:
842 destroy_queue(dws);
Feng Tang7063c0d2010-12-24 13:59:11 +0800843 if (dws->dma_ops && dws->dma_ops->dma_exit)
844 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800845err_diable_hw:
846 spi_enable_chip(dws, 0);
Feng Tange24c7452009-12-14 14:20:22 -0800847err_free_master:
848 spi_master_put(master);
Feng Tange24c7452009-12-14 14:20:22 -0800849 return ret;
850}
Feng Tang79290a22010-12-24 13:59:10 +0800851EXPORT_SYMBOL_GPL(dw_spi_add_host);
Feng Tange24c7452009-12-14 14:20:22 -0800852
Grant Likelyfd4a3192012-12-07 16:57:14 +0000853void dw_spi_remove_host(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800854{
855 int status = 0;
856
857 if (!dws)
858 return;
859 mrst_spi_debugfs_remove(dws);
860
861 /* Remove the queue */
862 status = destroy_queue(dws);
863 if (status != 0)
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300864 dev_err(&dws->master->dev,
865 "dw_spi_remove: workqueue will not complete, message memory not freed\n");
Feng Tange24c7452009-12-14 14:20:22 -0800866
Feng Tang7063c0d2010-12-24 13:59:11 +0800867 if (dws->dma_ops && dws->dma_ops->dma_exit)
868 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800869 spi_enable_chip(dws, 0);
870 /* Disable clk */
871 spi_set_clk(dws, 0);
Feng Tange24c7452009-12-14 14:20:22 -0800872}
Feng Tang79290a22010-12-24 13:59:10 +0800873EXPORT_SYMBOL_GPL(dw_spi_remove_host);
Feng Tange24c7452009-12-14 14:20:22 -0800874
875int dw_spi_suspend_host(struct dw_spi *dws)
876{
877 int ret = 0;
878
879 ret = stop_queue(dws);
880 if (ret)
881 return ret;
882 spi_enable_chip(dws, 0);
883 spi_set_clk(dws, 0);
884 return ret;
885}
Feng Tang79290a22010-12-24 13:59:10 +0800886EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
Feng Tange24c7452009-12-14 14:20:22 -0800887
888int dw_spi_resume_host(struct dw_spi *dws)
889{
890 int ret;
891
892 spi_hw_init(dws);
893 ret = start_queue(dws);
894 if (ret)
895 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
896 return ret;
897}
Feng Tang79290a22010-12-24 13:59:10 +0800898EXPORT_SYMBOL_GPL(dw_spi_resume_host);
Feng Tange24c7452009-12-14 14:20:22 -0800899
900MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
901MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
902MODULE_LICENSE("GPL v2");