blob: 11fbbf6fb07b9168fd518bc4108f2ea5596fc3d5 [file] [log] [blame]
Feng Tange24c7452009-12-14 14:20:22 -08001/*
2 * dw_spi.c - Designware SPI core controller driver (refer pxa2xx_spi.c)
3 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 */
19
20#include <linux/dma-mapping.h>
21#include <linux/interrupt.h>
22#include <linux/highmem.h>
23#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Feng Tange24c7452009-12-14 14:20:22 -080025
26#include <linux/spi/dw_spi.h>
27#include <linux/spi/spi.h>
28
29#ifdef CONFIG_DEBUG_FS
30#include <linux/debugfs.h>
31#endif
32
33#define START_STATE ((void *)0)
34#define RUNNING_STATE ((void *)1)
35#define DONE_STATE ((void *)2)
36#define ERROR_STATE ((void *)-1)
37
38#define QUEUE_RUNNING 0
39#define QUEUE_STOPPED 1
40
41#define MRST_SPI_DEASSERT 0
42#define MRST_SPI_ASSERT 1
43
44/* Slave spi_dev related */
45struct chip_data {
46 u16 cr0;
47 u8 cs; /* chip select pin */
48 u8 n_bytes; /* current is a 1/2/4 byte op */
49 u8 tmode; /* TR/TO/RO/EEPROM */
50 u8 type; /* SPI/SSP/MicroWire */
51
52 u8 poll_mode; /* 1 means use poll mode */
53
54 u32 dma_width;
55 u32 rx_threshold;
56 u32 tx_threshold;
57 u8 enable_dma;
58 u8 bits_per_word;
59 u16 clk_div; /* baud rate divider */
60 u32 speed_hz; /* baud rate */
61 int (*write)(struct dw_spi *dws);
62 int (*read)(struct dw_spi *dws);
63 void (*cs_control)(u32 command);
64};
65
66#ifdef CONFIG_DEBUG_FS
67static int spi_show_regs_open(struct inode *inode, struct file *file)
68{
69 file->private_data = inode->i_private;
70 return 0;
71}
72
73#define SPI_REGS_BUFSIZE 1024
74static ssize_t spi_show_regs(struct file *file, char __user *user_buf,
75 size_t count, loff_t *ppos)
76{
77 struct dw_spi *dws;
78 char *buf;
79 u32 len = 0;
80 ssize_t ret;
81
82 dws = file->private_data;
83
84 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
85 if (!buf)
86 return 0;
87
88 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
89 "MRST SPI0 registers:\n");
90 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
91 "=================================\n");
92 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
93 "CTRL0: \t\t0x%08x\n", dw_readl(dws, ctrl0));
94 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
95 "CTRL1: \t\t0x%08x\n", dw_readl(dws, ctrl1));
96 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
97 "SSIENR: \t0x%08x\n", dw_readl(dws, ssienr));
98 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
99 "SER: \t\t0x%08x\n", dw_readl(dws, ser));
100 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
101 "BAUDR: \t\t0x%08x\n", dw_readl(dws, baudr));
102 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
103 "TXFTLR: \t0x%08x\n", dw_readl(dws, txfltr));
104 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
105 "RXFTLR: \t0x%08x\n", dw_readl(dws, rxfltr));
106 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
107 "TXFLR: \t\t0x%08x\n", dw_readl(dws, txflr));
108 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
109 "RXFLR: \t\t0x%08x\n", dw_readl(dws, rxflr));
110 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
111 "SR: \t\t0x%08x\n", dw_readl(dws, sr));
112 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
113 "IMR: \t\t0x%08x\n", dw_readl(dws, imr));
114 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
115 "ISR: \t\t0x%08x\n", dw_readl(dws, isr));
116 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
117 "DMACR: \t\t0x%08x\n", dw_readl(dws, dmacr));
118 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
119 "DMATDLR: \t0x%08x\n", dw_readl(dws, dmatdlr));
120 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
121 "DMARDLR: \t0x%08x\n", dw_readl(dws, dmardlr));
122 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
123 "=================================\n");
124
125 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
126 kfree(buf);
127 return ret;
128}
129
130static const struct file_operations mrst_spi_regs_ops = {
131 .owner = THIS_MODULE,
132 .open = spi_show_regs_open,
133 .read = spi_show_regs,
134};
135
136static int mrst_spi_debugfs_init(struct dw_spi *dws)
137{
138 dws->debugfs = debugfs_create_dir("mrst_spi", NULL);
139 if (!dws->debugfs)
140 return -ENOMEM;
141
142 debugfs_create_file("registers", S_IFREG | S_IRUGO,
143 dws->debugfs, (void *)dws, &mrst_spi_regs_ops);
144 return 0;
145}
146
147static void mrst_spi_debugfs_remove(struct dw_spi *dws)
148{
149 if (dws->debugfs)
150 debugfs_remove_recursive(dws->debugfs);
151}
152
153#else
154static inline int mrst_spi_debugfs_init(struct dw_spi *dws)
155{
George Shore20a588f2010-01-21 11:40:49 +0000156 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800157}
158
159static inline void mrst_spi_debugfs_remove(struct dw_spi *dws)
160{
161}
162#endif /* CONFIG_DEBUG_FS */
163
164static void wait_till_not_busy(struct dw_spi *dws)
165{
Feng Tangb490e372010-01-20 13:49:45 -0700166 unsigned long end = jiffies + 1 + usecs_to_jiffies(1000);
Feng Tange24c7452009-12-14 14:20:22 -0800167
168 while (time_before(jiffies, end)) {
169 if (!(dw_readw(dws, sr) & SR_BUSY))
170 return;
171 }
172 dev_err(&dws->master->dev,
George Shore426c0092010-01-21 11:40:50 +0000173 "DW SPI: Status keeps busy for 1000us after a read/write!\n");
Feng Tange24c7452009-12-14 14:20:22 -0800174}
175
176static void flush(struct dw_spi *dws)
177{
178 while (dw_readw(dws, sr) & SR_RF_NOT_EMPT)
179 dw_readw(dws, dr);
180
181 wait_till_not_busy(dws);
182}
183
184static void null_cs_control(u32 command)
185{
186}
187
188static int null_writer(struct dw_spi *dws)
189{
190 u8 n_bytes = dws->n_bytes;
191
192 if (!(dw_readw(dws, sr) & SR_TF_NOT_FULL)
193 || (dws->tx == dws->tx_end))
194 return 0;
195 dw_writew(dws, dr, 0);
196 dws->tx += n_bytes;
197
198 wait_till_not_busy(dws);
199 return 1;
200}
201
202static int null_reader(struct dw_spi *dws)
203{
204 u8 n_bytes = dws->n_bytes;
205
206 while ((dw_readw(dws, sr) & SR_RF_NOT_EMPT)
207 && (dws->rx < dws->rx_end)) {
208 dw_readw(dws, dr);
209 dws->rx += n_bytes;
210 }
211 wait_till_not_busy(dws);
212 return dws->rx == dws->rx_end;
213}
214
215static int u8_writer(struct dw_spi *dws)
216{
217 if (!(dw_readw(dws, sr) & SR_TF_NOT_FULL)
218 || (dws->tx == dws->tx_end))
219 return 0;
220
221 dw_writew(dws, dr, *(u8 *)(dws->tx));
222 ++dws->tx;
223
224 wait_till_not_busy(dws);
225 return 1;
226}
227
228static int u8_reader(struct dw_spi *dws)
229{
230 while ((dw_readw(dws, sr) & SR_RF_NOT_EMPT)
231 && (dws->rx < dws->rx_end)) {
232 *(u8 *)(dws->rx) = dw_readw(dws, dr);
233 ++dws->rx;
234 }
235
236 wait_till_not_busy(dws);
237 return dws->rx == dws->rx_end;
238}
239
240static int u16_writer(struct dw_spi *dws)
241{
242 if (!(dw_readw(dws, sr) & SR_TF_NOT_FULL)
243 || (dws->tx == dws->tx_end))
244 return 0;
245
246 dw_writew(dws, dr, *(u16 *)(dws->tx));
247 dws->tx += 2;
248
249 wait_till_not_busy(dws);
250 return 1;
251}
252
253static int u16_reader(struct dw_spi *dws)
254{
255 u16 temp;
256
257 while ((dw_readw(dws, sr) & SR_RF_NOT_EMPT)
258 && (dws->rx < dws->rx_end)) {
259 temp = dw_readw(dws, dr);
260 *(u16 *)(dws->rx) = temp;
261 dws->rx += 2;
262 }
263
264 wait_till_not_busy(dws);
265 return dws->rx == dws->rx_end;
266}
267
268static void *next_transfer(struct dw_spi *dws)
269{
270 struct spi_message *msg = dws->cur_msg;
271 struct spi_transfer *trans = dws->cur_transfer;
272
273 /* Move to next transfer */
274 if (trans->transfer_list.next != &msg->transfers) {
275 dws->cur_transfer =
276 list_entry(trans->transfer_list.next,
277 struct spi_transfer,
278 transfer_list);
279 return RUNNING_STATE;
280 } else
281 return DONE_STATE;
282}
283
284/*
285 * Note: first step is the protocol driver prepares
286 * a dma-capable memory, and this func just need translate
287 * the virt addr to physical
288 */
289static int map_dma_buffers(struct dw_spi *dws)
290{
291 if (!dws->cur_msg->is_dma_mapped || !dws->dma_inited
292 || !dws->cur_chip->enable_dma)
293 return 0;
294
295 if (dws->cur_transfer->tx_dma)
296 dws->tx_dma = dws->cur_transfer->tx_dma;
297
298 if (dws->cur_transfer->rx_dma)
299 dws->rx_dma = dws->cur_transfer->rx_dma;
300
301 return 1;
302}
303
304/* Caller already set message->status; dma and pio irqs are blocked */
305static void giveback(struct dw_spi *dws)
306{
307 struct spi_transfer *last_transfer;
308 unsigned long flags;
309 struct spi_message *msg;
310
311 spin_lock_irqsave(&dws->lock, flags);
312 msg = dws->cur_msg;
313 dws->cur_msg = NULL;
314 dws->cur_transfer = NULL;
315 dws->prev_chip = dws->cur_chip;
316 dws->cur_chip = NULL;
317 dws->dma_mapped = 0;
318 queue_work(dws->workqueue, &dws->pump_messages);
319 spin_unlock_irqrestore(&dws->lock, flags);
320
321 last_transfer = list_entry(msg->transfers.prev,
322 struct spi_transfer,
323 transfer_list);
324
325 if (!last_transfer->cs_change)
326 dws->cs_control(MRST_SPI_DEASSERT);
327
328 msg->state = NULL;
329 if (msg->complete)
330 msg->complete(msg->context);
331}
332
333static void int_error_stop(struct dw_spi *dws, const char *msg)
334{
335 /* Stop and reset hw */
336 flush(dws);
337 spi_enable_chip(dws, 0);
338
339 dev_err(&dws->master->dev, "%s\n", msg);
340 dws->cur_msg->state = ERROR_STATE;
341 tasklet_schedule(&dws->pump_transfers);
342}
343
344static void transfer_complete(struct dw_spi *dws)
345{
346 /* Update total byte transfered return count actual bytes read */
347 dws->cur_msg->actual_length += dws->len;
348
349 /* Move to next transfer */
350 dws->cur_msg->state = next_transfer(dws);
351
352 /* Handle end of message */
353 if (dws->cur_msg->state == DONE_STATE) {
354 dws->cur_msg->status = 0;
355 giveback(dws);
356 } else
357 tasklet_schedule(&dws->pump_transfers);
358}
359
360static irqreturn_t interrupt_transfer(struct dw_spi *dws)
361{
362 u16 irq_status, irq_mask = 0x3f;
Feng Tang552e4502010-01-20 13:49:45 -0700363 u32 int_level = dws->fifo_len / 2;
364 u32 left;
Feng Tange24c7452009-12-14 14:20:22 -0800365
366 irq_status = dw_readw(dws, isr) & irq_mask;
367 /* Error handling */
368 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
369 dw_readw(dws, txoicr);
370 dw_readw(dws, rxoicr);
371 dw_readw(dws, rxuicr);
372 int_error_stop(dws, "interrupt_transfer: fifo overrun");
373 return IRQ_HANDLED;
374 }
375
Feng Tang552e4502010-01-20 13:49:45 -0700376 if (irq_status & SPI_INT_TXEI) {
377 spi_mask_intr(dws, SPI_INT_TXEI);
378
379 left = (dws->tx_end - dws->tx) / dws->n_bytes;
380 left = (left > int_level) ? int_level : left;
381
382 while (left--)
Feng Tange24c7452009-12-14 14:20:22 -0800383 dws->write(dws);
Feng Tang552e4502010-01-20 13:49:45 -0700384 dws->read(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800385
Feng Tang552e4502010-01-20 13:49:45 -0700386 /* Re-enable the IRQ if there is still data left to tx */
387 if (dws->tx_end > dws->tx)
388 spi_umask_intr(dws, SPI_INT_TXEI);
389 else
Feng Tange24c7452009-12-14 14:20:22 -0800390 transfer_complete(dws);
391 }
Feng Tang552e4502010-01-20 13:49:45 -0700392
Feng Tange24c7452009-12-14 14:20:22 -0800393 return IRQ_HANDLED;
394}
395
396static irqreturn_t dw_spi_irq(int irq, void *dev_id)
397{
398 struct dw_spi *dws = dev_id;
Yong Wangcbcc0622010-09-07 15:27:27 +0800399 u16 irq_status, irq_mask = 0x3f;
400
401 irq_status = dw_readw(dws, isr) & irq_mask;
402 if (!irq_status)
403 return IRQ_NONE;
Feng Tange24c7452009-12-14 14:20:22 -0800404
405 if (!dws->cur_msg) {
406 spi_mask_intr(dws, SPI_INT_TXEI);
407 /* Never fail */
408 return IRQ_HANDLED;
409 }
410
411 return dws->transfer_handler(dws);
412}
413
414/* Must be called inside pump_transfers() */
415static void poll_transfer(struct dw_spi *dws)
416{
George Shoref4aec792010-01-21 11:40:51 +0000417 while (dws->write(dws))
418 dws->read(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800419
Feng Tange24c7452009-12-14 14:20:22 -0800420 transfer_complete(dws);
421}
422
423static void dma_transfer(struct dw_spi *dws, int cs_change)
424{
425}
426
427static void pump_transfers(unsigned long data)
428{
429 struct dw_spi *dws = (struct dw_spi *)data;
430 struct spi_message *message = NULL;
431 struct spi_transfer *transfer = NULL;
432 struct spi_transfer *previous = NULL;
433 struct spi_device *spi = NULL;
434 struct chip_data *chip = NULL;
435 u8 bits = 0;
436 u8 imask = 0;
437 u8 cs_change = 0;
Feng Tang552e4502010-01-20 13:49:45 -0700438 u16 txint_level = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800439 u16 clk_div = 0;
440 u32 speed = 0;
441 u32 cr0 = 0;
442
443 /* Get current state information */
444 message = dws->cur_msg;
445 transfer = dws->cur_transfer;
446 chip = dws->cur_chip;
447 spi = message->spi;
448
Feng Tang552e4502010-01-20 13:49:45 -0700449 if (unlikely(!chip->clk_div))
450 chip->clk_div = dws->max_freq / chip->speed_hz;
451
Feng Tange24c7452009-12-14 14:20:22 -0800452 if (message->state == ERROR_STATE) {
453 message->status = -EIO;
454 goto early_exit;
455 }
456
457 /* Handle end of message */
458 if (message->state == DONE_STATE) {
459 message->status = 0;
460 goto early_exit;
461 }
462
463 /* Delay if requested at end of transfer*/
464 if (message->state == RUNNING_STATE) {
465 previous = list_entry(transfer->transfer_list.prev,
466 struct spi_transfer,
467 transfer_list);
468 if (previous->delay_usecs)
469 udelay(previous->delay_usecs);
470 }
471
472 dws->n_bytes = chip->n_bytes;
473 dws->dma_width = chip->dma_width;
474 dws->cs_control = chip->cs_control;
475
476 dws->rx_dma = transfer->rx_dma;
477 dws->tx_dma = transfer->tx_dma;
478 dws->tx = (void *)transfer->tx_buf;
479 dws->tx_end = dws->tx + transfer->len;
480 dws->rx = transfer->rx_buf;
481 dws->rx_end = dws->rx + transfer->len;
482 dws->write = dws->tx ? chip->write : null_writer;
483 dws->read = dws->rx ? chip->read : null_reader;
484 dws->cs_change = transfer->cs_change;
485 dws->len = dws->cur_transfer->len;
486 if (chip != dws->prev_chip)
487 cs_change = 1;
488
489 cr0 = chip->cr0;
490
491 /* Handle per transfer options for bpw and speed */
492 if (transfer->speed_hz) {
493 speed = chip->speed_hz;
494
495 if (transfer->speed_hz != speed) {
496 speed = transfer->speed_hz;
497 if (speed > dws->max_freq) {
498 printk(KERN_ERR "MRST SPI0: unsupported"
499 "freq: %dHz\n", speed);
500 message->status = -EIO;
501 goto early_exit;
502 }
503
504 /* clk_div doesn't support odd number */
505 clk_div = dws->max_freq / speed;
Feng Tang552e4502010-01-20 13:49:45 -0700506 clk_div = (clk_div + 1) & 0xfffe;
Feng Tange24c7452009-12-14 14:20:22 -0800507
508 chip->speed_hz = speed;
509 chip->clk_div = clk_div;
510 }
511 }
512 if (transfer->bits_per_word) {
513 bits = transfer->bits_per_word;
514
515 switch (bits) {
516 case 8:
517 dws->n_bytes = 1;
518 dws->dma_width = 1;
519 dws->read = (dws->read != null_reader) ?
520 u8_reader : null_reader;
521 dws->write = (dws->write != null_writer) ?
522 u8_writer : null_writer;
523 break;
524 case 16:
525 dws->n_bytes = 2;
526 dws->dma_width = 2;
527 dws->read = (dws->read != null_reader) ?
528 u16_reader : null_reader;
529 dws->write = (dws->write != null_writer) ?
530 u16_writer : null_writer;
531 break;
532 default:
533 printk(KERN_ERR "MRST SPI0: unsupported bits:"
534 "%db\n", bits);
535 message->status = -EIO;
536 goto early_exit;
537 }
538
539 cr0 = (bits - 1)
540 | (chip->type << SPI_FRF_OFFSET)
541 | (spi->mode << SPI_MODE_OFFSET)
542 | (chip->tmode << SPI_TMOD_OFFSET);
543 }
544 message->state = RUNNING_STATE;
545
George Shore052dc7c2010-01-21 11:40:52 +0000546 /*
547 * Adjust transfer mode if necessary. Requires platform dependent
548 * chipselect mechanism.
549 */
550 if (dws->cs_control) {
551 if (dws->rx && dws->tx)
552 chip->tmode = 0x00;
553 else if (dws->rx)
554 chip->tmode = 0x02;
555 else
556 chip->tmode = 0x01;
557
558 cr0 &= ~(0x3 << SPI_MODE_OFFSET);
559 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
560 }
561
Feng Tange24c7452009-12-14 14:20:22 -0800562 /* Check if current transfer is a DMA transaction */
563 dws->dma_mapped = map_dma_buffers(dws);
564
Feng Tang552e4502010-01-20 13:49:45 -0700565 /*
566 * Interrupt mode
567 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
568 */
Feng Tange24c7452009-12-14 14:20:22 -0800569 if (!dws->dma_mapped && !chip->poll_mode) {
Feng Tang552e4502010-01-20 13:49:45 -0700570 int templen = dws->len / dws->n_bytes;
571 txint_level = dws->fifo_len / 2;
572 txint_level = (templen > txint_level) ? txint_level : templen;
573
574 imask |= SPI_INT_TXEI;
Feng Tange24c7452009-12-14 14:20:22 -0800575 dws->transfer_handler = interrupt_transfer;
576 }
577
578 /*
579 * Reprogram registers only if
580 * 1. chip select changes
581 * 2. clk_div is changed
582 * 3. control value changes
583 */
Feng Tang552e4502010-01-20 13:49:45 -0700584 if (dw_readw(dws, ctrl0) != cr0 || cs_change || clk_div || imask) {
Feng Tange24c7452009-12-14 14:20:22 -0800585 spi_enable_chip(dws, 0);
586
587 if (dw_readw(dws, ctrl0) != cr0)
588 dw_writew(dws, ctrl0, cr0);
589
Feng Tange24c7452009-12-14 14:20:22 -0800590 spi_set_clk(dws, clk_div ? clk_div : chip->clk_div);
591 spi_chip_sel(dws, spi->chip_select);
Feng Tange24c7452009-12-14 14:20:22 -0800592
Feng Tang552e4502010-01-20 13:49:45 -0700593 /* Set the interrupt mask, for poll mode just diable all int */
594 spi_mask_intr(dws, 0xff);
595 if (imask)
596 spi_umask_intr(dws, imask);
597 if (txint_level)
598 dw_writew(dws, txfltr, txint_level);
599
600 spi_enable_chip(dws, 1);
Feng Tange24c7452009-12-14 14:20:22 -0800601 if (cs_change)
602 dws->prev_chip = chip;
603 }
604
605 if (dws->dma_mapped)
606 dma_transfer(dws, cs_change);
607
608 if (chip->poll_mode)
609 poll_transfer(dws);
610
611 return;
612
613early_exit:
614 giveback(dws);
615 return;
616}
617
618static void pump_messages(struct work_struct *work)
619{
620 struct dw_spi *dws =
621 container_of(work, struct dw_spi, pump_messages);
622 unsigned long flags;
623
624 /* Lock queue and check for queue work */
625 spin_lock_irqsave(&dws->lock, flags);
626 if (list_empty(&dws->queue) || dws->run == QUEUE_STOPPED) {
627 dws->busy = 0;
628 spin_unlock_irqrestore(&dws->lock, flags);
629 return;
630 }
631
632 /* Make sure we are not already running a message */
633 if (dws->cur_msg) {
634 spin_unlock_irqrestore(&dws->lock, flags);
635 return;
636 }
637
638 /* Extract head of queue */
639 dws->cur_msg = list_entry(dws->queue.next, struct spi_message, queue);
640 list_del_init(&dws->cur_msg->queue);
641
642 /* Initial message state*/
643 dws->cur_msg->state = START_STATE;
644 dws->cur_transfer = list_entry(dws->cur_msg->transfers.next,
645 struct spi_transfer,
646 transfer_list);
647 dws->cur_chip = spi_get_ctldata(dws->cur_msg->spi);
648
649 /* Mark as busy and launch transfers */
650 tasklet_schedule(&dws->pump_transfers);
651
652 dws->busy = 1;
653 spin_unlock_irqrestore(&dws->lock, flags);
654}
655
656/* spi_device use this to queue in their spi_msg */
657static int dw_spi_transfer(struct spi_device *spi, struct spi_message *msg)
658{
659 struct dw_spi *dws = spi_master_get_devdata(spi->master);
660 unsigned long flags;
661
662 spin_lock_irqsave(&dws->lock, flags);
663
664 if (dws->run == QUEUE_STOPPED) {
665 spin_unlock_irqrestore(&dws->lock, flags);
666 return -ESHUTDOWN;
667 }
668
669 msg->actual_length = 0;
670 msg->status = -EINPROGRESS;
671 msg->state = START_STATE;
672
673 list_add_tail(&msg->queue, &dws->queue);
674
675 if (dws->run == QUEUE_RUNNING && !dws->busy) {
676
677 if (dws->cur_transfer || dws->cur_msg)
678 queue_work(dws->workqueue,
679 &dws->pump_messages);
680 else {
681 /* If no other data transaction in air, just go */
682 spin_unlock_irqrestore(&dws->lock, flags);
683 pump_messages(&dws->pump_messages);
684 return 0;
685 }
686 }
687
688 spin_unlock_irqrestore(&dws->lock, flags);
689 return 0;
690}
691
692/* This may be called twice for each spi dev */
693static int dw_spi_setup(struct spi_device *spi)
694{
695 struct dw_spi_chip *chip_info = NULL;
696 struct chip_data *chip;
697
698 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
699 return -EINVAL;
700
701 /* Only alloc on first setup */
702 chip = spi_get_ctldata(spi);
703 if (!chip) {
704 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
705 if (!chip)
706 return -ENOMEM;
707
708 chip->cs_control = null_cs_control;
709 chip->enable_dma = 0;
710 }
711
712 /*
713 * Protocol drivers may change the chip settings, so...
714 * if chip_info exists, use it
715 */
716 chip_info = spi->controller_data;
717
718 /* chip_info doesn't always exist */
719 if (chip_info) {
720 if (chip_info->cs_control)
721 chip->cs_control = chip_info->cs_control;
722
723 chip->poll_mode = chip_info->poll_mode;
724 chip->type = chip_info->type;
725
726 chip->rx_threshold = 0;
727 chip->tx_threshold = 0;
728
729 chip->enable_dma = chip_info->enable_dma;
730 }
731
732 if (spi->bits_per_word <= 8) {
733 chip->n_bytes = 1;
734 chip->dma_width = 1;
735 chip->read = u8_reader;
736 chip->write = u8_writer;
737 } else if (spi->bits_per_word <= 16) {
738 chip->n_bytes = 2;
739 chip->dma_width = 2;
740 chip->read = u16_reader;
741 chip->write = u16_writer;
742 } else {
743 /* Never take >16b case for MRST SPIC */
744 dev_err(&spi->dev, "invalid wordsize\n");
745 return -EINVAL;
746 }
747 chip->bits_per_word = spi->bits_per_word;
748
Feng Tang552e4502010-01-20 13:49:45 -0700749 if (!spi->max_speed_hz) {
750 dev_err(&spi->dev, "No max speed HZ parameter\n");
751 return -EINVAL;
752 }
Feng Tange24c7452009-12-14 14:20:22 -0800753 chip->speed_hz = spi->max_speed_hz;
Feng Tange24c7452009-12-14 14:20:22 -0800754
755 chip->tmode = 0; /* Tx & Rx */
756 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
757 chip->cr0 = (chip->bits_per_word - 1)
758 | (chip->type << SPI_FRF_OFFSET)
759 | (spi->mode << SPI_MODE_OFFSET)
760 | (chip->tmode << SPI_TMOD_OFFSET);
761
762 spi_set_ctldata(spi, chip);
763 return 0;
764}
765
766static void dw_spi_cleanup(struct spi_device *spi)
767{
768 struct chip_data *chip = spi_get_ctldata(spi);
769 kfree(chip);
770}
771
Grant Likely99147b52010-01-20 14:03:39 -0700772static int __devinit init_queue(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800773{
774 INIT_LIST_HEAD(&dws->queue);
775 spin_lock_init(&dws->lock);
776
777 dws->run = QUEUE_STOPPED;
778 dws->busy = 0;
779
780 tasklet_init(&dws->pump_transfers,
781 pump_transfers, (unsigned long)dws);
782
783 INIT_WORK(&dws->pump_messages, pump_messages);
784 dws->workqueue = create_singlethread_workqueue(
785 dev_name(dws->master->dev.parent));
786 if (dws->workqueue == NULL)
787 return -EBUSY;
788
789 return 0;
790}
791
792static int start_queue(struct dw_spi *dws)
793{
794 unsigned long flags;
795
796 spin_lock_irqsave(&dws->lock, flags);
797
798 if (dws->run == QUEUE_RUNNING || dws->busy) {
799 spin_unlock_irqrestore(&dws->lock, flags);
800 return -EBUSY;
801 }
802
803 dws->run = QUEUE_RUNNING;
804 dws->cur_msg = NULL;
805 dws->cur_transfer = NULL;
806 dws->cur_chip = NULL;
807 dws->prev_chip = NULL;
808 spin_unlock_irqrestore(&dws->lock, flags);
809
810 queue_work(dws->workqueue, &dws->pump_messages);
811
812 return 0;
813}
814
815static int stop_queue(struct dw_spi *dws)
816{
817 unsigned long flags;
818 unsigned limit = 50;
819 int status = 0;
820
821 spin_lock_irqsave(&dws->lock, flags);
822 dws->run = QUEUE_STOPPED;
823 while (!list_empty(&dws->queue) && dws->busy && limit--) {
824 spin_unlock_irqrestore(&dws->lock, flags);
825 msleep(10);
826 spin_lock_irqsave(&dws->lock, flags);
827 }
828
829 if (!list_empty(&dws->queue) || dws->busy)
830 status = -EBUSY;
831 spin_unlock_irqrestore(&dws->lock, flags);
832
833 return status;
834}
835
836static int destroy_queue(struct dw_spi *dws)
837{
838 int status;
839
840 status = stop_queue(dws);
841 if (status != 0)
842 return status;
843 destroy_workqueue(dws->workqueue);
844 return 0;
845}
846
847/* Restart the controller, disable all interrupts, clean rx fifo */
848static void spi_hw_init(struct dw_spi *dws)
849{
850 spi_enable_chip(dws, 0);
851 spi_mask_intr(dws, 0xff);
852 spi_enable_chip(dws, 1);
853 flush(dws);
Feng Tangc587b6f2010-01-21 10:41:10 +0800854
855 /*
856 * Try to detect the FIFO depth if not set by interface driver,
857 * the depth could be from 2 to 256 from HW spec
858 */
859 if (!dws->fifo_len) {
860 u32 fifo;
861 for (fifo = 2; fifo <= 257; fifo++) {
862 dw_writew(dws, txfltr, fifo);
863 if (fifo != dw_readw(dws, txfltr))
864 break;
865 }
866
867 dws->fifo_len = (fifo == 257) ? 0 : fifo;
868 dw_writew(dws, txfltr, 0);
869 }
Feng Tange24c7452009-12-14 14:20:22 -0800870}
871
872int __devinit dw_spi_add_host(struct dw_spi *dws)
873{
874 struct spi_master *master;
875 int ret;
876
877 BUG_ON(dws == NULL);
878
879 master = spi_alloc_master(dws->parent_dev, 0);
880 if (!master) {
881 ret = -ENOMEM;
882 goto exit;
883 }
884
885 dws->master = master;
886 dws->type = SSI_MOTO_SPI;
887 dws->prev_chip = NULL;
888 dws->dma_inited = 0;
889 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
890
Yong Wangcbcc0622010-09-07 15:27:27 +0800891 ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED,
Feng Tange24c7452009-12-14 14:20:22 -0800892 "dw_spi", dws);
893 if (ret < 0) {
894 dev_err(&master->dev, "can not get IRQ\n");
895 goto err_free_master;
896 }
897
898 master->mode_bits = SPI_CPOL | SPI_CPHA;
899 master->bus_num = dws->bus_num;
900 master->num_chipselect = dws->num_cs;
901 master->cleanup = dw_spi_cleanup;
902 master->setup = dw_spi_setup;
903 master->transfer = dw_spi_transfer;
904
905 dws->dma_inited = 0;
906
907 /* Basic HW init */
908 spi_hw_init(dws);
909
910 /* Initial and start queue */
911 ret = init_queue(dws);
912 if (ret) {
913 dev_err(&master->dev, "problem initializing queue\n");
914 goto err_diable_hw;
915 }
916 ret = start_queue(dws);
917 if (ret) {
918 dev_err(&master->dev, "problem starting queue\n");
919 goto err_diable_hw;
920 }
921
922 spi_master_set_devdata(master, dws);
923 ret = spi_register_master(master);
924 if (ret) {
925 dev_err(&master->dev, "problem registering spi master\n");
926 goto err_queue_alloc;
927 }
928
929 mrst_spi_debugfs_init(dws);
930 return 0;
931
932err_queue_alloc:
933 destroy_queue(dws);
934err_diable_hw:
935 spi_enable_chip(dws, 0);
936 free_irq(dws->irq, dws);
937err_free_master:
938 spi_master_put(master);
939exit:
940 return ret;
941}
942EXPORT_SYMBOL(dw_spi_add_host);
943
944void __devexit dw_spi_remove_host(struct dw_spi *dws)
945{
946 int status = 0;
947
948 if (!dws)
949 return;
950 mrst_spi_debugfs_remove(dws);
951
952 /* Remove the queue */
953 status = destroy_queue(dws);
954 if (status != 0)
955 dev_err(&dws->master->dev, "dw_spi_remove: workqueue will not "
956 "complete, message memory not freed\n");
957
958 spi_enable_chip(dws, 0);
959 /* Disable clk */
960 spi_set_clk(dws, 0);
961 free_irq(dws->irq, dws);
962
963 /* Disconnect from the SPI framework */
964 spi_unregister_master(dws->master);
965}
Feng Tang8bcb4a82010-01-21 07:25:38 -0700966EXPORT_SYMBOL(dw_spi_remove_host);
Feng Tange24c7452009-12-14 14:20:22 -0800967
968int dw_spi_suspend_host(struct dw_spi *dws)
969{
970 int ret = 0;
971
972 ret = stop_queue(dws);
973 if (ret)
974 return ret;
975 spi_enable_chip(dws, 0);
976 spi_set_clk(dws, 0);
977 return ret;
978}
979EXPORT_SYMBOL(dw_spi_suspend_host);
980
981int dw_spi_resume_host(struct dw_spi *dws)
982{
983 int ret;
984
985 spi_hw_init(dws);
986 ret = start_queue(dws);
987 if (ret)
988 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
989 return ret;
990}
991EXPORT_SYMBOL(dw_spi_resume_host);
992
993MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
994MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
995MODULE_LICENSE("GPL v2");