blob: 9507c4f620c07eebb763d7437e7c4bd6d72dfa05 [file] [log] [blame]
Kim Phillips9c4a7962008-06-23 19:50:15 +08001/*
2 * Freescale SEC (talitos) device register and descriptor header defines
3 *
Kim Phillipsad42d5f2011-11-21 16:13:27 +08004 * Copyright (c) 2006-2011 Freescale Semiconductor, Inc.
Kim Phillips9c4a7962008-06-23 19:50:15 +08005 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 */
30
Horia Geantad1a0eb92012-07-03 19:16:51 +030031#define TALITOS_TIMEOUT 100000
32#define TALITOS_MAX_DATA_LEN 65535
33
34#define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
35#define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
36#define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
37
38/* descriptor pointer entry */
39struct talitos_ptr {
LEROY Christophe90490752015-04-17 16:32:01 +020040 union {
41 struct { /* SEC2 format */
42 __be16 len; /* length */
43 u8 j_extent; /* jump to sg link table and/or extent*/
44 u8 eptr; /* extended address */
45 };
46 struct { /* SEC1 format */
47 __be16 res;
48 __be16 len1; /* length */
49 };
50 };
Horia Geantad1a0eb92012-07-03 19:16:51 +030051 __be32 ptr; /* address */
52};
53
54static const struct talitos_ptr zero_entry = {
55 .len = 0,
56 .j_extent = 0,
57 .eptr = 0,
58 .ptr = 0
59};
60
61/* descriptor */
62struct talitos_desc {
63 __be32 hdr; /* header high bits */
LEROY Christophe90490752015-04-17 16:32:01 +020064 union {
65 __be32 hdr_lo; /* header low bits */
66 __be32 hdr1; /* header for SEC1 */
67 };
Horia Geantad1a0eb92012-07-03 19:16:51 +030068 struct talitos_ptr ptr[7]; /* ptr/len pair array */
LEROY Christophe90490752015-04-17 16:32:01 +020069 __be32 next_desc; /* next descriptor (SEC1) */
Horia Geantad1a0eb92012-07-03 19:16:51 +030070};
71
LEROY Christophe7d607c6a2015-04-17 16:32:09 +020072#define TALITOS_DESC_SIZE (sizeof(struct talitos_desc) - sizeof(__be32))
73
Horia Geantad1a0eb92012-07-03 19:16:51 +030074/**
75 * talitos_request - descriptor submission request
76 * @desc: descriptor pointer (kernel virtual)
77 * @dma_desc: descriptor's physical bus address
78 * @callback: whom to call when descriptor processing is done
79 * @context: caller context (optional)
80 */
81struct talitos_request {
82 struct talitos_desc *desc;
83 dma_addr_t dma_desc;
84 void (*callback) (struct device *dev, struct talitos_desc *desc,
85 void *context, int error);
86 void *context;
87};
88
89/* per-channel fifo management */
90struct talitos_channel {
91 void __iomem *reg;
92
93 /* request fifo */
94 struct talitos_request *fifo;
95
96 /* number of requests pending in channel h/w fifo */
97 atomic_t submit_count ____cacheline_aligned;
98
99 /* request submission (head) lock */
100 spinlock_t head_lock ____cacheline_aligned;
101 /* index to next free descriptor request */
102 int head;
103
104 /* request release (tail) lock */
105 spinlock_t tail_lock ____cacheline_aligned;
106 /* index to next in-progress/done descriptor request */
107 int tail;
108};
109
110struct talitos_private {
111 struct device *dev;
112 struct platform_device *ofdev;
113 void __iomem *reg;
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200114 void __iomem *reg_deu;
115 void __iomem *reg_aesu;
116 void __iomem *reg_mdeu;
117 void __iomem *reg_afeu;
118 void __iomem *reg_rngu;
119 void __iomem *reg_pkeu;
120 void __iomem *reg_keu;
121 void __iomem *reg_crcu;
Horia Geantad1a0eb92012-07-03 19:16:51 +0300122 int irq[2];
123
124 /* SEC global registers lock */
125 spinlock_t reg_lock ____cacheline_aligned;
126
127 /* SEC version geometry (from device tree node) */
128 unsigned int num_channels;
129 unsigned int chfifo_len;
130 unsigned int exec_units;
131 unsigned int desc_types;
132
133 /* SEC Compatibility info */
134 unsigned long features;
135
136 /*
137 * length of the request fifo
138 * fifo_len is chfifo_len rounded up to next power of 2
139 * so we can use bitwise ops to wrap
140 */
141 unsigned int fifo_len;
142
143 struct talitos_channel *chan;
144
145 /* next channel to be assigned next incoming descriptor */
146 atomic_t last_chan ____cacheline_aligned;
147
148 /* request callback tasklet */
149 struct tasklet_struct done_task[2];
150
151 /* list of registered algorithms */
152 struct list_head alg_list;
153
154 /* hwrng device */
155 struct hwrng rng;
156};
157
Horia Geanta865d5062012-07-03 19:16:52 +0300158extern int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
159 void (*callback)(struct device *dev,
160 struct talitos_desc *desc,
161 void *context, int error),
162 void *context);
163
Horia Geantad1a0eb92012-07-03 19:16:51 +0300164/* .features flag */
165#define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
166#define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
167#define TALITOS_FTR_SHA224_HWINIT 0x00000004
168#define TALITOS_FTR_HMAC_OK 0x00000008
LEROY Christophe21590882015-04-17 16:32:05 +0200169#define TALITOS_FTR_SEC1 0x00000010
170
171/*
172 * If both CONFIG_CRYPTO_DEV_TALITOS1 and CONFIG_CRYPTO_DEV_TALITOS2 are
173 * defined, we check the features which are set according to the device tree.
174 * Otherwise, we answer true or false directly
175 */
176static inline bool has_ftr_sec1(struct talitos_private *priv)
177{
178#if defined(CONFIG_CRYPTO_DEV_TALITOS1) && defined(CONFIG_CRYPTO_DEV_TALITOS2)
179 return priv->features & TALITOS_FTR_SEC1 ? true : false;
180#elif defined(CONFIG_CRYPTO_DEV_TALITOS1)
181 return true;
182#else
183 return false;
184#endif
185}
Horia Geantad1a0eb92012-07-03 19:16:51 +0300186
Kim Phillips9c4a7962008-06-23 19:50:15 +0800187/*
188 * TALITOS_xxx_LO addresses point to the low data bits (32-63) of the register
189 */
190
LEROY Christophedd3c0982015-04-17 16:32:13 +0200191#define ISR1_FORMAT(x) (((x) << 28) | ((x) << 16))
192#define ISR2_FORMAT(x) (((x) << 4) | (x))
193
Kim Phillips9c4a7962008-06-23 19:50:15 +0800194/* global register offset addresses */
195#define TALITOS_MCR 0x1030 /* master control register */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800196#define TALITOS_MCR_RCA0 (1 << 15) /* remap channel 0 */
197#define TALITOS_MCR_RCA1 (1 << 14) /* remap channel 1 */
198#define TALITOS_MCR_RCA2 (1 << 13) /* remap channel 2 */
199#define TALITOS_MCR_RCA3 (1 << 12) /* remap channel 3 */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200200#define TALITOS1_MCR_SWR 0x1000000 /* s/w reset */
201#define TALITOS2_MCR_SWR 0x1 /* s/w reset */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800202#define TALITOS_MCR_LO 0x1034
Kim Phillips9c4a7962008-06-23 19:50:15 +0800203#define TALITOS_IMR 0x1008 /* interrupt mask register */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200204/* enable channel IRQs */
205#define TALITOS1_IMR_INIT ISR1_FORMAT(0xf)
206#define TALITOS1_IMR_DONE ISR1_FORMAT(0x5) /* done IRQs */
207/* enable channel IRQs */
208#define TALITOS2_IMR_INIT (ISR2_FORMAT(0xf) | 0x10000)
209#define TALITOS2_IMR_DONE ISR1_FORMAT(0x5) /* done IRQs */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800210#define TALITOS_IMR_LO 0x100C
LEROY Christophedd3c0982015-04-17 16:32:13 +0200211#define TALITOS1_IMR_LO_INIT 0x2000000 /* allow RNGU error IRQs */
212#define TALITOS2_IMR_LO_INIT 0x20000 /* allow RNGU error IRQs */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800213#define TALITOS_ISR 0x1010 /* interrupt status register */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200214#define TALITOS1_ISR_4CHERR ISR1_FORMAT(0xa) /* 4 ch errors mask */
215#define TALITOS1_ISR_4CHDONE ISR1_FORMAT(0x5) /* 4 ch done mask */
216#define TALITOS1_ISR_TEA_ERR 0x00000040
217#define TALITOS2_ISR_4CHERR ISR2_FORMAT(0xa) /* 4 ch errors mask */
218#define TALITOS2_ISR_4CHDONE ISR2_FORMAT(0x5) /* 4 ch done mask */
219#define TALITOS2_ISR_CH_0_2_ERR ISR2_FORMAT(0x2) /* ch 0, 2 err mask */
220#define TALITOS2_ISR_CH_0_2_DONE ISR2_FORMAT(0x1) /* ch 0, 2 done mask */
221#define TALITOS2_ISR_CH_1_3_ERR ISR2_FORMAT(0x8) /* ch 1, 3 err mask */
222#define TALITOS2_ISR_CH_1_3_DONE ISR2_FORMAT(0x4) /* ch 1, 3 done mask */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800223#define TALITOS_ISR_LO 0x1014
224#define TALITOS_ICR 0x1018 /* interrupt clear register */
225#define TALITOS_ICR_LO 0x101C
226
227/* channel register address stride */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800228#define TALITOS_CH_BASE_OFFSET 0x1000 /* default channel map base */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200229#define TALITOS1_CH_STRIDE 0x1000
230#define TALITOS2_CH_STRIDE 0x100
Kim Phillips9c4a7962008-06-23 19:50:15 +0800231
232/* channel configuration register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800233#define TALITOS_CCCR 0x8
LEROY Christophedd3c0982015-04-17 16:32:13 +0200234#define TALITOS2_CCCR_CONT 0x2 /* channel continue on SEC2 */
235#define TALITOS2_CCCR_RESET 0x1 /* channel reset on SEC2 */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800236#define TALITOS_CCCR_LO 0xc
Kim Phillipsfe5720e2008-10-12 20:33:14 +0800237#define TALITOS_CCCR_LO_IWSE 0x80 /* chan. ICCR writeback enab. */
Kim Phillips81eb0242009-08-13 11:51:51 +1000238#define TALITOS_CCCR_LO_EAE 0x20 /* extended address enable */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800239#define TALITOS_CCCR_LO_CDWE 0x10 /* chan. done writeback enab. */
240#define TALITOS_CCCR_LO_NT 0x4 /* notification type */
241#define TALITOS_CCCR_LO_CDIE 0x2 /* channel done IRQ enable */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200242#define TALITOS1_CCCR_LO_RESET 0x1 /* channel reset on SEC1 */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800243
244/* CCPSR: channel pointer status register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800245#define TALITOS_CCPSR 0x10
246#define TALITOS_CCPSR_LO 0x14
Kim Phillips9c4a7962008-06-23 19:50:15 +0800247#define TALITOS_CCPSR_LO_DOF 0x8000 /* double FF write oflow error */
248#define TALITOS_CCPSR_LO_SOF 0x4000 /* single FF write oflow error */
249#define TALITOS_CCPSR_LO_MDTE 0x2000 /* master data transfer error */
250#define TALITOS_CCPSR_LO_SGDLZ 0x1000 /* s/g data len zero error */
251#define TALITOS_CCPSR_LO_FPZ 0x0800 /* fetch ptr zero error */
252#define TALITOS_CCPSR_LO_IDH 0x0400 /* illegal desc hdr error */
253#define TALITOS_CCPSR_LO_IEU 0x0200 /* invalid EU error */
254#define TALITOS_CCPSR_LO_EU 0x0100 /* EU error detected */
255#define TALITOS_CCPSR_LO_GB 0x0080 /* gather boundary error */
256#define TALITOS_CCPSR_LO_GRL 0x0040 /* gather return/length error */
257#define TALITOS_CCPSR_LO_SB 0x0020 /* scatter boundary error */
258#define TALITOS_CCPSR_LO_SRL 0x0010 /* scatter return/length error */
259
260/* channel fetch fifo register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800261#define TALITOS_FF 0x48
262#define TALITOS_FF_LO 0x4c
Kim Phillips9c4a7962008-06-23 19:50:15 +0800263
264/* current descriptor pointer register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800265#define TALITOS_CDPR 0x40
266#define TALITOS_CDPR_LO 0x44
Kim Phillips9c4a7962008-06-23 19:50:15 +0800267
268/* descriptor buffer register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800269#define TALITOS_DESCBUF 0x80
270#define TALITOS_DESCBUF_LO 0x84
Kim Phillips9c4a7962008-06-23 19:50:15 +0800271
272/* gather link table */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800273#define TALITOS_GATHER 0xc0
274#define TALITOS_GATHER_LO 0xc4
Kim Phillips9c4a7962008-06-23 19:50:15 +0800275
276/* scatter link table */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800277#define TALITOS_SCATTER 0xe0
278#define TALITOS_SCATTER_LO 0xe4
Kim Phillips9c4a7962008-06-23 19:50:15 +0800279
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200280/* execution unit registers base */
281#define TALITOS2_DEU 0x2000
282#define TALITOS2_AESU 0x4000
283#define TALITOS2_MDEU 0x6000
284#define TALITOS2_AFEU 0x8000
285#define TALITOS2_RNGU 0xa000
286#define TALITOS2_PKEU 0xc000
287#define TALITOS2_KEU 0xe000
288#define TALITOS2_CRCU 0xf000
289
290#define TALITOS12_AESU 0x4000
291#define TALITOS12_DEU 0x5000
292#define TALITOS12_MDEU 0x6000
293
294#define TALITOS10_AFEU 0x8000
295#define TALITOS10_DEU 0xa000
296#define TALITOS10_MDEU 0xc000
297#define TALITOS10_RNGU 0xe000
298#define TALITOS10_PKEU 0x10000
299#define TALITOS10_AESU 0x12000
300
Kim Phillips9c4a7962008-06-23 19:50:15 +0800301/* execution unit interrupt status registers */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200302#define TALITOS_EUDSR 0x10 /* data size */
303#define TALITOS_EUDSR_LO 0x14
304#define TALITOS_EURCR 0x18 /* reset control*/
305#define TALITOS_EURCR_LO 0x1c
306#define TALITOS_EUSR 0x28 /* rng status */
307#define TALITOS_EUSR_LO 0x2c
308#define TALITOS_EUISR 0x30
309#define TALITOS_EUISR_LO 0x34
310#define TALITOS_EUICR 0x38 /* int. control */
311#define TALITOS_EUICR_LO 0x3c
312#define TALITOS_EU_FIFO 0x800 /* output FIFO */
313#define TALITOS_EU_FIFO_LO 0x804 /* output FIFO */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200314/* DES unit */
315#define TALITOS1_DEUICR_KPE 0x00200000 /* Key Parity Error */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200316/* message digest unit */
Kim Phillipsfe5720e2008-10-12 20:33:14 +0800317#define TALITOS_MDEUICR_LO_ICE 0x4000 /* integrity check IRQ enable */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200318/* random number unit */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800319#define TALITOS_RNGUSR_LO_RD 0x1 /* reset done */
320#define TALITOS_RNGUSR_LO_OFL 0xff0000/* output FIFO length */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800321#define TALITOS_RNGURCR_LO_SR 0x1 /* software reset */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800322
Lee Nipper497f2e62010-05-19 19:20:36 +1000323#define TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256 0x28
324#define TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512 0x48
325
Kim Phillips9c4a7962008-06-23 19:50:15 +0800326/*
327 * talitos descriptor header (hdr) bits
328 */
329
330/* written back when done */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800331#define DESC_HDR_DONE cpu_to_be32(0xff000000)
332#define DESC_HDR_LO_ICCR1_MASK cpu_to_be32(0x00180000)
333#define DESC_HDR_LO_ICCR1_PASS cpu_to_be32(0x00080000)
334#define DESC_HDR_LO_ICCR1_FAIL cpu_to_be32(0x00100000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800335
336/* primary execution unit select */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800337#define DESC_HDR_SEL0_MASK cpu_to_be32(0xf0000000)
338#define DESC_HDR_SEL0_AFEU cpu_to_be32(0x10000000)
339#define DESC_HDR_SEL0_DEU cpu_to_be32(0x20000000)
340#define DESC_HDR_SEL0_MDEUA cpu_to_be32(0x30000000)
341#define DESC_HDR_SEL0_MDEUB cpu_to_be32(0xb0000000)
342#define DESC_HDR_SEL0_RNG cpu_to_be32(0x40000000)
343#define DESC_HDR_SEL0_PKEU cpu_to_be32(0x50000000)
344#define DESC_HDR_SEL0_AESU cpu_to_be32(0x60000000)
345#define DESC_HDR_SEL0_KEU cpu_to_be32(0x70000000)
346#define DESC_HDR_SEL0_CRCU cpu_to_be32(0x80000000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800347
348/* primary execution unit mode (MODE0) and derivatives */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800349#define DESC_HDR_MODE0_ENCRYPT cpu_to_be32(0x00100000)
350#define DESC_HDR_MODE0_AESU_CBC cpu_to_be32(0x00200000)
351#define DESC_HDR_MODE0_DEU_CBC cpu_to_be32(0x00400000)
352#define DESC_HDR_MODE0_DEU_3DES cpu_to_be32(0x00200000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000353#define DESC_HDR_MODE0_MDEU_CONT cpu_to_be32(0x08000000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800354#define DESC_HDR_MODE0_MDEU_INIT cpu_to_be32(0x01000000)
355#define DESC_HDR_MODE0_MDEU_HMAC cpu_to_be32(0x00800000)
356#define DESC_HDR_MODE0_MDEU_PAD cpu_to_be32(0x00400000)
Kim Phillips60f208d2010-05-19 19:21:53 +1000357#define DESC_HDR_MODE0_MDEU_SHA224 cpu_to_be32(0x00300000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800358#define DESC_HDR_MODE0_MDEU_MD5 cpu_to_be32(0x00200000)
359#define DESC_HDR_MODE0_MDEU_SHA256 cpu_to_be32(0x00100000)
360#define DESC_HDR_MODE0_MDEU_SHA1 cpu_to_be32(0x00000000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000361#define DESC_HDR_MODE0_MDEUB_SHA384 cpu_to_be32(0x00000000)
362#define DESC_HDR_MODE0_MDEUB_SHA512 cpu_to_be32(0x00200000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800363#define DESC_HDR_MODE0_MDEU_MD5_HMAC (DESC_HDR_MODE0_MDEU_MD5 | \
364 DESC_HDR_MODE0_MDEU_HMAC)
365#define DESC_HDR_MODE0_MDEU_SHA256_HMAC (DESC_HDR_MODE0_MDEU_SHA256 | \
366 DESC_HDR_MODE0_MDEU_HMAC)
367#define DESC_HDR_MODE0_MDEU_SHA1_HMAC (DESC_HDR_MODE0_MDEU_SHA1 | \
368 DESC_HDR_MODE0_MDEU_HMAC)
369
370/* secondary execution unit select (SEL1) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800371#define DESC_HDR_SEL1_MASK cpu_to_be32(0x000f0000)
372#define DESC_HDR_SEL1_MDEUA cpu_to_be32(0x00030000)
373#define DESC_HDR_SEL1_MDEUB cpu_to_be32(0x000b0000)
374#define DESC_HDR_SEL1_CRCU cpu_to_be32(0x00080000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800375
376/* secondary execution unit mode (MODE1) and derivatives */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800377#define DESC_HDR_MODE1_MDEU_CICV cpu_to_be32(0x00004000)
378#define DESC_HDR_MODE1_MDEU_INIT cpu_to_be32(0x00001000)
379#define DESC_HDR_MODE1_MDEU_HMAC cpu_to_be32(0x00000800)
380#define DESC_HDR_MODE1_MDEU_PAD cpu_to_be32(0x00000400)
Kim Phillips60f208d2010-05-19 19:21:53 +1000381#define DESC_HDR_MODE1_MDEU_SHA224 cpu_to_be32(0x00000300)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800382#define DESC_HDR_MODE1_MDEU_MD5 cpu_to_be32(0x00000200)
383#define DESC_HDR_MODE1_MDEU_SHA256 cpu_to_be32(0x00000100)
384#define DESC_HDR_MODE1_MDEU_SHA1 cpu_to_be32(0x00000000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000385#define DESC_HDR_MODE1_MDEUB_SHA384 cpu_to_be32(0x00000000)
386#define DESC_HDR_MODE1_MDEUB_SHA512 cpu_to_be32(0x00000200)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800387#define DESC_HDR_MODE1_MDEU_MD5_HMAC (DESC_HDR_MODE1_MDEU_MD5 | \
388 DESC_HDR_MODE1_MDEU_HMAC)
389#define DESC_HDR_MODE1_MDEU_SHA256_HMAC (DESC_HDR_MODE1_MDEU_SHA256 | \
390 DESC_HDR_MODE1_MDEU_HMAC)
391#define DESC_HDR_MODE1_MDEU_SHA1_HMAC (DESC_HDR_MODE1_MDEU_SHA1 | \
392 DESC_HDR_MODE1_MDEU_HMAC)
Horia Geanta357fb602012-07-03 19:16:53 +0300393#define DESC_HDR_MODE1_MDEU_SHA224_HMAC (DESC_HDR_MODE1_MDEU_SHA224 | \
394 DESC_HDR_MODE1_MDEU_HMAC)
395#define DESC_HDR_MODE1_MDEUB_SHA384_HMAC (DESC_HDR_MODE1_MDEUB_SHA384 | \
396 DESC_HDR_MODE1_MDEU_HMAC)
397#define DESC_HDR_MODE1_MDEUB_SHA512_HMAC (DESC_HDR_MODE1_MDEUB_SHA512 | \
398 DESC_HDR_MODE1_MDEU_HMAC)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800399
400/* direction of overall data flow (DIR) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800401#define DESC_HDR_DIR_INBOUND cpu_to_be32(0x00000002)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800402
403/* request done notification (DN) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800404#define DESC_HDR_DONE_NOTIFY cpu_to_be32(0x00000001)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800405
406/* descriptor types */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800407#define DESC_HDR_TYPE_AESU_CTR_NONSNOOP cpu_to_be32(0 << 3)
408#define DESC_HDR_TYPE_IPSEC_ESP cpu_to_be32(1 << 3)
409#define DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU cpu_to_be32(2 << 3)
410#define DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU cpu_to_be32(4 << 3)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800411
412/* link table extent field bits */
413#define DESC_PTR_LNKTBL_JUMP 0x80
414#define DESC_PTR_LNKTBL_RETURN 0x02
415#define DESC_PTR_LNKTBL_NEXT 0x01