blob: b0bdb4ec79fc4784a68a656f2495dc8f632170fb [file] [log] [blame]
Kim Phillips9c4a7962008-06-23 19:50:15 +08001/*
2 * Freescale SEC (talitos) device register and descriptor header defines
3 *
Kim Phillipsad42d5f2011-11-21 16:13:27 +08004 * Copyright (c) 2006-2011 Freescale Semiconductor, Inc.
Kim Phillips9c4a7962008-06-23 19:50:15 +08005 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 */
30
Horia Geantad1a0eb92012-07-03 19:16:51 +030031#define TALITOS_TIMEOUT 100000
32#define TALITOS_MAX_DATA_LEN 65535
33
34#define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
35#define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
36#define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
37
38/* descriptor pointer entry */
39struct talitos_ptr {
LEROY Christophe90490752015-04-17 16:32:01 +020040 union {
41 struct { /* SEC2 format */
42 __be16 len; /* length */
43 u8 j_extent; /* jump to sg link table and/or extent*/
44 u8 eptr; /* extended address */
45 };
46 struct { /* SEC1 format */
47 __be16 res;
48 __be16 len1; /* length */
49 };
50 };
Horia Geantad1a0eb92012-07-03 19:16:51 +030051 __be32 ptr; /* address */
52};
53
54static const struct talitos_ptr zero_entry = {
55 .len = 0,
56 .j_extent = 0,
57 .eptr = 0,
58 .ptr = 0
59};
60
61/* descriptor */
62struct talitos_desc {
63 __be32 hdr; /* header high bits */
LEROY Christophe90490752015-04-17 16:32:01 +020064 union {
65 __be32 hdr_lo; /* header low bits */
66 __be32 hdr1; /* header for SEC1 */
67 };
Horia Geantad1a0eb92012-07-03 19:16:51 +030068 struct talitos_ptr ptr[7]; /* ptr/len pair array */
LEROY Christophe90490752015-04-17 16:32:01 +020069 __be32 next_desc; /* next descriptor (SEC1) */
Horia Geantad1a0eb92012-07-03 19:16:51 +030070};
71
72/**
73 * talitos_request - descriptor submission request
74 * @desc: descriptor pointer (kernel virtual)
75 * @dma_desc: descriptor's physical bus address
76 * @callback: whom to call when descriptor processing is done
77 * @context: caller context (optional)
78 */
79struct talitos_request {
80 struct talitos_desc *desc;
81 dma_addr_t dma_desc;
82 void (*callback) (struct device *dev, struct talitos_desc *desc,
83 void *context, int error);
84 void *context;
85};
86
87/* per-channel fifo management */
88struct talitos_channel {
89 void __iomem *reg;
90
91 /* request fifo */
92 struct talitos_request *fifo;
93
94 /* number of requests pending in channel h/w fifo */
95 atomic_t submit_count ____cacheline_aligned;
96
97 /* request submission (head) lock */
98 spinlock_t head_lock ____cacheline_aligned;
99 /* index to next free descriptor request */
100 int head;
101
102 /* request release (tail) lock */
103 spinlock_t tail_lock ____cacheline_aligned;
104 /* index to next in-progress/done descriptor request */
105 int tail;
106};
107
108struct talitos_private {
109 struct device *dev;
110 struct platform_device *ofdev;
111 void __iomem *reg;
112 int irq[2];
113
114 /* SEC global registers lock */
115 spinlock_t reg_lock ____cacheline_aligned;
116
117 /* SEC version geometry (from device tree node) */
118 unsigned int num_channels;
119 unsigned int chfifo_len;
120 unsigned int exec_units;
121 unsigned int desc_types;
122
123 /* SEC Compatibility info */
124 unsigned long features;
125
126 /*
127 * length of the request fifo
128 * fifo_len is chfifo_len rounded up to next power of 2
129 * so we can use bitwise ops to wrap
130 */
131 unsigned int fifo_len;
132
133 struct talitos_channel *chan;
134
135 /* next channel to be assigned next incoming descriptor */
136 atomic_t last_chan ____cacheline_aligned;
137
138 /* request callback tasklet */
139 struct tasklet_struct done_task[2];
140
141 /* list of registered algorithms */
142 struct list_head alg_list;
143
144 /* hwrng device */
145 struct hwrng rng;
146};
147
Horia Geanta865d5062012-07-03 19:16:52 +0300148extern int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
149 void (*callback)(struct device *dev,
150 struct talitos_desc *desc,
151 void *context, int error),
152 void *context);
153
Horia Geantad1a0eb92012-07-03 19:16:51 +0300154/* .features flag */
155#define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
156#define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
157#define TALITOS_FTR_SHA224_HWINIT 0x00000004
158#define TALITOS_FTR_HMAC_OK 0x00000008
LEROY Christophe21590882015-04-17 16:32:05 +0200159#define TALITOS_FTR_SEC1 0x00000010
160
161/*
162 * If both CONFIG_CRYPTO_DEV_TALITOS1 and CONFIG_CRYPTO_DEV_TALITOS2 are
163 * defined, we check the features which are set according to the device tree.
164 * Otherwise, we answer true or false directly
165 */
166static inline bool has_ftr_sec1(struct talitos_private *priv)
167{
168#if defined(CONFIG_CRYPTO_DEV_TALITOS1) && defined(CONFIG_CRYPTO_DEV_TALITOS2)
169 return priv->features & TALITOS_FTR_SEC1 ? true : false;
170#elif defined(CONFIG_CRYPTO_DEV_TALITOS1)
171 return true;
172#else
173 return false;
174#endif
175}
Horia Geantad1a0eb92012-07-03 19:16:51 +0300176
Kim Phillips9c4a7962008-06-23 19:50:15 +0800177/*
178 * TALITOS_xxx_LO addresses point to the low data bits (32-63) of the register
179 */
180
181/* global register offset addresses */
182#define TALITOS_MCR 0x1030 /* master control register */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800183#define TALITOS_MCR_RCA0 (1 << 15) /* remap channel 0 */
184#define TALITOS_MCR_RCA1 (1 << 14) /* remap channel 1 */
185#define TALITOS_MCR_RCA2 (1 << 13) /* remap channel 2 */
186#define TALITOS_MCR_RCA3 (1 << 12) /* remap channel 3 */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800187#define TALITOS_MCR_SWR 0x1 /* s/w reset */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800188#define TALITOS_MCR_LO 0x1034
Kim Phillips9c4a7962008-06-23 19:50:15 +0800189#define TALITOS_IMR 0x1008 /* interrupt mask register */
Lee Nipper1c2e8812008-10-12 20:29:34 +0800190#define TALITOS_IMR_INIT 0x100ff /* enable channel IRQs */
191#define TALITOS_IMR_DONE 0x00055 /* done IRQs */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800192#define TALITOS_IMR_LO 0x100C
193#define TALITOS_IMR_LO_INIT 0x20000 /* allow RNGU error IRQs */
194#define TALITOS_ISR 0x1010 /* interrupt status register */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800195#define TALITOS_ISR_4CHERR 0xaa /* 4 channel errors mask */
196#define TALITOS_ISR_4CHDONE 0x55 /* 4 channel done mask */
197#define TALITOS_ISR_CH_0_2_ERR 0x22 /* channels 0, 2 errors mask */
198#define TALITOS_ISR_CH_0_2_DONE 0x11 /* channels 0, 2 done mask */
199#define TALITOS_ISR_CH_1_3_ERR 0x88 /* channels 1, 3 errors mask */
200#define TALITOS_ISR_CH_1_3_DONE 0x44 /* channels 1, 3 done mask */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800201#define TALITOS_ISR_LO 0x1014
202#define TALITOS_ICR 0x1018 /* interrupt clear register */
203#define TALITOS_ICR_LO 0x101C
204
205/* channel register address stride */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800206#define TALITOS_CH_BASE_OFFSET 0x1000 /* default channel map base */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800207#define TALITOS_CH_STRIDE 0x100
208
209/* channel configuration register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800210#define TALITOS_CCCR 0x8
Kim Phillips9c4a7962008-06-23 19:50:15 +0800211#define TALITOS_CCCR_CONT 0x2 /* channel continue */
212#define TALITOS_CCCR_RESET 0x1 /* channel reset */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800213#define TALITOS_CCCR_LO 0xc
Kim Phillipsfe5720e2008-10-12 20:33:14 +0800214#define TALITOS_CCCR_LO_IWSE 0x80 /* chan. ICCR writeback enab. */
Kim Phillips81eb0242009-08-13 11:51:51 +1000215#define TALITOS_CCCR_LO_EAE 0x20 /* extended address enable */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800216#define TALITOS_CCCR_LO_CDWE 0x10 /* chan. done writeback enab. */
217#define TALITOS_CCCR_LO_NT 0x4 /* notification type */
218#define TALITOS_CCCR_LO_CDIE 0x2 /* channel done IRQ enable */
219
220/* CCPSR: channel pointer status register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800221#define TALITOS_CCPSR 0x10
222#define TALITOS_CCPSR_LO 0x14
Kim Phillips9c4a7962008-06-23 19:50:15 +0800223#define TALITOS_CCPSR_LO_DOF 0x8000 /* double FF write oflow error */
224#define TALITOS_CCPSR_LO_SOF 0x4000 /* single FF write oflow error */
225#define TALITOS_CCPSR_LO_MDTE 0x2000 /* master data transfer error */
226#define TALITOS_CCPSR_LO_SGDLZ 0x1000 /* s/g data len zero error */
227#define TALITOS_CCPSR_LO_FPZ 0x0800 /* fetch ptr zero error */
228#define TALITOS_CCPSR_LO_IDH 0x0400 /* illegal desc hdr error */
229#define TALITOS_CCPSR_LO_IEU 0x0200 /* invalid EU error */
230#define TALITOS_CCPSR_LO_EU 0x0100 /* EU error detected */
231#define TALITOS_CCPSR_LO_GB 0x0080 /* gather boundary error */
232#define TALITOS_CCPSR_LO_GRL 0x0040 /* gather return/length error */
233#define TALITOS_CCPSR_LO_SB 0x0020 /* scatter boundary error */
234#define TALITOS_CCPSR_LO_SRL 0x0010 /* scatter return/length error */
235
236/* channel fetch fifo register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800237#define TALITOS_FF 0x48
238#define TALITOS_FF_LO 0x4c
Kim Phillips9c4a7962008-06-23 19:50:15 +0800239
240/* current descriptor pointer register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800241#define TALITOS_CDPR 0x40
242#define TALITOS_CDPR_LO 0x44
Kim Phillips9c4a7962008-06-23 19:50:15 +0800243
244/* descriptor buffer register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800245#define TALITOS_DESCBUF 0x80
246#define TALITOS_DESCBUF_LO 0x84
Kim Phillips9c4a7962008-06-23 19:50:15 +0800247
248/* gather link table */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800249#define TALITOS_GATHER 0xc0
250#define TALITOS_GATHER_LO 0xc4
Kim Phillips9c4a7962008-06-23 19:50:15 +0800251
252/* scatter link table */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800253#define TALITOS_SCATTER 0xe0
254#define TALITOS_SCATTER_LO 0xe4
Kim Phillips9c4a7962008-06-23 19:50:15 +0800255
256/* execution unit interrupt status registers */
257#define TALITOS_DEUISR 0x2030 /* DES unit */
258#define TALITOS_DEUISR_LO 0x2034
259#define TALITOS_AESUISR 0x4030 /* AES unit */
260#define TALITOS_AESUISR_LO 0x4034
261#define TALITOS_MDEUISR 0x6030 /* message digest unit */
262#define TALITOS_MDEUISR_LO 0x6034
Kim Phillipsfe5720e2008-10-12 20:33:14 +0800263#define TALITOS_MDEUICR 0x6038 /* interrupt control */
264#define TALITOS_MDEUICR_LO 0x603c
265#define TALITOS_MDEUICR_LO_ICE 0x4000 /* integrity check IRQ enable */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800266#define TALITOS_AFEUISR 0x8030 /* arc4 unit */
267#define TALITOS_AFEUISR_LO 0x8034
268#define TALITOS_RNGUISR 0xa030 /* random number unit */
269#define TALITOS_RNGUISR_LO 0xa034
270#define TALITOS_RNGUSR 0xa028 /* rng status */
271#define TALITOS_RNGUSR_LO 0xa02c
272#define TALITOS_RNGUSR_LO_RD 0x1 /* reset done */
273#define TALITOS_RNGUSR_LO_OFL 0xff0000/* output FIFO length */
274#define TALITOS_RNGUDSR 0xa010 /* data size */
275#define TALITOS_RNGUDSR_LO 0xa014
276#define TALITOS_RNGU_FIFO 0xa800 /* output FIFO */
277#define TALITOS_RNGU_FIFO_LO 0xa804 /* output FIFO */
278#define TALITOS_RNGURCR 0xa018 /* reset control */
279#define TALITOS_RNGURCR_LO 0xa01c
280#define TALITOS_RNGURCR_LO_SR 0x1 /* software reset */
281#define TALITOS_PKEUISR 0xc030 /* public key unit */
282#define TALITOS_PKEUISR_LO 0xc034
283#define TALITOS_KEUISR 0xe030 /* kasumi unit */
284#define TALITOS_KEUISR_LO 0xe034
285#define TALITOS_CRCUISR 0xf030 /* cyclic redundancy check unit*/
286#define TALITOS_CRCUISR_LO 0xf034
287
Lee Nipper497f2e62010-05-19 19:20:36 +1000288#define TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256 0x28
289#define TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512 0x48
290
Kim Phillips9c4a7962008-06-23 19:50:15 +0800291/*
292 * talitos descriptor header (hdr) bits
293 */
294
295/* written back when done */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800296#define DESC_HDR_DONE cpu_to_be32(0xff000000)
297#define DESC_HDR_LO_ICCR1_MASK cpu_to_be32(0x00180000)
298#define DESC_HDR_LO_ICCR1_PASS cpu_to_be32(0x00080000)
299#define DESC_HDR_LO_ICCR1_FAIL cpu_to_be32(0x00100000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800300
301/* primary execution unit select */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800302#define DESC_HDR_SEL0_MASK cpu_to_be32(0xf0000000)
303#define DESC_HDR_SEL0_AFEU cpu_to_be32(0x10000000)
304#define DESC_HDR_SEL0_DEU cpu_to_be32(0x20000000)
305#define DESC_HDR_SEL0_MDEUA cpu_to_be32(0x30000000)
306#define DESC_HDR_SEL0_MDEUB cpu_to_be32(0xb0000000)
307#define DESC_HDR_SEL0_RNG cpu_to_be32(0x40000000)
308#define DESC_HDR_SEL0_PKEU cpu_to_be32(0x50000000)
309#define DESC_HDR_SEL0_AESU cpu_to_be32(0x60000000)
310#define DESC_HDR_SEL0_KEU cpu_to_be32(0x70000000)
311#define DESC_HDR_SEL0_CRCU cpu_to_be32(0x80000000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800312
313/* primary execution unit mode (MODE0) and derivatives */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800314#define DESC_HDR_MODE0_ENCRYPT cpu_to_be32(0x00100000)
315#define DESC_HDR_MODE0_AESU_CBC cpu_to_be32(0x00200000)
316#define DESC_HDR_MODE0_DEU_CBC cpu_to_be32(0x00400000)
317#define DESC_HDR_MODE0_DEU_3DES cpu_to_be32(0x00200000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000318#define DESC_HDR_MODE0_MDEU_CONT cpu_to_be32(0x08000000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800319#define DESC_HDR_MODE0_MDEU_INIT cpu_to_be32(0x01000000)
320#define DESC_HDR_MODE0_MDEU_HMAC cpu_to_be32(0x00800000)
321#define DESC_HDR_MODE0_MDEU_PAD cpu_to_be32(0x00400000)
Kim Phillips60f208d2010-05-19 19:21:53 +1000322#define DESC_HDR_MODE0_MDEU_SHA224 cpu_to_be32(0x00300000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800323#define DESC_HDR_MODE0_MDEU_MD5 cpu_to_be32(0x00200000)
324#define DESC_HDR_MODE0_MDEU_SHA256 cpu_to_be32(0x00100000)
325#define DESC_HDR_MODE0_MDEU_SHA1 cpu_to_be32(0x00000000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000326#define DESC_HDR_MODE0_MDEUB_SHA384 cpu_to_be32(0x00000000)
327#define DESC_HDR_MODE0_MDEUB_SHA512 cpu_to_be32(0x00200000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800328#define DESC_HDR_MODE0_MDEU_MD5_HMAC (DESC_HDR_MODE0_MDEU_MD5 | \
329 DESC_HDR_MODE0_MDEU_HMAC)
330#define DESC_HDR_MODE0_MDEU_SHA256_HMAC (DESC_HDR_MODE0_MDEU_SHA256 | \
331 DESC_HDR_MODE0_MDEU_HMAC)
332#define DESC_HDR_MODE0_MDEU_SHA1_HMAC (DESC_HDR_MODE0_MDEU_SHA1 | \
333 DESC_HDR_MODE0_MDEU_HMAC)
334
335/* secondary execution unit select (SEL1) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800336#define DESC_HDR_SEL1_MASK cpu_to_be32(0x000f0000)
337#define DESC_HDR_SEL1_MDEUA cpu_to_be32(0x00030000)
338#define DESC_HDR_SEL1_MDEUB cpu_to_be32(0x000b0000)
339#define DESC_HDR_SEL1_CRCU cpu_to_be32(0x00080000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800340
341/* secondary execution unit mode (MODE1) and derivatives */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800342#define DESC_HDR_MODE1_MDEU_CICV cpu_to_be32(0x00004000)
343#define DESC_HDR_MODE1_MDEU_INIT cpu_to_be32(0x00001000)
344#define DESC_HDR_MODE1_MDEU_HMAC cpu_to_be32(0x00000800)
345#define DESC_HDR_MODE1_MDEU_PAD cpu_to_be32(0x00000400)
Kim Phillips60f208d2010-05-19 19:21:53 +1000346#define DESC_HDR_MODE1_MDEU_SHA224 cpu_to_be32(0x00000300)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800347#define DESC_HDR_MODE1_MDEU_MD5 cpu_to_be32(0x00000200)
348#define DESC_HDR_MODE1_MDEU_SHA256 cpu_to_be32(0x00000100)
349#define DESC_HDR_MODE1_MDEU_SHA1 cpu_to_be32(0x00000000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000350#define DESC_HDR_MODE1_MDEUB_SHA384 cpu_to_be32(0x00000000)
351#define DESC_HDR_MODE1_MDEUB_SHA512 cpu_to_be32(0x00000200)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800352#define DESC_HDR_MODE1_MDEU_MD5_HMAC (DESC_HDR_MODE1_MDEU_MD5 | \
353 DESC_HDR_MODE1_MDEU_HMAC)
354#define DESC_HDR_MODE1_MDEU_SHA256_HMAC (DESC_HDR_MODE1_MDEU_SHA256 | \
355 DESC_HDR_MODE1_MDEU_HMAC)
356#define DESC_HDR_MODE1_MDEU_SHA1_HMAC (DESC_HDR_MODE1_MDEU_SHA1 | \
357 DESC_HDR_MODE1_MDEU_HMAC)
Horia Geanta357fb602012-07-03 19:16:53 +0300358#define DESC_HDR_MODE1_MDEU_SHA224_HMAC (DESC_HDR_MODE1_MDEU_SHA224 | \
359 DESC_HDR_MODE1_MDEU_HMAC)
360#define DESC_HDR_MODE1_MDEUB_SHA384_HMAC (DESC_HDR_MODE1_MDEUB_SHA384 | \
361 DESC_HDR_MODE1_MDEU_HMAC)
362#define DESC_HDR_MODE1_MDEUB_SHA512_HMAC (DESC_HDR_MODE1_MDEUB_SHA512 | \
363 DESC_HDR_MODE1_MDEU_HMAC)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800364
365/* direction of overall data flow (DIR) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800366#define DESC_HDR_DIR_INBOUND cpu_to_be32(0x00000002)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800367
368/* request done notification (DN) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800369#define DESC_HDR_DONE_NOTIFY cpu_to_be32(0x00000001)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800370
371/* descriptor types */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800372#define DESC_HDR_TYPE_AESU_CTR_NONSNOOP cpu_to_be32(0 << 3)
373#define DESC_HDR_TYPE_IPSEC_ESP cpu_to_be32(1 << 3)
374#define DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU cpu_to_be32(2 << 3)
375#define DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU cpu_to_be32(4 << 3)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800376
377/* link table extent field bits */
378#define DESC_PTR_LNKTBL_JUMP 0x80
379#define DESC_PTR_LNKTBL_RETURN 0x02
380#define DESC_PTR_LNKTBL_NEXT 0x01