blob: 8c53748a769d447fac83622725c305a3ee6bc92f [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070021 *
Suresh Siddhae61d98d2008-07-10 11:16:35 -070022 * This file implements early detection/parsing of Remapping Devices
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070023 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
Suresh Siddhae61d98d2008-07-10 11:16:35 -070025 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070027 */
28
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020029#define pr_fmt(fmt) "DMAR: " fmt
Donald Dutilee9071b02012-06-08 17:13:11 -040030
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070031#include <linux/pci.h>
32#include <linux/dmar.h>
Kay, Allen M38717942008-09-09 18:37:29 +030033#include <linux/iova.h>
34#include <linux/intel-iommu.h>
Suresh Siddhafe962e92008-07-10 11:16:42 -070035#include <linux/timer.h>
Suresh Siddha0ac24912009-03-16 17:04:54 -070036#include <linux/irq.h>
37#include <linux/interrupt.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Len Browneb27cae2009-07-06 23:40:19 -040039#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Alex Williamsona5459cf2014-06-12 16:12:31 -060041#include <linux/iommu.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -040043#include <asm/iommu_table.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070044
Joerg Roedel078e1ee2012-09-26 12:44:43 +020045#include "irq_remapping.h"
46
Jiang Liuc2a0b532014-11-09 22:47:56 +080047typedef int (*dmar_res_handler_t)(struct acpi_dmar_header *, void *);
48struct dmar_res_callback {
49 dmar_res_handler_t cb[ACPI_DMAR_TYPE_RESERVED];
50 void *arg[ACPI_DMAR_TYPE_RESERVED];
51 bool ignore_unhandled;
52 bool print_entry;
53};
54
Jiang Liu3a5670e2014-02-19 14:07:33 +080055/*
56 * Assumptions:
57 * 1) The hotplug framework guarentees that DMAR unit will be hot-added
58 * before IO devices managed by that unit.
59 * 2) The hotplug framework guarantees that DMAR unit will be hot-removed
60 * after IO devices managed by that unit.
61 * 3) Hotplug events are rare.
62 *
63 * Locking rules for DMA and interrupt remapping related global data structures:
64 * 1) Use dmar_global_lock in process context
65 * 2) Use RCU in interrupt context
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070066 */
Jiang Liu3a5670e2014-02-19 14:07:33 +080067DECLARE_RWSEM(dmar_global_lock);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070068LIST_HEAD(dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070069
Suresh Siddha41750d32011-08-23 17:05:18 -070070struct acpi_table_header * __initdata dmar_tbl;
Yinghai Lu8e1568f2009-02-11 01:06:59 -080071static acpi_size dmar_tbl_size;
Jiang Liu2e455282014-02-19 14:07:36 +080072static int dmar_dev_scope_status = 1;
Jiang Liu78d8e702014-11-09 22:47:57 +080073static unsigned long dmar_seq_ids[BITS_TO_LONGS(DMAR_UNITS_SUPPORTED)];
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070074
Jiang Liu694835d2014-01-06 14:18:16 +080075static int alloc_iommu(struct dmar_drhd_unit *drhd);
Jiang Liua868e6b2014-01-06 14:18:20 +080076static void free_iommu(struct intel_iommu *iommu);
Jiang Liu694835d2014-01-06 14:18:16 +080077
Jiang Liu6b197242014-11-09 22:47:58 +080078static void dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070079{
80 /*
81 * add INCLUDE_ALL at the tail, so scan the list will find it at
82 * the very end.
83 */
84 if (drhd->include_all)
Jiang Liu0e2426122014-02-19 14:07:34 +080085 list_add_tail_rcu(&drhd->list, &dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070086 else
Jiang Liu0e2426122014-02-19 14:07:34 +080087 list_add_rcu(&drhd->list, &dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070088}
89
Jiang Liubb3a6b72014-02-19 14:07:24 +080090void *dmar_alloc_dev_scope(void *start, void *end, int *cnt)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070091{
92 struct acpi_dmar_device_scope *scope;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070093
94 *cnt = 0;
95 while (start < end) {
96 scope = start;
Bob Moore83118b02014-07-30 12:21:00 +080097 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_NAMESPACE ||
David Woodhouse07cb52f2014-03-07 14:39:27 +000098 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070099 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
100 (*cnt)++;
Linn Crosettoae3e7f32013-04-23 12:26:45 -0600101 else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC &&
102 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_HPET) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400103 pr_warn("Unsupported device scope\n");
Yinghai Lu5715f0f2010-04-08 19:58:22 +0100104 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700105 start += scope->length;
106 }
107 if (*cnt == 0)
Jiang Liubb3a6b72014-02-19 14:07:24 +0800108 return NULL;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700109
David Woodhouse832bd852014-03-07 15:08:36 +0000110 return kcalloc(*cnt, sizeof(struct dmar_dev_scope), GFP_KERNEL);
Jiang Liubb3a6b72014-02-19 14:07:24 +0800111}
112
David Woodhouse832bd852014-03-07 15:08:36 +0000113void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt)
Jiang Liuada4d4b2014-01-06 14:18:09 +0800114{
Jiang Liub683b232014-02-19 14:07:32 +0800115 int i;
David Woodhouse832bd852014-03-07 15:08:36 +0000116 struct device *tmp_dev;
Jiang Liub683b232014-02-19 14:07:32 +0800117
Jiang Liuada4d4b2014-01-06 14:18:09 +0800118 if (*devices && *cnt) {
Jiang Liub683b232014-02-19 14:07:32 +0800119 for_each_active_dev_scope(*devices, *cnt, i, tmp_dev)
David Woodhouse832bd852014-03-07 15:08:36 +0000120 put_device(tmp_dev);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800121 kfree(*devices);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800122 }
Jiang Liu0e2426122014-02-19 14:07:34 +0800123
124 *devices = NULL;
125 *cnt = 0;
Jiang Liuada4d4b2014-01-06 14:18:09 +0800126}
127
Jiang Liu59ce0512014-02-19 14:07:35 +0800128/* Optimize out kzalloc()/kfree() for normal cases */
129static char dmar_pci_notify_info_buf[64];
130
131static struct dmar_pci_notify_info *
132dmar_alloc_pci_notify_info(struct pci_dev *dev, unsigned long event)
133{
134 int level = 0;
135 size_t size;
136 struct pci_dev *tmp;
137 struct dmar_pci_notify_info *info;
138
139 BUG_ON(dev->is_virtfn);
140
141 /* Only generate path[] for device addition event */
142 if (event == BUS_NOTIFY_ADD_DEVICE)
143 for (tmp = dev; tmp; tmp = tmp->bus->self)
144 level++;
145
146 size = sizeof(*info) + level * sizeof(struct acpi_dmar_pci_path);
147 if (size <= sizeof(dmar_pci_notify_info_buf)) {
148 info = (struct dmar_pci_notify_info *)dmar_pci_notify_info_buf;
149 } else {
150 info = kzalloc(size, GFP_KERNEL);
151 if (!info) {
152 pr_warn("Out of memory when allocating notify_info "
153 "for %s.\n", pci_name(dev));
Jiang Liu2e455282014-02-19 14:07:36 +0800154 if (dmar_dev_scope_status == 0)
155 dmar_dev_scope_status = -ENOMEM;
Jiang Liu59ce0512014-02-19 14:07:35 +0800156 return NULL;
157 }
158 }
159
160 info->event = event;
161 info->dev = dev;
162 info->seg = pci_domain_nr(dev->bus);
163 info->level = level;
164 if (event == BUS_NOTIFY_ADD_DEVICE) {
Jiang Liu5ae05662014-04-15 10:35:35 +0800165 for (tmp = dev; tmp; tmp = tmp->bus->self) {
166 level--;
Joerg Roedel57384592014-10-02 11:50:25 +0200167 info->path[level].bus = tmp->bus->number;
Jiang Liu59ce0512014-02-19 14:07:35 +0800168 info->path[level].device = PCI_SLOT(tmp->devfn);
169 info->path[level].function = PCI_FUNC(tmp->devfn);
170 if (pci_is_root_bus(tmp->bus))
171 info->bus = tmp->bus->number;
172 }
173 }
174
175 return info;
176}
177
178static inline void dmar_free_pci_notify_info(struct dmar_pci_notify_info *info)
179{
180 if ((void *)info != dmar_pci_notify_info_buf)
181 kfree(info);
182}
183
184static bool dmar_match_pci_path(struct dmar_pci_notify_info *info, int bus,
185 struct acpi_dmar_pci_path *path, int count)
186{
187 int i;
188
189 if (info->bus != bus)
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200190 goto fallback;
Jiang Liu59ce0512014-02-19 14:07:35 +0800191 if (info->level != count)
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200192 goto fallback;
Jiang Liu59ce0512014-02-19 14:07:35 +0800193
194 for (i = 0; i < count; i++) {
195 if (path[i].device != info->path[i].device ||
196 path[i].function != info->path[i].function)
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200197 goto fallback;
Jiang Liu59ce0512014-02-19 14:07:35 +0800198 }
199
200 return true;
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200201
202fallback:
203
204 if (count != 1)
205 return false;
206
207 i = info->level - 1;
208 if (bus == info->path[i].bus &&
209 path[0].device == info->path[i].device &&
210 path[0].function == info->path[i].function) {
211 pr_info(FW_BUG "RMRR entry for device %02x:%02x.%x is broken - applying workaround\n",
212 bus, path[0].device, path[0].function);
213 return true;
214 }
215
216 return false;
Jiang Liu59ce0512014-02-19 14:07:35 +0800217}
218
219/* Return: > 0 if match found, 0 if no match found, < 0 if error happens */
220int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
221 void *start, void*end, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000222 struct dmar_dev_scope *devices,
223 int devices_cnt)
Jiang Liu59ce0512014-02-19 14:07:35 +0800224{
225 int i, level;
David Woodhouse832bd852014-03-07 15:08:36 +0000226 struct device *tmp, *dev = &info->dev->dev;
Jiang Liu59ce0512014-02-19 14:07:35 +0800227 struct acpi_dmar_device_scope *scope;
228 struct acpi_dmar_pci_path *path;
229
230 if (segment != info->seg)
231 return 0;
232
233 for (; start < end; start += scope->length) {
234 scope = start;
235 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
236 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_BRIDGE)
237 continue;
238
239 path = (struct acpi_dmar_pci_path *)(scope + 1);
240 level = (scope->length - sizeof(*scope)) / sizeof(*path);
241 if (!dmar_match_pci_path(info, scope->bus, path, level))
242 continue;
243
Roland Dreierffb2d1e2016-06-02 17:46:10 -0700244 /*
245 * We expect devices with endpoint scope to have normal PCI
246 * headers, and devices with bridge scope to have bridge PCI
247 * headers. However PCI NTB devices may be listed in the
248 * DMAR table with bridge scope, even though they have a
249 * normal PCI header. NTB devices are identified by class
250 * "BRIDGE_OTHER" (0680h) - we don't declare a socpe mismatch
251 * for this special case.
252 */
253 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
254 info->dev->hdr_type != PCI_HEADER_TYPE_NORMAL) ||
255 (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE &&
256 (info->dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
257 info->dev->class >> 8 != PCI_CLASS_BRIDGE_OTHER))) {
Jiang Liu59ce0512014-02-19 14:07:35 +0800258 pr_warn("Device scope type does not match for %s\n",
David Woodhouse832bd852014-03-07 15:08:36 +0000259 pci_name(info->dev));
Jiang Liu59ce0512014-02-19 14:07:35 +0800260 return -EINVAL;
261 }
262
263 for_each_dev_scope(devices, devices_cnt, i, tmp)
264 if (tmp == NULL) {
David Woodhouse832bd852014-03-07 15:08:36 +0000265 devices[i].bus = info->dev->bus->number;
266 devices[i].devfn = info->dev->devfn;
267 rcu_assign_pointer(devices[i].dev,
268 get_device(dev));
Jiang Liu59ce0512014-02-19 14:07:35 +0800269 return 1;
270 }
271 BUG_ON(i >= devices_cnt);
272 }
273
274 return 0;
275}
276
277int dmar_remove_dev_scope(struct dmar_pci_notify_info *info, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000278 struct dmar_dev_scope *devices, int count)
Jiang Liu59ce0512014-02-19 14:07:35 +0800279{
280 int index;
David Woodhouse832bd852014-03-07 15:08:36 +0000281 struct device *tmp;
Jiang Liu59ce0512014-02-19 14:07:35 +0800282
283 if (info->seg != segment)
284 return 0;
285
286 for_each_active_dev_scope(devices, count, index, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +0000287 if (tmp == &info->dev->dev) {
Andreea-Cristina Bernateecbad72014-08-18 15:20:56 +0300288 RCU_INIT_POINTER(devices[index].dev, NULL);
Jiang Liu59ce0512014-02-19 14:07:35 +0800289 synchronize_rcu();
David Woodhouse832bd852014-03-07 15:08:36 +0000290 put_device(tmp);
Jiang Liu59ce0512014-02-19 14:07:35 +0800291 return 1;
292 }
293
294 return 0;
295}
296
297static int dmar_pci_bus_add_dev(struct dmar_pci_notify_info *info)
298{
299 int ret = 0;
300 struct dmar_drhd_unit *dmaru;
301 struct acpi_dmar_hardware_unit *drhd;
302
303 for_each_drhd_unit(dmaru) {
304 if (dmaru->include_all)
305 continue;
306
307 drhd = container_of(dmaru->hdr,
308 struct acpi_dmar_hardware_unit, header);
309 ret = dmar_insert_dev_scope(info, (void *)(drhd + 1),
310 ((void *)drhd) + drhd->header.length,
311 dmaru->segment,
312 dmaru->devices, dmaru->devices_cnt);
313 if (ret != 0)
314 break;
315 }
316 if (ret >= 0)
317 ret = dmar_iommu_notify_scope_dev(info);
Jiang Liu2e455282014-02-19 14:07:36 +0800318 if (ret < 0 && dmar_dev_scope_status == 0)
319 dmar_dev_scope_status = ret;
Jiang Liu59ce0512014-02-19 14:07:35 +0800320
321 return ret;
322}
323
324static void dmar_pci_bus_del_dev(struct dmar_pci_notify_info *info)
325{
326 struct dmar_drhd_unit *dmaru;
327
328 for_each_drhd_unit(dmaru)
329 if (dmar_remove_dev_scope(info, dmaru->segment,
330 dmaru->devices, dmaru->devices_cnt))
331 break;
332 dmar_iommu_notify_scope_dev(info);
333}
334
335static int dmar_pci_bus_notifier(struct notifier_block *nb,
336 unsigned long action, void *data)
337{
338 struct pci_dev *pdev = to_pci_dev(data);
339 struct dmar_pci_notify_info *info;
340
Ashok Raj1c387182016-10-21 15:32:05 -0700341 /* Only care about add/remove events for physical functions.
342 * For VFs we actually do the lookup based on the corresponding
343 * PF in device_to_iommu() anyway. */
Jiang Liu59ce0512014-02-19 14:07:35 +0800344 if (pdev->is_virtfn)
345 return NOTIFY_DONE;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +0100346 if (action != BUS_NOTIFY_ADD_DEVICE &&
347 action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu59ce0512014-02-19 14:07:35 +0800348 return NOTIFY_DONE;
349
350 info = dmar_alloc_pci_notify_info(pdev, action);
351 if (!info)
352 return NOTIFY_DONE;
353
354 down_write(&dmar_global_lock);
355 if (action == BUS_NOTIFY_ADD_DEVICE)
356 dmar_pci_bus_add_dev(info);
Joerg Roedele6a8c9b2016-02-29 23:49:47 +0100357 else if (action == BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu59ce0512014-02-19 14:07:35 +0800358 dmar_pci_bus_del_dev(info);
359 up_write(&dmar_global_lock);
360
361 dmar_free_pci_notify_info(info);
362
363 return NOTIFY_OK;
364}
365
366static struct notifier_block dmar_pci_bus_nb = {
367 .notifier_call = dmar_pci_bus_notifier,
368 .priority = INT_MIN,
369};
370
Jiang Liu6b197242014-11-09 22:47:58 +0800371static struct dmar_drhd_unit *
372dmar_find_dmaru(struct acpi_dmar_hardware_unit *drhd)
373{
374 struct dmar_drhd_unit *dmaru;
375
376 list_for_each_entry_rcu(dmaru, &dmar_drhd_units, list)
377 if (dmaru->segment == drhd->segment &&
378 dmaru->reg_base_addr == drhd->address)
379 return dmaru;
380
381 return NULL;
382}
383
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700384/**
385 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
386 * structure which uniquely represent one DMA remapping hardware unit
387 * present in the platform
388 */
Jiang Liu6b197242014-11-09 22:47:58 +0800389static int dmar_parse_one_drhd(struct acpi_dmar_header *header, void *arg)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700390{
391 struct acpi_dmar_hardware_unit *drhd;
392 struct dmar_drhd_unit *dmaru;
393 int ret = 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700394
David Woodhousee523b382009-04-10 22:27:48 -0700395 drhd = (struct acpi_dmar_hardware_unit *)header;
Jiang Liu6b197242014-11-09 22:47:58 +0800396 dmaru = dmar_find_dmaru(drhd);
397 if (dmaru)
398 goto out;
399
400 dmaru = kzalloc(sizeof(*dmaru) + header->length, GFP_KERNEL);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700401 if (!dmaru)
402 return -ENOMEM;
403
Jiang Liu6b197242014-11-09 22:47:58 +0800404 /*
405 * If header is allocated from slab by ACPI _DSM method, we need to
406 * copy the content because the memory buffer will be freed on return.
407 */
408 dmaru->hdr = (void *)(dmaru + 1);
409 memcpy(dmaru->hdr, header, header->length);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700410 dmaru->reg_base_addr = drhd->address;
David Woodhouse276dbf992009-04-04 01:45:37 +0100411 dmaru->segment = drhd->segment;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700412 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
David Woodhouse07cb52f2014-03-07 14:39:27 +0000413 dmaru->devices = dmar_alloc_dev_scope((void *)(drhd + 1),
414 ((void *)drhd) + drhd->header.length,
415 &dmaru->devices_cnt);
416 if (dmaru->devices_cnt && dmaru->devices == NULL) {
417 kfree(dmaru);
418 return -ENOMEM;
Jiang Liu2e455282014-02-19 14:07:36 +0800419 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700420
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700421 ret = alloc_iommu(dmaru);
422 if (ret) {
David Woodhouse07cb52f2014-03-07 14:39:27 +0000423 dmar_free_dev_scope(&dmaru->devices,
424 &dmaru->devices_cnt);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700425 kfree(dmaru);
426 return ret;
427 }
428 dmar_register_drhd_unit(dmaru);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800429
Jiang Liu6b197242014-11-09 22:47:58 +0800430out:
Jiang Liuc2a0b532014-11-09 22:47:56 +0800431 if (arg)
432 (*(int *)arg)++;
433
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700434 return 0;
435}
436
Jiang Liua868e6b2014-01-06 14:18:20 +0800437static void dmar_free_drhd(struct dmar_drhd_unit *dmaru)
438{
439 if (dmaru->devices && dmaru->devices_cnt)
440 dmar_free_dev_scope(&dmaru->devices, &dmaru->devices_cnt);
441 if (dmaru->iommu)
442 free_iommu(dmaru->iommu);
443 kfree(dmaru);
444}
445
Jiang Liuc2a0b532014-11-09 22:47:56 +0800446static int __init dmar_parse_one_andd(struct acpi_dmar_header *header,
447 void *arg)
David Woodhousee625b4a2014-03-07 14:34:38 +0000448{
449 struct acpi_dmar_andd *andd = (void *)header;
450
451 /* Check for NUL termination within the designated length */
Bob Moore83118b02014-07-30 12:21:00 +0800452 if (strnlen(andd->device_name, header->length - 8) == header->length - 8) {
David Woodhousee625b4a2014-03-07 14:34:38 +0000453 WARN_TAINT(1, TAINT_FIRMWARE_WORKAROUND,
454 "Your BIOS is broken; ANDD object name is not NUL-terminated\n"
455 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
456 dmi_get_system_info(DMI_BIOS_VENDOR),
457 dmi_get_system_info(DMI_BIOS_VERSION),
458 dmi_get_system_info(DMI_PRODUCT_VERSION));
459 return -EINVAL;
460 }
461 pr_info("ANDD device: %x name: %s\n", andd->device_number,
Bob Moore83118b02014-07-30 12:21:00 +0800462 andd->device_name);
David Woodhousee625b4a2014-03-07 14:34:38 +0000463
464 return 0;
465}
466
David Woodhouseaa697072009-10-07 12:18:00 +0100467#ifdef CONFIG_ACPI_NUMA
Jiang Liu6b197242014-11-09 22:47:58 +0800468static int dmar_parse_one_rhsa(struct acpi_dmar_header *header, void *arg)
Suresh Siddhaee34b322009-10-02 11:01:21 -0700469{
470 struct acpi_dmar_rhsa *rhsa;
471 struct dmar_drhd_unit *drhd;
472
473 rhsa = (struct acpi_dmar_rhsa *)header;
David Woodhouseaa697072009-10-07 12:18:00 +0100474 for_each_drhd_unit(drhd) {
Suresh Siddhaee34b322009-10-02 11:01:21 -0700475 if (drhd->reg_base_addr == rhsa->base_address) {
476 int node = acpi_map_pxm_to_node(rhsa->proximity_domain);
477
478 if (!node_online(node))
479 node = -1;
480 drhd->iommu->node = node;
David Woodhouseaa697072009-10-07 12:18:00 +0100481 return 0;
482 }
Suresh Siddhaee34b322009-10-02 11:01:21 -0700483 }
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100484 WARN_TAINT(
485 1, TAINT_FIRMWARE_WORKAROUND,
486 "Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
487 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
488 drhd->reg_base_addr,
489 dmi_get_system_info(DMI_BIOS_VENDOR),
490 dmi_get_system_info(DMI_BIOS_VERSION),
491 dmi_get_system_info(DMI_PRODUCT_VERSION));
Suresh Siddhaee34b322009-10-02 11:01:21 -0700492
David Woodhouseaa697072009-10-07 12:18:00 +0100493 return 0;
Suresh Siddhaee34b322009-10-02 11:01:21 -0700494}
Jiang Liuc2a0b532014-11-09 22:47:56 +0800495#else
496#define dmar_parse_one_rhsa dmar_res_noop
David Woodhouseaa697072009-10-07 12:18:00 +0100497#endif
Suresh Siddhaee34b322009-10-02 11:01:21 -0700498
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700499static void __init
500dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
501{
502 struct acpi_dmar_hardware_unit *drhd;
503 struct acpi_dmar_reserved_memory *rmrr;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800504 struct acpi_dmar_atsr *atsr;
Roland Dreier17b60972009-09-24 12:14:00 -0700505 struct acpi_dmar_rhsa *rhsa;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700506
507 switch (header->type) {
508 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800509 drhd = container_of(header, struct acpi_dmar_hardware_unit,
510 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400511 pr_info("DRHD base: %#016Lx flags: %#x\n",
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800512 (unsigned long long)drhd->address, drhd->flags);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700513 break;
514 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800515 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
516 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400517 pr_info("RMRR base: %#016Lx end: %#016Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700518 (unsigned long long)rmrr->base_address,
519 (unsigned long long)rmrr->end_address);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700520 break;
Bob Moore83118b02014-07-30 12:21:00 +0800521 case ACPI_DMAR_TYPE_ROOT_ATS:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800522 atsr = container_of(header, struct acpi_dmar_atsr, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400523 pr_info("ATSR flags: %#x\n", atsr->flags);
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800524 break;
Bob Moore83118b02014-07-30 12:21:00 +0800525 case ACPI_DMAR_TYPE_HARDWARE_AFFINITY:
Roland Dreier17b60972009-09-24 12:14:00 -0700526 rhsa = container_of(header, struct acpi_dmar_rhsa, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400527 pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
Roland Dreier17b60972009-09-24 12:14:00 -0700528 (unsigned long long)rhsa->base_address,
529 rhsa->proximity_domain);
530 break;
Bob Moore83118b02014-07-30 12:21:00 +0800531 case ACPI_DMAR_TYPE_NAMESPACE:
David Woodhousee625b4a2014-03-07 14:34:38 +0000532 /* We don't print this here because we need to sanity-check
533 it first. So print it in dmar_parse_one_andd() instead. */
534 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700535 }
536}
537
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700538/**
539 * dmar_table_detect - checks to see if the platform supports DMAR devices
540 */
541static int __init dmar_table_detect(void)
542{
543 acpi_status status = AE_OK;
544
545 /* if we could find DMAR table, then there are DMAR devices */
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800546 status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
547 (struct acpi_table_header **)&dmar_tbl,
548 &dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700549
550 if (ACPI_SUCCESS(status) && !dmar_tbl) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400551 pr_warn("Unable to map DMAR\n");
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700552 status = AE_NOT_FOUND;
553 }
554
555 return (ACPI_SUCCESS(status) ? 1 : 0);
556}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700557
Jiang Liuc2a0b532014-11-09 22:47:56 +0800558static int dmar_walk_remapping_entries(struct acpi_dmar_header *start,
559 size_t len, struct dmar_res_callback *cb)
560{
561 int ret = 0;
562 struct acpi_dmar_header *iter, *next;
563 struct acpi_dmar_header *end = ((void *)start) + len;
564
565 for (iter = start; iter < end && ret == 0; iter = next) {
566 next = (void *)iter + iter->length;
567 if (iter->length == 0) {
568 /* Avoid looping forever on bad ACPI tables */
569 pr_debug(FW_BUG "Invalid 0-length structure\n");
570 break;
571 } else if (next > end) {
572 /* Avoid passing table end */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200573 pr_warn(FW_BUG "Record passes table end\n");
Jiang Liuc2a0b532014-11-09 22:47:56 +0800574 ret = -EINVAL;
575 break;
576 }
577
578 if (cb->print_entry)
579 dmar_table_print_dmar_entry(iter);
580
581 if (iter->type >= ACPI_DMAR_TYPE_RESERVED) {
582 /* continue for forward compatibility */
583 pr_debug("Unknown DMAR structure type %d\n",
584 iter->type);
585 } else if (cb->cb[iter->type]) {
586 ret = cb->cb[iter->type](iter, cb->arg[iter->type]);
587 } else if (!cb->ignore_unhandled) {
588 pr_warn("No handler for DMAR structure type %d\n",
589 iter->type);
590 ret = -EINVAL;
591 }
592 }
593
594 return ret;
595}
596
597static inline int dmar_walk_dmar_table(struct acpi_table_dmar *dmar,
598 struct dmar_res_callback *cb)
599{
600 return dmar_walk_remapping_entries((void *)(dmar + 1),
601 dmar->header.length - sizeof(*dmar), cb);
602}
603
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700604/**
605 * parse_dmar_table - parses the DMA reporting table
606 */
607static int __init
608parse_dmar_table(void)
609{
610 struct acpi_table_dmar *dmar;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700611 int ret = 0;
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800612 int drhd_count = 0;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800613 struct dmar_res_callback cb = {
614 .print_entry = true,
615 .ignore_unhandled = true,
616 .arg[ACPI_DMAR_TYPE_HARDWARE_UNIT] = &drhd_count,
617 .cb[ACPI_DMAR_TYPE_HARDWARE_UNIT] = &dmar_parse_one_drhd,
618 .cb[ACPI_DMAR_TYPE_RESERVED_MEMORY] = &dmar_parse_one_rmrr,
619 .cb[ACPI_DMAR_TYPE_ROOT_ATS] = &dmar_parse_one_atsr,
620 .cb[ACPI_DMAR_TYPE_HARDWARE_AFFINITY] = &dmar_parse_one_rhsa,
621 .cb[ACPI_DMAR_TYPE_NAMESPACE] = &dmar_parse_one_andd,
622 };
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700623
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700624 /*
625 * Do it again, earlier dmar_tbl mapping could be mapped with
626 * fixed map.
627 */
628 dmar_table_detect();
629
Joseph Cihulaa59b50e2009-06-30 19:31:10 -0700630 /*
631 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
632 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
633 */
634 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
635
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700636 dmar = (struct acpi_table_dmar *)dmar_tbl;
637 if (!dmar)
638 return -ENODEV;
639
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700640 if (dmar->width < PAGE_SHIFT - 1) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400641 pr_warn("Invalid DMAR haw\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700642 return -EINVAL;
643 }
644
Donald Dutilee9071b02012-06-08 17:13:11 -0400645 pr_info("Host address width %d\n", dmar->width + 1);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800646 ret = dmar_walk_dmar_table(dmar, &cb);
647 if (ret == 0 && drhd_count == 0)
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800648 pr_warn(FW_BUG "No DRHD structure found in DMAR table\n");
Jiang Liuc2a0b532014-11-09 22:47:56 +0800649
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700650 return ret;
651}
652
David Woodhouse832bd852014-03-07 15:08:36 +0000653static int dmar_pci_device_match(struct dmar_dev_scope devices[],
654 int cnt, struct pci_dev *dev)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700655{
656 int index;
David Woodhouse832bd852014-03-07 15:08:36 +0000657 struct device *tmp;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700658
659 while (dev) {
Jiang Liub683b232014-02-19 14:07:32 +0800660 for_each_active_dev_scope(devices, cnt, index, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +0000661 if (dev_is_pci(tmp) && dev == to_pci_dev(tmp))
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700662 return 1;
663
664 /* Check our parent */
665 dev = dev->bus->self;
666 }
667
668 return 0;
669}
670
671struct dmar_drhd_unit *
672dmar_find_matched_drhd_unit(struct pci_dev *dev)
673{
Jiang Liu0e2426122014-02-19 14:07:34 +0800674 struct dmar_drhd_unit *dmaru;
Yu Zhao2e824f72008-12-22 16:54:58 +0800675 struct acpi_dmar_hardware_unit *drhd;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700676
Yinghaidda56542010-04-09 01:07:55 +0100677 dev = pci_physfn(dev);
678
Jiang Liu0e2426122014-02-19 14:07:34 +0800679 rcu_read_lock();
Yijing Wang8b161f02013-10-31 17:25:16 +0800680 for_each_drhd_unit(dmaru) {
Yu Zhao2e824f72008-12-22 16:54:58 +0800681 drhd = container_of(dmaru->hdr,
682 struct acpi_dmar_hardware_unit,
683 header);
684
685 if (dmaru->include_all &&
686 drhd->segment == pci_domain_nr(dev->bus))
Jiang Liu0e2426122014-02-19 14:07:34 +0800687 goto out;
Yu Zhao2e824f72008-12-22 16:54:58 +0800688
689 if (dmar_pci_device_match(dmaru->devices,
690 dmaru->devices_cnt, dev))
Jiang Liu0e2426122014-02-19 14:07:34 +0800691 goto out;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700692 }
Jiang Liu0e2426122014-02-19 14:07:34 +0800693 dmaru = NULL;
694out:
695 rcu_read_unlock();
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700696
Jiang Liu0e2426122014-02-19 14:07:34 +0800697 return dmaru;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700698}
699
David Woodhouseed403562014-03-07 23:15:42 +0000700static void __init dmar_acpi_insert_dev_scope(u8 device_number,
701 struct acpi_device *adev)
702{
703 struct dmar_drhd_unit *dmaru;
704 struct acpi_dmar_hardware_unit *drhd;
705 struct acpi_dmar_device_scope *scope;
706 struct device *tmp;
707 int i;
708 struct acpi_dmar_pci_path *path;
709
710 for_each_drhd_unit(dmaru) {
711 drhd = container_of(dmaru->hdr,
712 struct acpi_dmar_hardware_unit,
713 header);
714
715 for (scope = (void *)(drhd + 1);
716 (unsigned long)scope < ((unsigned long)drhd) + drhd->header.length;
717 scope = ((void *)scope) + scope->length) {
Bob Moore83118b02014-07-30 12:21:00 +0800718 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_NAMESPACE)
David Woodhouseed403562014-03-07 23:15:42 +0000719 continue;
720 if (scope->enumeration_id != device_number)
721 continue;
722
723 path = (void *)(scope + 1);
724 pr_info("ACPI device \"%s\" under DMAR at %llx as %02x:%02x.%d\n",
725 dev_name(&adev->dev), dmaru->reg_base_addr,
726 scope->bus, path->device, path->function);
727 for_each_dev_scope(dmaru->devices, dmaru->devices_cnt, i, tmp)
728 if (tmp == NULL) {
729 dmaru->devices[i].bus = scope->bus;
730 dmaru->devices[i].devfn = PCI_DEVFN(path->device,
731 path->function);
732 rcu_assign_pointer(dmaru->devices[i].dev,
733 get_device(&adev->dev));
734 return;
735 }
736 BUG_ON(i >= dmaru->devices_cnt);
737 }
738 }
739 pr_warn("No IOMMU scope found for ANDD enumeration ID %d (%s)\n",
740 device_number, dev_name(&adev->dev));
741}
742
743static int __init dmar_acpi_dev_scope_init(void)
744{
Joerg Roedel11f1a772014-03-25 20:16:40 +0100745 struct acpi_dmar_andd *andd;
746
747 if (dmar_tbl == NULL)
748 return -ENODEV;
749
David Woodhouse7713ec02014-04-01 14:58:36 +0100750 for (andd = (void *)dmar_tbl + sizeof(struct acpi_table_dmar);
751 ((unsigned long)andd) < ((unsigned long)dmar_tbl) + dmar_tbl->length;
752 andd = ((void *)andd) + andd->header.length) {
Bob Moore83118b02014-07-30 12:21:00 +0800753 if (andd->header.type == ACPI_DMAR_TYPE_NAMESPACE) {
David Woodhouseed403562014-03-07 23:15:42 +0000754 acpi_handle h;
755 struct acpi_device *adev;
756
757 if (!ACPI_SUCCESS(acpi_get_handle(ACPI_ROOT_OBJECT,
Bob Moore83118b02014-07-30 12:21:00 +0800758 andd->device_name,
David Woodhouseed403562014-03-07 23:15:42 +0000759 &h))) {
760 pr_err("Failed to find handle for ACPI object %s\n",
Bob Moore83118b02014-07-30 12:21:00 +0800761 andd->device_name);
David Woodhouseed403562014-03-07 23:15:42 +0000762 continue;
763 }
Joerg Roedelc0df9752014-08-21 23:06:48 +0200764 if (acpi_bus_get_device(h, &adev)) {
David Woodhouseed403562014-03-07 23:15:42 +0000765 pr_err("Failed to get device for ACPI object %s\n",
Bob Moore83118b02014-07-30 12:21:00 +0800766 andd->device_name);
David Woodhouseed403562014-03-07 23:15:42 +0000767 continue;
768 }
769 dmar_acpi_insert_dev_scope(andd->device_number, adev);
770 }
David Woodhouseed403562014-03-07 23:15:42 +0000771 }
772 return 0;
773}
774
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700775int __init dmar_dev_scope_init(void)
776{
Jiang Liu2e455282014-02-19 14:07:36 +0800777 struct pci_dev *dev = NULL;
778 struct dmar_pci_notify_info *info;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700779
Jiang Liu2e455282014-02-19 14:07:36 +0800780 if (dmar_dev_scope_status != 1)
781 return dmar_dev_scope_status;
Suresh Siddhac2c72862011-08-23 17:05:19 -0700782
Jiang Liu2e455282014-02-19 14:07:36 +0800783 if (list_empty(&dmar_drhd_units)) {
784 dmar_dev_scope_status = -ENODEV;
785 } else {
786 dmar_dev_scope_status = 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700787
David Woodhouse63b42622014-03-28 11:28:40 +0000788 dmar_acpi_dev_scope_init();
789
Jiang Liu2e455282014-02-19 14:07:36 +0800790 for_each_pci_dev(dev) {
791 if (dev->is_virtfn)
792 continue;
793
794 info = dmar_alloc_pci_notify_info(dev,
795 BUS_NOTIFY_ADD_DEVICE);
796 if (!info) {
797 return dmar_dev_scope_status;
798 } else {
799 dmar_pci_bus_add_dev(info);
800 dmar_free_pci_notify_info(info);
801 }
802 }
803
804 bus_register_notifier(&pci_bus_type, &dmar_pci_bus_nb);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700805 }
806
Jiang Liu2e455282014-02-19 14:07:36 +0800807 return dmar_dev_scope_status;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700808}
809
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700810
811int __init dmar_table_init(void)
812{
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700813 static int dmar_table_initialized;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800814 int ret;
815
Jiang Liucc053012014-01-06 14:18:24 +0800816 if (dmar_table_initialized == 0) {
817 ret = parse_dmar_table();
818 if (ret < 0) {
819 if (ret != -ENODEV)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200820 pr_info("Parse DMAR table failure.\n");
Jiang Liucc053012014-01-06 14:18:24 +0800821 } else if (list_empty(&dmar_drhd_units)) {
822 pr_info("No DMAR devices found\n");
823 ret = -ENODEV;
824 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700825
Jiang Liucc053012014-01-06 14:18:24 +0800826 if (ret < 0)
827 dmar_table_initialized = ret;
828 else
829 dmar_table_initialized = 1;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800830 }
831
Jiang Liucc053012014-01-06 14:18:24 +0800832 return dmar_table_initialized < 0 ? dmar_table_initialized : 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700833}
834
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100835static void warn_invalid_dmar(u64 addr, const char *message)
836{
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100837 WARN_TAINT_ONCE(
838 1, TAINT_FIRMWARE_WORKAROUND,
839 "Your BIOS is broken; DMAR reported at address %llx%s!\n"
840 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
841 addr, message,
842 dmi_get_system_info(DMI_BIOS_VENDOR),
843 dmi_get_system_info(DMI_BIOS_VERSION),
844 dmi_get_system_info(DMI_PRODUCT_VERSION));
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100845}
David Woodhouse6ecbf012009-12-02 09:20:27 +0000846
Jiang Liuc2a0b532014-11-09 22:47:56 +0800847static int __ref
848dmar_validate_one_drhd(struct acpi_dmar_header *entry, void *arg)
David Woodhouse86cf8982009-11-09 22:15:15 +0000849{
David Woodhouse86cf8982009-11-09 22:15:15 +0000850 struct acpi_dmar_hardware_unit *drhd;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800851 void __iomem *addr;
852 u64 cap, ecap;
David Woodhouse86cf8982009-11-09 22:15:15 +0000853
Jiang Liuc2a0b532014-11-09 22:47:56 +0800854 drhd = (void *)entry;
855 if (!drhd->address) {
856 warn_invalid_dmar(0, "");
857 return -EINVAL;
David Woodhouse86cf8982009-11-09 22:15:15 +0000858 }
Chris Wright2c992202009-12-02 09:17:13 +0000859
Jiang Liu6b197242014-11-09 22:47:58 +0800860 if (arg)
861 addr = ioremap(drhd->address, VTD_PAGE_SIZE);
862 else
863 addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800864 if (!addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200865 pr_warn("Can't validate DRHD address: %llx\n", drhd->address);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800866 return -EINVAL;
867 }
Jiang Liu6b197242014-11-09 22:47:58 +0800868
Jiang Liuc2a0b532014-11-09 22:47:56 +0800869 cap = dmar_readq(addr + DMAR_CAP_REG);
870 ecap = dmar_readq(addr + DMAR_ECAP_REG);
Jiang Liu6b197242014-11-09 22:47:58 +0800871
872 if (arg)
873 iounmap(addr);
874 else
875 early_iounmap(addr, VTD_PAGE_SIZE);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800876
877 if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
878 warn_invalid_dmar(drhd->address, " returns all ones");
879 return -EINVAL;
880 }
881
Chris Wright2c992202009-12-02 09:17:13 +0000882 return 0;
David Woodhouse86cf8982009-11-09 22:15:15 +0000883}
884
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400885int __init detect_intel_iommu(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700886{
887 int ret;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800888 struct dmar_res_callback validate_drhd_cb = {
889 .cb[ACPI_DMAR_TYPE_HARDWARE_UNIT] = &dmar_validate_one_drhd,
890 .ignore_unhandled = true,
891 };
Suresh Siddha2ae21012008-07-10 11:16:43 -0700892
Jiang Liu3a5670e2014-02-19 14:07:33 +0800893 down_write(&dmar_global_lock);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700894 ret = dmar_table_detect();
David Woodhouse86cf8982009-11-09 22:15:15 +0000895 if (ret)
Jiang Liuc2a0b532014-11-09 22:47:56 +0800896 ret = !dmar_walk_dmar_table((struct acpi_table_dmar *)dmar_tbl,
897 &validate_drhd_cb);
898 if (ret && !no_iommu && !iommu_detected && !dmar_disabled) {
899 iommu_detected = 1;
900 /* Make sure ACS will be enabled */
901 pci_request_acs();
902 }
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700903
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900904#ifdef CONFIG_X86
Jiang Liuc2a0b532014-11-09 22:47:56 +0800905 if (ret)
906 x86_init.iommu.iommu_init = intel_iommu_init;
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900907#endif
Jiang Liuc2a0b532014-11-09 22:47:56 +0800908
Jiang Liub707cb02014-01-06 14:18:26 +0800909 early_acpi_os_unmap_memory((void __iomem *)dmar_tbl, dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700910 dmar_tbl = NULL;
Jiang Liu3a5670e2014-02-19 14:07:33 +0800911 up_write(&dmar_global_lock);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400912
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -0400913 return ret ? 1 : -ENODEV;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700914}
915
916
Donald Dutile6f5cf522012-06-04 17:29:02 -0400917static void unmap_iommu(struct intel_iommu *iommu)
918{
919 iounmap(iommu->reg);
920 release_mem_region(iommu->reg_phys, iommu->reg_size);
921}
922
923/**
924 * map_iommu: map the iommu's registers
925 * @iommu: the iommu to map
926 * @phys_addr: the physical address of the base resgister
Donald Dutilee9071b02012-06-08 17:13:11 -0400927 *
Donald Dutile6f5cf522012-06-04 17:29:02 -0400928 * Memory map the iommu's registers. Start w/ a single page, and
Donald Dutilee9071b02012-06-08 17:13:11 -0400929 * possibly expand if that turns out to be insufficent.
Donald Dutile6f5cf522012-06-04 17:29:02 -0400930 */
931static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
932{
933 int map_size, err=0;
934
935 iommu->reg_phys = phys_addr;
936 iommu->reg_size = VTD_PAGE_SIZE;
937
938 if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200939 pr_err("Can't reserve memory\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400940 err = -EBUSY;
941 goto out;
942 }
943
944 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
945 if (!iommu->reg) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200946 pr_err("Can't map the region\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400947 err = -ENOMEM;
948 goto release;
949 }
950
951 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
952 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
953
954 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
955 err = -EINVAL;
956 warn_invalid_dmar(phys_addr, " returns all ones");
957 goto unmap;
958 }
959
960 /* the registers might be more than one page */
961 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
962 cap_max_fault_reg_offset(iommu->cap));
963 map_size = VTD_PAGE_ALIGN(map_size);
964 if (map_size > iommu->reg_size) {
965 iounmap(iommu->reg);
966 release_mem_region(iommu->reg_phys, iommu->reg_size);
967 iommu->reg_size = map_size;
968 if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
969 iommu->name)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200970 pr_err("Can't reserve memory\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400971 err = -EBUSY;
972 goto out;
973 }
974 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
975 if (!iommu->reg) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200976 pr_err("Can't map the region\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400977 err = -ENOMEM;
978 goto release;
979 }
980 }
981 err = 0;
982 goto out;
983
984unmap:
985 iounmap(iommu->reg);
986release:
987 release_mem_region(iommu->reg_phys, iommu->reg_size);
988out:
989 return err;
990}
991
Jiang Liu78d8e702014-11-09 22:47:57 +0800992static int dmar_alloc_seq_id(struct intel_iommu *iommu)
993{
994 iommu->seq_id = find_first_zero_bit(dmar_seq_ids,
995 DMAR_UNITS_SUPPORTED);
996 if (iommu->seq_id >= DMAR_UNITS_SUPPORTED) {
997 iommu->seq_id = -1;
998 } else {
999 set_bit(iommu->seq_id, dmar_seq_ids);
1000 sprintf(iommu->name, "dmar%d", iommu->seq_id);
1001 }
1002
1003 return iommu->seq_id;
1004}
1005
1006static void dmar_free_seq_id(struct intel_iommu *iommu)
1007{
1008 if (iommu->seq_id >= 0) {
1009 clear_bit(iommu->seq_id, dmar_seq_ids);
1010 iommu->seq_id = -1;
1011 }
1012}
1013
Jiang Liu694835d2014-01-06 14:18:16 +08001014static int alloc_iommu(struct dmar_drhd_unit *drhd)
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001015{
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001016 struct intel_iommu *iommu;
Takao Indoh3a93c842013-04-23 17:35:03 +09001017 u32 ver, sts;
Joerg Roedel43f73922009-01-03 23:56:27 +01001018 int agaw = 0;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001019 int msagaw = 0;
Donald Dutile6f5cf522012-06-04 17:29:02 -04001020 int err;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001021
David Woodhouse6ecbf012009-12-02 09:20:27 +00001022 if (!drhd->reg_base_addr) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +01001023 warn_invalid_dmar(0, "");
David Woodhouse6ecbf012009-12-02 09:20:27 +00001024 return -EINVAL;
1025 }
1026
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001027 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
1028 if (!iommu)
Suresh Siddha1886e8a2008-07-10 11:16:37 -07001029 return -ENOMEM;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001030
Jiang Liu78d8e702014-11-09 22:47:57 +08001031 if (dmar_alloc_seq_id(iommu) < 0) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001032 pr_err("Failed to allocate seq_id\n");
Jiang Liu78d8e702014-11-09 22:47:57 +08001033 err = -ENOSPC;
1034 goto error;
1035 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001036
Donald Dutile6f5cf522012-06-04 17:29:02 -04001037 err = map_iommu(iommu, drhd->reg_base_addr);
1038 if (err) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001039 pr_err("Failed to map %s\n", iommu->name);
Jiang Liu78d8e702014-11-09 22:47:57 +08001040 goto error_free_seq_id;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001041 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001042
Donald Dutile6f5cf522012-06-04 17:29:02 -04001043 err = -EINVAL;
Weidong Han1b573682008-12-08 15:34:06 +08001044 agaw = iommu_calculate_agaw(iommu);
1045 if (agaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001046 pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
1047 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +01001048 goto err_unmap;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001049 }
1050 msagaw = iommu_calculate_max_sagaw(iommu);
1051 if (msagaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001052 pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
Weidong Han1b573682008-12-08 15:34:06 +08001053 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +01001054 goto err_unmap;
Weidong Han1b573682008-12-08 15:34:06 +08001055 }
1056 iommu->agaw = agaw;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001057 iommu->msagaw = msagaw;
David Woodhouse67ccac42014-03-09 13:49:45 -07001058 iommu->segment = drhd->segment;
Weidong Han1b573682008-12-08 15:34:06 +08001059
Suresh Siddhaee34b322009-10-02 11:01:21 -07001060 iommu->node = -1;
1061
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001062 ver = readl(iommu->reg + DMAR_VER_REG);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001063 pr_info("%s: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
1064 iommu->name,
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001065 (unsigned long long)drhd->reg_base_addr,
1066 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
1067 (unsigned long long)iommu->cap,
1068 (unsigned long long)iommu->ecap);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001069
Takao Indoh3a93c842013-04-23 17:35:03 +09001070 /* Reflect status in gcmd */
1071 sts = readl(iommu->reg + DMAR_GSTS_REG);
1072 if (sts & DMA_GSTS_IRES)
1073 iommu->gcmd |= DMA_GCMD_IRE;
1074 if (sts & DMA_GSTS_TES)
1075 iommu->gcmd |= DMA_GCMD_TE;
1076 if (sts & DMA_GSTS_QIES)
1077 iommu->gcmd |= DMA_GCMD_QIE;
1078
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001079 raw_spin_lock_init(&iommu->register_lock);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001080
Joerg Roedelbc847452016-01-07 12:16:51 +01001081 if (intel_iommu_enabled) {
Alex Williamsona5459cf2014-06-12 16:12:31 -06001082 iommu->iommu_dev = iommu_device_create(NULL, iommu,
1083 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07001084 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06001085
Joerg Roedelbc847452016-01-07 12:16:51 +01001086 if (IS_ERR(iommu->iommu_dev)) {
1087 err = PTR_ERR(iommu->iommu_dev);
1088 goto err_unmap;
1089 }
Nicholas Krause59203372016-01-04 18:27:57 -05001090 }
1091
Joerg Roedelbc847452016-01-07 12:16:51 +01001092 drhd->iommu = iommu;
1093
Suresh Siddha1886e8a2008-07-10 11:16:37 -07001094 return 0;
David Woodhouse08155652009-08-04 09:17:20 +01001095
Jiang Liu78d8e702014-11-09 22:47:57 +08001096err_unmap:
Donald Dutile6f5cf522012-06-04 17:29:02 -04001097 unmap_iommu(iommu);
Jiang Liu78d8e702014-11-09 22:47:57 +08001098error_free_seq_id:
1099 dmar_free_seq_id(iommu);
1100error:
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001101 kfree(iommu);
Donald Dutile6f5cf522012-06-04 17:29:02 -04001102 return err;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001103}
1104
Jiang Liua868e6b2014-01-06 14:18:20 +08001105static void free_iommu(struct intel_iommu *iommu)
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001106{
Alex Williamsona5459cf2014-06-12 16:12:31 -06001107 iommu_device_destroy(iommu->iommu_dev);
1108
Jiang Liua868e6b2014-01-06 14:18:20 +08001109 if (iommu->irq) {
David Woodhouse12082252015-10-07 15:37:03 +01001110 if (iommu->pr_irq) {
1111 free_irq(iommu->pr_irq, iommu);
1112 dmar_free_hwirq(iommu->pr_irq);
1113 iommu->pr_irq = 0;
1114 }
Jiang Liua868e6b2014-01-06 14:18:20 +08001115 free_irq(iommu->irq, iommu);
Thomas Gleixnera553b142014-05-07 15:44:11 +00001116 dmar_free_hwirq(iommu->irq);
Jiang Liu34742db2015-04-13 14:11:41 +08001117 iommu->irq = 0;
Jiang Liua868e6b2014-01-06 14:18:20 +08001118 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001119
Jiang Liua84da702014-01-06 14:18:23 +08001120 if (iommu->qi) {
1121 free_page((unsigned long)iommu->qi->desc);
1122 kfree(iommu->qi->desc_status);
1123 kfree(iommu->qi);
1124 }
1125
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001126 if (iommu->reg)
Donald Dutile6f5cf522012-06-04 17:29:02 -04001127 unmap_iommu(iommu);
1128
Jiang Liu78d8e702014-11-09 22:47:57 +08001129 dmar_free_seq_id(iommu);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001130 kfree(iommu);
1131}
Suresh Siddhafe962e92008-07-10 11:16:42 -07001132
1133/*
1134 * Reclaim all the submitted descriptors which have completed its work.
1135 */
1136static inline void reclaim_free_desc(struct q_inval *qi)
1137{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001138 while (qi->desc_status[qi->free_tail] == QI_DONE ||
1139 qi->desc_status[qi->free_tail] == QI_ABORT) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001140 qi->desc_status[qi->free_tail] = QI_FREE;
1141 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
1142 qi->free_cnt++;
1143 }
1144}
1145
Yu Zhao704126a2009-01-04 16:28:52 +08001146static int qi_check_fault(struct intel_iommu *iommu, int index)
1147{
1148 u32 fault;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001149 int head, tail;
Yu Zhao704126a2009-01-04 16:28:52 +08001150 struct q_inval *qi = iommu->qi;
1151 int wait_index = (index + 1) % QI_LENGTH;
1152
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001153 if (qi->desc_status[wait_index] == QI_ABORT)
1154 return -EAGAIN;
1155
Yu Zhao704126a2009-01-04 16:28:52 +08001156 fault = readl(iommu->reg + DMAR_FSTS_REG);
1157
1158 /*
1159 * If IQE happens, the head points to the descriptor associated
1160 * with the error. No new descriptors are fetched until the IQE
1161 * is cleared.
1162 */
1163 if (fault & DMA_FSTS_IQE) {
1164 head = readl(iommu->reg + DMAR_IQH_REG);
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001165 if ((head >> DMAR_IQ_SHIFT) == index) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001166 pr_err("VT-d detected invalid descriptor: "
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001167 "low=%llx, high=%llx\n",
1168 (unsigned long long)qi->desc[index].low,
1169 (unsigned long long)qi->desc[index].high);
Yu Zhao704126a2009-01-04 16:28:52 +08001170 memcpy(&qi->desc[index], &qi->desc[wait_index],
1171 sizeof(struct qi_desc));
Yu Zhao704126a2009-01-04 16:28:52 +08001172 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
1173 return -EINVAL;
1174 }
1175 }
1176
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001177 /*
1178 * If ITE happens, all pending wait_desc commands are aborted.
1179 * No new descriptors are fetched until the ITE is cleared.
1180 */
1181 if (fault & DMA_FSTS_ITE) {
1182 head = readl(iommu->reg + DMAR_IQH_REG);
1183 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1184 head |= 1;
1185 tail = readl(iommu->reg + DMAR_IQT_REG);
1186 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1187
1188 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
1189
1190 do {
1191 if (qi->desc_status[head] == QI_IN_USE)
1192 qi->desc_status[head] = QI_ABORT;
1193 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
1194 } while (head != tail);
1195
1196 if (qi->desc_status[wait_index] == QI_ABORT)
1197 return -EAGAIN;
1198 }
1199
1200 if (fault & DMA_FSTS_ICE)
1201 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
1202
Yu Zhao704126a2009-01-04 16:28:52 +08001203 return 0;
1204}
1205
Suresh Siddhafe962e92008-07-10 11:16:42 -07001206/*
1207 * Submit the queued invalidation descriptor to the remapping
1208 * hardware unit and wait for its completion.
1209 */
Yu Zhao704126a2009-01-04 16:28:52 +08001210int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
Suresh Siddhafe962e92008-07-10 11:16:42 -07001211{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001212 int rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001213 struct q_inval *qi = iommu->qi;
1214 struct qi_desc *hw, wait_desc;
1215 int wait_index, index;
1216 unsigned long flags;
1217
1218 if (!qi)
Yu Zhao704126a2009-01-04 16:28:52 +08001219 return 0;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001220
1221 hw = qi->desc;
1222
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001223restart:
1224 rc = 0;
1225
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001226 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001227 while (qi->free_cnt < 3) {
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001228 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001229 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001230 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001231 }
1232
1233 index = qi->free_head;
1234 wait_index = (index + 1) % QI_LENGTH;
1235
1236 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
1237
1238 hw[index] = *desc;
1239
Yu Zhao704126a2009-01-04 16:28:52 +08001240 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
1241 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001242 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
1243
1244 hw[wait_index] = wait_desc;
1245
Suresh Siddhafe962e92008-07-10 11:16:42 -07001246 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
1247 qi->free_cnt -= 2;
1248
Suresh Siddhafe962e92008-07-10 11:16:42 -07001249 /*
1250 * update the HW tail register indicating the presence of
1251 * new descriptors.
1252 */
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001253 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001254
1255 while (qi->desc_status[wait_index] != QI_DONE) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -07001256 /*
1257 * We will leave the interrupts disabled, to prevent interrupt
1258 * context to queue another cmd while a cmd is already submitted
1259 * and waiting for completion on this cpu. This is to avoid
1260 * a deadlock where the interrupt context can wait indefinitely
1261 * for free slots in the queue.
1262 */
Yu Zhao704126a2009-01-04 16:28:52 +08001263 rc = qi_check_fault(iommu, index);
1264 if (rc)
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001265 break;
Yu Zhao704126a2009-01-04 16:28:52 +08001266
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001267 raw_spin_unlock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001268 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001269 raw_spin_lock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001270 }
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001271
1272 qi->desc_status[index] = QI_DONE;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001273
1274 reclaim_free_desc(qi);
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001275 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +08001276
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001277 if (rc == -EAGAIN)
1278 goto restart;
1279
Yu Zhao704126a2009-01-04 16:28:52 +08001280 return rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001281}
1282
1283/*
1284 * Flush the global interrupt entry cache.
1285 */
1286void qi_global_iec(struct intel_iommu *iommu)
1287{
1288 struct qi_desc desc;
1289
1290 desc.low = QI_IEC_TYPE;
1291 desc.high = 0;
1292
Yu Zhao704126a2009-01-04 16:28:52 +08001293 /* should never fail */
Suresh Siddhafe962e92008-07-10 11:16:42 -07001294 qi_submit_sync(&desc, iommu);
1295}
1296
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001297void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
1298 u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001299{
Youquan Song3481f212008-10-16 16:31:55 -07001300 struct qi_desc desc;
1301
Youquan Song3481f212008-10-16 16:31:55 -07001302 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
1303 | QI_CC_GRAN(type) | QI_CC_TYPE;
1304 desc.high = 0;
1305
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001306 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001307}
1308
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001309void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
1310 unsigned int size_order, u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001311{
1312 u8 dw = 0, dr = 0;
1313
1314 struct qi_desc desc;
1315 int ih = 0;
1316
Youquan Song3481f212008-10-16 16:31:55 -07001317 if (cap_write_drain(iommu->cap))
1318 dw = 1;
1319
1320 if (cap_read_drain(iommu->cap))
1321 dr = 1;
1322
1323 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
1324 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
1325 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
1326 | QI_IOTLB_AM(size_order);
1327
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001328 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001329}
1330
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001331void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
1332 u64 addr, unsigned mask)
1333{
1334 struct qi_desc desc;
1335
1336 if (mask) {
1337 BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
1338 addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
1339 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
1340 } else
1341 desc.high = QI_DEV_IOTLB_ADDR(addr);
1342
1343 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
1344 qdep = 0;
1345
1346 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
1347 QI_DIOTLB_TYPE;
1348
1349 qi_submit_sync(&desc, iommu);
1350}
1351
Suresh Siddhafe962e92008-07-10 11:16:42 -07001352/*
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001353 * Disable Queued Invalidation interface.
1354 */
1355void dmar_disable_qi(struct intel_iommu *iommu)
1356{
1357 unsigned long flags;
1358 u32 sts;
1359 cycles_t start_time = get_cycles();
1360
1361 if (!ecap_qis(iommu->ecap))
1362 return;
1363
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001364 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001365
CQ Tangfda3bec2016-01-13 21:15:03 +00001366 sts = readl(iommu->reg + DMAR_GSTS_REG);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001367 if (!(sts & DMA_GSTS_QIES))
1368 goto end;
1369
1370 /*
1371 * Give a chance to HW to complete the pending invalidation requests.
1372 */
1373 while ((readl(iommu->reg + DMAR_IQT_REG) !=
1374 readl(iommu->reg + DMAR_IQH_REG)) &&
1375 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
1376 cpu_relax();
1377
1378 iommu->gcmd &= ~DMA_GCMD_QIE;
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001379 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1380
1381 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
1382 !(sts & DMA_GSTS_QIES), sts);
1383end:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001384 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001385}
1386
1387/*
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001388 * Enable queued invalidation.
1389 */
1390static void __dmar_enable_qi(struct intel_iommu *iommu)
1391{
David Woodhousec416daa2009-05-10 20:30:58 +01001392 u32 sts;
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001393 unsigned long flags;
1394 struct q_inval *qi = iommu->qi;
1395
1396 qi->free_head = qi->free_tail = 0;
1397 qi->free_cnt = QI_LENGTH;
1398
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001399 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001400
1401 /* write zero to the tail reg */
1402 writel(0, iommu->reg + DMAR_IQT_REG);
1403
1404 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
1405
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001406 iommu->gcmd |= DMA_GCMD_QIE;
David Woodhousec416daa2009-05-10 20:30:58 +01001407 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001408
1409 /* Make sure hardware complete it */
1410 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
1411
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001412 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001413}
1414
1415/*
Suresh Siddhafe962e92008-07-10 11:16:42 -07001416 * Enable Queued Invalidation interface. This is a must to support
1417 * interrupt-remapping. Also used by DMA-remapping, which replaces
1418 * register based IOTLB invalidation.
1419 */
1420int dmar_enable_qi(struct intel_iommu *iommu)
1421{
Suresh Siddhafe962e92008-07-10 11:16:42 -07001422 struct q_inval *qi;
Suresh Siddha751cafe2009-10-02 11:01:22 -07001423 struct page *desc_page;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001424
1425 if (!ecap_qis(iommu->ecap))
1426 return -ENOENT;
1427
1428 /*
1429 * queued invalidation is already setup and enabled.
1430 */
1431 if (iommu->qi)
1432 return 0;
1433
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001434 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001435 if (!iommu->qi)
1436 return -ENOMEM;
1437
1438 qi = iommu->qi;
1439
Suresh Siddha751cafe2009-10-02 11:01:22 -07001440
1441 desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
1442 if (!desc_page) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001443 kfree(qi);
Jiang Liub707cb02014-01-06 14:18:26 +08001444 iommu->qi = NULL;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001445 return -ENOMEM;
1446 }
1447
Suresh Siddha751cafe2009-10-02 11:01:22 -07001448 qi->desc = page_address(desc_page);
1449
Hannes Reinecke37a40712013-02-06 09:50:10 +01001450 qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001451 if (!qi->desc_status) {
1452 free_page((unsigned long) qi->desc);
1453 kfree(qi);
Jiang Liub707cb02014-01-06 14:18:26 +08001454 iommu->qi = NULL;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001455 return -ENOMEM;
1456 }
1457
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001458 raw_spin_lock_init(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001459
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001460 __dmar_enable_qi(iommu);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001461
1462 return 0;
1463}
Suresh Siddha0ac24912009-03-16 17:04:54 -07001464
1465/* iommu interrupt handling. Most stuff are MSI-like. */
1466
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001467enum faulttype {
1468 DMA_REMAP,
1469 INTR_REMAP,
1470 UNKNOWN,
1471};
1472
1473static const char *dma_remap_fault_reasons[] =
Suresh Siddha0ac24912009-03-16 17:04:54 -07001474{
1475 "Software",
1476 "Present bit in root entry is clear",
1477 "Present bit in context entry is clear",
1478 "Invalid context entry",
1479 "Access beyond MGAW",
1480 "PTE Write access is not set",
1481 "PTE Read access is not set",
1482 "Next page table ptr is invalid",
1483 "Root table address invalid",
1484 "Context table ptr is invalid",
1485 "non-zero reserved fields in RTP",
1486 "non-zero reserved fields in CTP",
1487 "non-zero reserved fields in PTE",
Li, Zhen-Hua4ecccd92013-03-06 10:43:17 +08001488 "PCE for translation request specifies blocking",
Suresh Siddha0ac24912009-03-16 17:04:54 -07001489};
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001490
Suresh Siddha95a02e92012-03-30 11:47:07 -07001491static const char *irq_remap_fault_reasons[] =
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001492{
1493 "Detected reserved fields in the decoded interrupt-remapped request",
1494 "Interrupt index exceeded the interrupt-remapping table size",
1495 "Present field in the IRTE entry is clear",
1496 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1497 "Detected reserved fields in the IRTE entry",
1498 "Blocked a compatibility format interrupt request",
1499 "Blocked an interrupt request due to source-id verification failure",
1500};
1501
Rashika Kheria21004dc2013-12-18 12:01:46 +05301502static const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001503{
Dan Carpenterfefe1ed2012-05-13 20:09:38 +03001504 if (fault_reason >= 0x20 && (fault_reason - 0x20 <
1505 ARRAY_SIZE(irq_remap_fault_reasons))) {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001506 *fault_type = INTR_REMAP;
Suresh Siddha95a02e92012-03-30 11:47:07 -07001507 return irq_remap_fault_reasons[fault_reason - 0x20];
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001508 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1509 *fault_type = DMA_REMAP;
1510 return dma_remap_fault_reasons[fault_reason];
1511 } else {
1512 *fault_type = UNKNOWN;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001513 return "Unknown";
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001514 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001515}
1516
David Woodhouse12082252015-10-07 15:37:03 +01001517
1518static inline int dmar_msi_reg(struct intel_iommu *iommu, int irq)
1519{
1520 if (iommu->irq == irq)
1521 return DMAR_FECTL_REG;
1522 else if (iommu->pr_irq == irq)
1523 return DMAR_PECTL_REG;
1524 else
1525 BUG();
1526}
1527
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001528void dmar_msi_unmask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001529{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001530 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
David Woodhouse12082252015-10-07 15:37:03 +01001531 int reg = dmar_msi_reg(iommu, data->irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001532 unsigned long flag;
1533
1534 /* unmask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001535 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001536 writel(0, iommu->reg + reg);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001537 /* Read a reg to force flush the post write */
David Woodhouse12082252015-10-07 15:37:03 +01001538 readl(iommu->reg + reg);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001539 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001540}
1541
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001542void dmar_msi_mask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001543{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001544 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
David Woodhouse12082252015-10-07 15:37:03 +01001545 int reg = dmar_msi_reg(iommu, data->irq);
1546 unsigned long flag;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001547
1548 /* mask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001549 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001550 writel(DMA_FECTL_IM, iommu->reg + reg);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001551 /* Read a reg to force flush the post write */
David Woodhouse12082252015-10-07 15:37:03 +01001552 readl(iommu->reg + reg);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001553 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001554}
1555
1556void dmar_msi_write(int irq, struct msi_msg *msg)
1557{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001558 struct intel_iommu *iommu = irq_get_handler_data(irq);
David Woodhouse12082252015-10-07 15:37:03 +01001559 int reg = dmar_msi_reg(iommu, irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001560 unsigned long flag;
1561
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001562 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001563 writel(msg->data, iommu->reg + reg + 4);
1564 writel(msg->address_lo, iommu->reg + reg + 8);
1565 writel(msg->address_hi, iommu->reg + reg + 12);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001566 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001567}
1568
1569void dmar_msi_read(int irq, struct msi_msg *msg)
1570{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001571 struct intel_iommu *iommu = irq_get_handler_data(irq);
David Woodhouse12082252015-10-07 15:37:03 +01001572 int reg = dmar_msi_reg(iommu, irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001573 unsigned long flag;
1574
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001575 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001576 msg->data = readl(iommu->reg + reg + 4);
1577 msg->address_lo = readl(iommu->reg + reg + 8);
1578 msg->address_hi = readl(iommu->reg + reg + 12);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001579 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001580}
1581
1582static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1583 u8 fault_reason, u16 source_id, unsigned long long addr)
1584{
1585 const char *reason;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001586 int fault_type;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001587
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001588 reason = dmar_get_fault_reason(fault_reason, &fault_type);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001589
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001590 if (fault_type == INTR_REMAP)
Alex Williamsona0fe14d2016-03-17 14:12:31 -06001591 pr_err("[INTR-REMAP] Request device [%02x:%02x.%d] fault index %llx [fault reason %02d] %s\n",
1592 source_id >> 8, PCI_SLOT(source_id & 0xFF),
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001593 PCI_FUNC(source_id & 0xFF), addr >> 48,
1594 fault_reason, reason);
1595 else
Alex Williamsona0fe14d2016-03-17 14:12:31 -06001596 pr_err("[%s] Request device [%02x:%02x.%d] fault addr %llx [fault reason %02d] %s\n",
1597 type ? "DMA Read" : "DMA Write",
1598 source_id >> 8, PCI_SLOT(source_id & 0xFF),
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001599 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001600 return 0;
1601}
1602
1603#define PRIMARY_FAULT_REG_LEN (16)
Suresh Siddha1531a6a2009-03-16 17:04:57 -07001604irqreturn_t dmar_fault(int irq, void *dev_id)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001605{
1606 struct intel_iommu *iommu = dev_id;
1607 int reg, fault_index;
1608 u32 fault_status;
1609 unsigned long flag;
Alex Williamsonc43fce42016-03-17 14:12:25 -06001610 bool ratelimited;
1611 static DEFINE_RATELIMIT_STATE(rs,
1612 DEFAULT_RATELIMIT_INTERVAL,
1613 DEFAULT_RATELIMIT_BURST);
1614
1615 /* Disable printing, simply clear the fault when ratelimited */
1616 ratelimited = !__ratelimit(&rs);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001617
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001618 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001619 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Alex Williamsonc43fce42016-03-17 14:12:25 -06001620 if (fault_status && !ratelimited)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001621 pr_err("DRHD: handling fault status reg %x\n", fault_status);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001622
1623 /* TBD: ignore advanced fault log currently */
1624 if (!(fault_status & DMA_FSTS_PPF))
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001625 goto unlock_exit;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001626
1627 fault_index = dma_fsts_fault_record_index(fault_status);
1628 reg = cap_fault_reg_offset(iommu->cap);
1629 while (1) {
1630 u8 fault_reason;
1631 u16 source_id;
1632 u64 guest_addr;
1633 int type;
1634 u32 data;
1635
1636 /* highest 32 bits */
1637 data = readl(iommu->reg + reg +
1638 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1639 if (!(data & DMA_FRCD_F))
1640 break;
1641
Alex Williamsonc43fce42016-03-17 14:12:25 -06001642 if (!ratelimited) {
1643 fault_reason = dma_frcd_fault_reason(data);
1644 type = dma_frcd_type(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001645
Alex Williamsonc43fce42016-03-17 14:12:25 -06001646 data = readl(iommu->reg + reg +
1647 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1648 source_id = dma_frcd_source_id(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001649
Alex Williamsonc43fce42016-03-17 14:12:25 -06001650 guest_addr = dmar_readq(iommu->reg + reg +
1651 fault_index * PRIMARY_FAULT_REG_LEN);
1652 guest_addr = dma_frcd_page_addr(guest_addr);
1653 }
1654
Suresh Siddha0ac24912009-03-16 17:04:54 -07001655 /* clear the fault */
1656 writel(DMA_FRCD_F, iommu->reg + reg +
1657 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1658
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001659 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001660
Alex Williamsonc43fce42016-03-17 14:12:25 -06001661 if (!ratelimited)
1662 dmar_fault_do_one(iommu, type, fault_reason,
1663 source_id, guest_addr);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001664
1665 fault_index++;
Troy Heber8211a7b2009-08-19 15:26:11 -06001666 if (fault_index >= cap_num_fault_regs(iommu->cap))
Suresh Siddha0ac24912009-03-16 17:04:54 -07001667 fault_index = 0;
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001668 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001669 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001670
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001671 writel(DMA_FSTS_PFO | DMA_FSTS_PPF, iommu->reg + DMAR_FSTS_REG);
1672
1673unlock_exit:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001674 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001675 return IRQ_HANDLED;
1676}
1677
1678int dmar_set_interrupt(struct intel_iommu *iommu)
1679{
1680 int irq, ret;
1681
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001682 /*
1683 * Check if the fault interrupt is already initialized.
1684 */
1685 if (iommu->irq)
1686 return 0;
1687
Jiang Liu34742db2015-04-13 14:11:41 +08001688 irq = dmar_alloc_hwirq(iommu->seq_id, iommu->node, iommu);
1689 if (irq > 0) {
1690 iommu->irq = irq;
1691 } else {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001692 pr_err("No free IRQ vectors\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001693 return -EINVAL;
1694 }
1695
Thomas Gleixner477694e2011-07-19 16:25:42 +02001696 ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001697 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001698 pr_err("Can't request irq\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001699 return ret;
1700}
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001701
1702int __init enable_drhd_fault_handling(void)
1703{
1704 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08001705 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001706
1707 /*
1708 * Enable fault control interrupt.
1709 */
Jiang Liu7c919772014-01-06 14:18:18 +08001710 for_each_iommu(iommu, drhd) {
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001711 u32 fault_status;
Jiang Liu7c919772014-01-06 14:18:18 +08001712 int ret = dmar_set_interrupt(iommu);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001713
1714 if (ret) {
Donald Dutilee9071b02012-06-08 17:13:11 -04001715 pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001716 (unsigned long long)drhd->reg_base_addr, ret);
1717 return -1;
1718 }
Suresh Siddha7f99d942010-11-30 22:22:29 -08001719
1720 /*
1721 * Clear any previous faults.
1722 */
1723 dmar_fault(iommu->irq, iommu);
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001724 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1725 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001726 }
1727
1728 return 0;
1729}
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001730
1731/*
1732 * Re-enable Queued Invalidation interface.
1733 */
1734int dmar_reenable_qi(struct intel_iommu *iommu)
1735{
1736 if (!ecap_qis(iommu->ecap))
1737 return -ENOENT;
1738
1739 if (!iommu->qi)
1740 return -ENOENT;
1741
1742 /*
1743 * First disable queued invalidation.
1744 */
1745 dmar_disable_qi(iommu);
1746 /*
1747 * Then enable queued invalidation again. Since there is no pending
1748 * invalidation requests now, it's safe to re-enable queued
1749 * invalidation.
1750 */
1751 __dmar_enable_qi(iommu);
1752
1753 return 0;
1754}
Youquan Song074835f2009-09-09 12:05:39 -04001755
1756/*
1757 * Check interrupt remapping support in DMAR table description.
1758 */
Luck, Tony0b8973a2009-12-16 22:59:29 +00001759int __init dmar_ir_support(void)
Youquan Song074835f2009-09-09 12:05:39 -04001760{
1761 struct acpi_table_dmar *dmar;
1762 dmar = (struct acpi_table_dmar *)dmar_tbl;
Arnaud Patard4f506e02010-03-25 18:02:58 +00001763 if (!dmar)
1764 return 0;
Youquan Song074835f2009-09-09 12:05:39 -04001765 return dmar->flags & 0x1;
1766}
Jiang Liu694835d2014-01-06 14:18:16 +08001767
Jiang Liu6b197242014-11-09 22:47:58 +08001768/* Check whether DMAR units are in use */
1769static inline bool dmar_in_use(void)
1770{
1771 return irq_remapping_enabled || intel_iommu_enabled;
1772}
1773
Jiang Liua868e6b2014-01-06 14:18:20 +08001774static int __init dmar_free_unused_resources(void)
1775{
1776 struct dmar_drhd_unit *dmaru, *dmaru_n;
1777
Jiang Liu6b197242014-11-09 22:47:58 +08001778 if (dmar_in_use())
Jiang Liua868e6b2014-01-06 14:18:20 +08001779 return 0;
1780
Jiang Liu2e455282014-02-19 14:07:36 +08001781 if (dmar_dev_scope_status != 1 && !list_empty(&dmar_drhd_units))
1782 bus_unregister_notifier(&pci_bus_type, &dmar_pci_bus_nb);
Jiang Liu59ce0512014-02-19 14:07:35 +08001783
Jiang Liu3a5670e2014-02-19 14:07:33 +08001784 down_write(&dmar_global_lock);
Jiang Liua868e6b2014-01-06 14:18:20 +08001785 list_for_each_entry_safe(dmaru, dmaru_n, &dmar_drhd_units, list) {
1786 list_del(&dmaru->list);
1787 dmar_free_drhd(dmaru);
1788 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08001789 up_write(&dmar_global_lock);
Jiang Liua868e6b2014-01-06 14:18:20 +08001790
1791 return 0;
1792}
1793
1794late_initcall(dmar_free_unused_resources);
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -04001795IOMMU_INIT_POST(detect_intel_iommu);
Jiang Liu6b197242014-11-09 22:47:58 +08001796
1797/*
1798 * DMAR Hotplug Support
1799 * For more details, please refer to Intel(R) Virtualization Technology
1800 * for Directed-IO Architecture Specifiction, Rev 2.2, Section 8.8
1801 * "Remapping Hardware Unit Hot Plug".
1802 */
1803static u8 dmar_hp_uuid[] = {
1804 /* 0000 */ 0xA6, 0xA3, 0xC1, 0xD8, 0x9B, 0xBE, 0x9B, 0x4C,
1805 /* 0008 */ 0x91, 0xBF, 0xC3, 0xCB, 0x81, 0xFC, 0x5D, 0xAF
1806};
1807
1808/*
1809 * Currently there's only one revision and BIOS will not check the revision id,
1810 * so use 0 for safety.
1811 */
1812#define DMAR_DSM_REV_ID 0
1813#define DMAR_DSM_FUNC_DRHD 1
1814#define DMAR_DSM_FUNC_ATSR 2
1815#define DMAR_DSM_FUNC_RHSA 3
1816
1817static inline bool dmar_detect_dsm(acpi_handle handle, int func)
1818{
1819 return acpi_check_dsm(handle, dmar_hp_uuid, DMAR_DSM_REV_ID, 1 << func);
1820}
1821
1822static int dmar_walk_dsm_resource(acpi_handle handle, int func,
1823 dmar_res_handler_t handler, void *arg)
1824{
1825 int ret = -ENODEV;
1826 union acpi_object *obj;
1827 struct acpi_dmar_header *start;
1828 struct dmar_res_callback callback;
1829 static int res_type[] = {
1830 [DMAR_DSM_FUNC_DRHD] = ACPI_DMAR_TYPE_HARDWARE_UNIT,
1831 [DMAR_DSM_FUNC_ATSR] = ACPI_DMAR_TYPE_ROOT_ATS,
1832 [DMAR_DSM_FUNC_RHSA] = ACPI_DMAR_TYPE_HARDWARE_AFFINITY,
1833 };
1834
1835 if (!dmar_detect_dsm(handle, func))
1836 return 0;
1837
1838 obj = acpi_evaluate_dsm_typed(handle, dmar_hp_uuid, DMAR_DSM_REV_ID,
1839 func, NULL, ACPI_TYPE_BUFFER);
1840 if (!obj)
1841 return -ENODEV;
1842
1843 memset(&callback, 0, sizeof(callback));
1844 callback.cb[res_type[func]] = handler;
1845 callback.arg[res_type[func]] = arg;
1846 start = (struct acpi_dmar_header *)obj->buffer.pointer;
1847 ret = dmar_walk_remapping_entries(start, obj->buffer.length, &callback);
1848
1849 ACPI_FREE(obj);
1850
1851 return ret;
1852}
1853
1854static int dmar_hp_add_drhd(struct acpi_dmar_header *header, void *arg)
1855{
1856 int ret;
1857 struct dmar_drhd_unit *dmaru;
1858
1859 dmaru = dmar_find_dmaru((struct acpi_dmar_hardware_unit *)header);
1860 if (!dmaru)
1861 return -ENODEV;
1862
1863 ret = dmar_ir_hotplug(dmaru, true);
1864 if (ret == 0)
1865 ret = dmar_iommu_hotplug(dmaru, true);
1866
1867 return ret;
1868}
1869
1870static int dmar_hp_remove_drhd(struct acpi_dmar_header *header, void *arg)
1871{
1872 int i, ret;
1873 struct device *dev;
1874 struct dmar_drhd_unit *dmaru;
1875
1876 dmaru = dmar_find_dmaru((struct acpi_dmar_hardware_unit *)header);
1877 if (!dmaru)
1878 return 0;
1879
1880 /*
1881 * All PCI devices managed by this unit should have been destroyed.
1882 */
Linus Torvalds194dc872016-07-27 20:03:31 -07001883 if (!dmaru->include_all && dmaru->devices && dmaru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08001884 for_each_active_dev_scope(dmaru->devices,
1885 dmaru->devices_cnt, i, dev)
1886 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07001887 }
Jiang Liu6b197242014-11-09 22:47:58 +08001888
1889 ret = dmar_ir_hotplug(dmaru, false);
1890 if (ret == 0)
1891 ret = dmar_iommu_hotplug(dmaru, false);
1892
1893 return ret;
1894}
1895
1896static int dmar_hp_release_drhd(struct acpi_dmar_header *header, void *arg)
1897{
1898 struct dmar_drhd_unit *dmaru;
1899
1900 dmaru = dmar_find_dmaru((struct acpi_dmar_hardware_unit *)header);
1901 if (dmaru) {
1902 list_del_rcu(&dmaru->list);
1903 synchronize_rcu();
1904 dmar_free_drhd(dmaru);
1905 }
1906
1907 return 0;
1908}
1909
1910static int dmar_hotplug_insert(acpi_handle handle)
1911{
1912 int ret;
1913 int drhd_count = 0;
1914
1915 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1916 &dmar_validate_one_drhd, (void *)1);
1917 if (ret)
1918 goto out;
1919
1920 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1921 &dmar_parse_one_drhd, (void *)&drhd_count);
1922 if (ret == 0 && drhd_count == 0) {
1923 pr_warn(FW_BUG "No DRHD structures in buffer returned by _DSM method\n");
1924 goto out;
1925 } else if (ret) {
1926 goto release_drhd;
1927 }
1928
1929 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_RHSA,
1930 &dmar_parse_one_rhsa, NULL);
1931 if (ret)
1932 goto release_drhd;
1933
1934 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1935 &dmar_parse_one_atsr, NULL);
1936 if (ret)
1937 goto release_atsr;
1938
1939 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1940 &dmar_hp_add_drhd, NULL);
1941 if (!ret)
1942 return 0;
1943
1944 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1945 &dmar_hp_remove_drhd, NULL);
1946release_atsr:
1947 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1948 &dmar_release_one_atsr, NULL);
1949release_drhd:
1950 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1951 &dmar_hp_release_drhd, NULL);
1952out:
1953 return ret;
1954}
1955
1956static int dmar_hotplug_remove(acpi_handle handle)
1957{
1958 int ret;
1959
1960 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1961 &dmar_check_one_atsr, NULL);
1962 if (ret)
1963 return ret;
1964
1965 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1966 &dmar_hp_remove_drhd, NULL);
1967 if (ret == 0) {
1968 WARN_ON(dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1969 &dmar_release_one_atsr, NULL));
1970 WARN_ON(dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1971 &dmar_hp_release_drhd, NULL));
1972 } else {
1973 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1974 &dmar_hp_add_drhd, NULL);
1975 }
1976
1977 return ret;
1978}
1979
Jiang Liud35165a2014-11-09 22:47:59 +08001980static acpi_status dmar_get_dsm_handle(acpi_handle handle, u32 lvl,
1981 void *context, void **retval)
1982{
1983 acpi_handle *phdl = retval;
1984
1985 if (dmar_detect_dsm(handle, DMAR_DSM_FUNC_DRHD)) {
1986 *phdl = handle;
1987 return AE_CTRL_TERMINATE;
1988 }
1989
1990 return AE_OK;
1991}
1992
Jiang Liu6b197242014-11-09 22:47:58 +08001993static int dmar_device_hotplug(acpi_handle handle, bool insert)
1994{
1995 int ret;
Jiang Liud35165a2014-11-09 22:47:59 +08001996 acpi_handle tmp = NULL;
1997 acpi_status status;
Jiang Liu6b197242014-11-09 22:47:58 +08001998
1999 if (!dmar_in_use())
2000 return 0;
2001
Jiang Liud35165a2014-11-09 22:47:59 +08002002 if (dmar_detect_dsm(handle, DMAR_DSM_FUNC_DRHD)) {
2003 tmp = handle;
2004 } else {
2005 status = acpi_walk_namespace(ACPI_TYPE_DEVICE, handle,
2006 ACPI_UINT32_MAX,
2007 dmar_get_dsm_handle,
2008 NULL, NULL, &tmp);
2009 if (ACPI_FAILURE(status)) {
2010 pr_warn("Failed to locate _DSM method.\n");
2011 return -ENXIO;
2012 }
2013 }
2014 if (tmp == NULL)
Jiang Liu6b197242014-11-09 22:47:58 +08002015 return 0;
2016
2017 down_write(&dmar_global_lock);
2018 if (insert)
Jiang Liud35165a2014-11-09 22:47:59 +08002019 ret = dmar_hotplug_insert(tmp);
Jiang Liu6b197242014-11-09 22:47:58 +08002020 else
Jiang Liud35165a2014-11-09 22:47:59 +08002021 ret = dmar_hotplug_remove(tmp);
Jiang Liu6b197242014-11-09 22:47:58 +08002022 up_write(&dmar_global_lock);
2023
2024 return ret;
2025}
2026
2027int dmar_device_add(acpi_handle handle)
2028{
2029 return dmar_device_hotplug(handle, true);
2030}
2031
2032int dmar_device_remove(acpi_handle handle)
2033{
2034 return dmar_device_hotplug(handle, false);
2035}