blob: 06d268abe951bebd946deac82cf092f3f7a67ee3 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070021 *
Suresh Siddhae61d98d2008-07-10 11:16:35 -070022 * This file implements early detection/parsing of Remapping Devices
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070023 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
Suresh Siddhae61d98d2008-07-10 11:16:35 -070025 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070027 */
28
Donald Dutilee9071b02012-06-08 17:13:11 -040029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt /* has to precede printk.h */
30
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070031#include <linux/pci.h>
32#include <linux/dmar.h>
Kay, Allen M38717942008-09-09 18:37:29 +030033#include <linux/iova.h>
34#include <linux/intel-iommu.h>
Suresh Siddhafe962e92008-07-10 11:16:42 -070035#include <linux/timer.h>
Suresh Siddha0ac24912009-03-16 17:04:54 -070036#include <linux/irq.h>
37#include <linux/interrupt.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Len Browneb27cae2009-07-06 23:40:19 -040039#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Alex Williamsona5459cf2014-06-12 16:12:31 -060041#include <linux/iommu.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -040043#include <asm/iommu_table.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070044
Joerg Roedel078e1ee2012-09-26 12:44:43 +020045#include "irq_remapping.h"
46
Jiang Liu3a5670e2014-02-19 14:07:33 +080047/*
48 * Assumptions:
49 * 1) The hotplug framework guarentees that DMAR unit will be hot-added
50 * before IO devices managed by that unit.
51 * 2) The hotplug framework guarantees that DMAR unit will be hot-removed
52 * after IO devices managed by that unit.
53 * 3) Hotplug events are rare.
54 *
55 * Locking rules for DMA and interrupt remapping related global data structures:
56 * 1) Use dmar_global_lock in process context
57 * 2) Use RCU in interrupt context
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070058 */
Jiang Liu3a5670e2014-02-19 14:07:33 +080059DECLARE_RWSEM(dmar_global_lock);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070060LIST_HEAD(dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070061
Suresh Siddha41750d32011-08-23 17:05:18 -070062struct acpi_table_header * __initdata dmar_tbl;
Yinghai Lu8e1568f2009-02-11 01:06:59 -080063static acpi_size dmar_tbl_size;
Jiang Liu2e455282014-02-19 14:07:36 +080064static int dmar_dev_scope_status = 1;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070065
Jiang Liu694835d2014-01-06 14:18:16 +080066static int alloc_iommu(struct dmar_drhd_unit *drhd);
Jiang Liua868e6b2014-01-06 14:18:20 +080067static void free_iommu(struct intel_iommu *iommu);
Jiang Liu694835d2014-01-06 14:18:16 +080068
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070069static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
70{
71 /*
72 * add INCLUDE_ALL at the tail, so scan the list will find it at
73 * the very end.
74 */
75 if (drhd->include_all)
Jiang Liu0e2426122014-02-19 14:07:34 +080076 list_add_tail_rcu(&drhd->list, &dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070077 else
Jiang Liu0e2426122014-02-19 14:07:34 +080078 list_add_rcu(&drhd->list, &dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070079}
80
Jiang Liubb3a6b72014-02-19 14:07:24 +080081void *dmar_alloc_dev_scope(void *start, void *end, int *cnt)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070082{
83 struct acpi_dmar_device_scope *scope;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070084
85 *cnt = 0;
86 while (start < end) {
87 scope = start;
Bob Moore83118b02014-07-30 12:21:00 +080088 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_NAMESPACE ||
David Woodhouse07cb52f2014-03-07 14:39:27 +000089 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070090 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
91 (*cnt)++;
Linn Crosettoae3e7f32013-04-23 12:26:45 -060092 else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC &&
93 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_HPET) {
Donald Dutilee9071b02012-06-08 17:13:11 -040094 pr_warn("Unsupported device scope\n");
Yinghai Lu5715f0f2010-04-08 19:58:22 +010095 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070096 start += scope->length;
97 }
98 if (*cnt == 0)
Jiang Liubb3a6b72014-02-19 14:07:24 +080099 return NULL;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700100
David Woodhouse832bd852014-03-07 15:08:36 +0000101 return kcalloc(*cnt, sizeof(struct dmar_dev_scope), GFP_KERNEL);
Jiang Liubb3a6b72014-02-19 14:07:24 +0800102}
103
David Woodhouse832bd852014-03-07 15:08:36 +0000104void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt)
Jiang Liuada4d4b2014-01-06 14:18:09 +0800105{
Jiang Liub683b232014-02-19 14:07:32 +0800106 int i;
David Woodhouse832bd852014-03-07 15:08:36 +0000107 struct device *tmp_dev;
Jiang Liub683b232014-02-19 14:07:32 +0800108
Jiang Liuada4d4b2014-01-06 14:18:09 +0800109 if (*devices && *cnt) {
Jiang Liub683b232014-02-19 14:07:32 +0800110 for_each_active_dev_scope(*devices, *cnt, i, tmp_dev)
David Woodhouse832bd852014-03-07 15:08:36 +0000111 put_device(tmp_dev);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800112 kfree(*devices);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800113 }
Jiang Liu0e2426122014-02-19 14:07:34 +0800114
115 *devices = NULL;
116 *cnt = 0;
Jiang Liuada4d4b2014-01-06 14:18:09 +0800117}
118
Jiang Liu59ce0512014-02-19 14:07:35 +0800119/* Optimize out kzalloc()/kfree() for normal cases */
120static char dmar_pci_notify_info_buf[64];
121
122static struct dmar_pci_notify_info *
123dmar_alloc_pci_notify_info(struct pci_dev *dev, unsigned long event)
124{
125 int level = 0;
126 size_t size;
127 struct pci_dev *tmp;
128 struct dmar_pci_notify_info *info;
129
130 BUG_ON(dev->is_virtfn);
131
132 /* Only generate path[] for device addition event */
133 if (event == BUS_NOTIFY_ADD_DEVICE)
134 for (tmp = dev; tmp; tmp = tmp->bus->self)
135 level++;
136
137 size = sizeof(*info) + level * sizeof(struct acpi_dmar_pci_path);
138 if (size <= sizeof(dmar_pci_notify_info_buf)) {
139 info = (struct dmar_pci_notify_info *)dmar_pci_notify_info_buf;
140 } else {
141 info = kzalloc(size, GFP_KERNEL);
142 if (!info) {
143 pr_warn("Out of memory when allocating notify_info "
144 "for %s.\n", pci_name(dev));
Jiang Liu2e455282014-02-19 14:07:36 +0800145 if (dmar_dev_scope_status == 0)
146 dmar_dev_scope_status = -ENOMEM;
Jiang Liu59ce0512014-02-19 14:07:35 +0800147 return NULL;
148 }
149 }
150
151 info->event = event;
152 info->dev = dev;
153 info->seg = pci_domain_nr(dev->bus);
154 info->level = level;
155 if (event == BUS_NOTIFY_ADD_DEVICE) {
Jiang Liu5ae05662014-04-15 10:35:35 +0800156 for (tmp = dev; tmp; tmp = tmp->bus->self) {
157 level--;
Jiang Liu59ce0512014-02-19 14:07:35 +0800158 info->path[level].device = PCI_SLOT(tmp->devfn);
159 info->path[level].function = PCI_FUNC(tmp->devfn);
160 if (pci_is_root_bus(tmp->bus))
161 info->bus = tmp->bus->number;
162 }
163 }
164
165 return info;
166}
167
168static inline void dmar_free_pci_notify_info(struct dmar_pci_notify_info *info)
169{
170 if ((void *)info != dmar_pci_notify_info_buf)
171 kfree(info);
172}
173
174static bool dmar_match_pci_path(struct dmar_pci_notify_info *info, int bus,
175 struct acpi_dmar_pci_path *path, int count)
176{
177 int i;
178
179 if (info->bus != bus)
180 return false;
181 if (info->level != count)
182 return false;
183
184 for (i = 0; i < count; i++) {
185 if (path[i].device != info->path[i].device ||
186 path[i].function != info->path[i].function)
187 return false;
188 }
189
190 return true;
191}
192
193/* Return: > 0 if match found, 0 if no match found, < 0 if error happens */
194int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
195 void *start, void*end, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000196 struct dmar_dev_scope *devices,
197 int devices_cnt)
Jiang Liu59ce0512014-02-19 14:07:35 +0800198{
199 int i, level;
David Woodhouse832bd852014-03-07 15:08:36 +0000200 struct device *tmp, *dev = &info->dev->dev;
Jiang Liu59ce0512014-02-19 14:07:35 +0800201 struct acpi_dmar_device_scope *scope;
202 struct acpi_dmar_pci_path *path;
203
204 if (segment != info->seg)
205 return 0;
206
207 for (; start < end; start += scope->length) {
208 scope = start;
209 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
210 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_BRIDGE)
211 continue;
212
213 path = (struct acpi_dmar_pci_path *)(scope + 1);
214 level = (scope->length - sizeof(*scope)) / sizeof(*path);
215 if (!dmar_match_pci_path(info, scope->bus, path, level))
216 continue;
217
218 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT) ^
David Woodhouse832bd852014-03-07 15:08:36 +0000219 (info->dev->hdr_type == PCI_HEADER_TYPE_NORMAL)) {
Jiang Liu59ce0512014-02-19 14:07:35 +0800220 pr_warn("Device scope type does not match for %s\n",
David Woodhouse832bd852014-03-07 15:08:36 +0000221 pci_name(info->dev));
Jiang Liu59ce0512014-02-19 14:07:35 +0800222 return -EINVAL;
223 }
224
225 for_each_dev_scope(devices, devices_cnt, i, tmp)
226 if (tmp == NULL) {
David Woodhouse832bd852014-03-07 15:08:36 +0000227 devices[i].bus = info->dev->bus->number;
228 devices[i].devfn = info->dev->devfn;
229 rcu_assign_pointer(devices[i].dev,
230 get_device(dev));
Jiang Liu59ce0512014-02-19 14:07:35 +0800231 return 1;
232 }
233 BUG_ON(i >= devices_cnt);
234 }
235
236 return 0;
237}
238
239int dmar_remove_dev_scope(struct dmar_pci_notify_info *info, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000240 struct dmar_dev_scope *devices, int count)
Jiang Liu59ce0512014-02-19 14:07:35 +0800241{
242 int index;
David Woodhouse832bd852014-03-07 15:08:36 +0000243 struct device *tmp;
Jiang Liu59ce0512014-02-19 14:07:35 +0800244
245 if (info->seg != segment)
246 return 0;
247
248 for_each_active_dev_scope(devices, count, index, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +0000249 if (tmp == &info->dev->dev) {
250 rcu_assign_pointer(devices[index].dev, NULL);
Jiang Liu59ce0512014-02-19 14:07:35 +0800251 synchronize_rcu();
David Woodhouse832bd852014-03-07 15:08:36 +0000252 put_device(tmp);
Jiang Liu59ce0512014-02-19 14:07:35 +0800253 return 1;
254 }
255
256 return 0;
257}
258
259static int dmar_pci_bus_add_dev(struct dmar_pci_notify_info *info)
260{
261 int ret = 0;
262 struct dmar_drhd_unit *dmaru;
263 struct acpi_dmar_hardware_unit *drhd;
264
265 for_each_drhd_unit(dmaru) {
266 if (dmaru->include_all)
267 continue;
268
269 drhd = container_of(dmaru->hdr,
270 struct acpi_dmar_hardware_unit, header);
271 ret = dmar_insert_dev_scope(info, (void *)(drhd + 1),
272 ((void *)drhd) + drhd->header.length,
273 dmaru->segment,
274 dmaru->devices, dmaru->devices_cnt);
275 if (ret != 0)
276 break;
277 }
278 if (ret >= 0)
279 ret = dmar_iommu_notify_scope_dev(info);
Jiang Liu2e455282014-02-19 14:07:36 +0800280 if (ret < 0 && dmar_dev_scope_status == 0)
281 dmar_dev_scope_status = ret;
Jiang Liu59ce0512014-02-19 14:07:35 +0800282
283 return ret;
284}
285
286static void dmar_pci_bus_del_dev(struct dmar_pci_notify_info *info)
287{
288 struct dmar_drhd_unit *dmaru;
289
290 for_each_drhd_unit(dmaru)
291 if (dmar_remove_dev_scope(info, dmaru->segment,
292 dmaru->devices, dmaru->devices_cnt))
293 break;
294 dmar_iommu_notify_scope_dev(info);
295}
296
297static int dmar_pci_bus_notifier(struct notifier_block *nb,
298 unsigned long action, void *data)
299{
300 struct pci_dev *pdev = to_pci_dev(data);
301 struct dmar_pci_notify_info *info;
302
303 /* Only care about add/remove events for physical functions */
304 if (pdev->is_virtfn)
305 return NOTIFY_DONE;
306 if (action != BUS_NOTIFY_ADD_DEVICE && action != BUS_NOTIFY_DEL_DEVICE)
307 return NOTIFY_DONE;
308
309 info = dmar_alloc_pci_notify_info(pdev, action);
310 if (!info)
311 return NOTIFY_DONE;
312
313 down_write(&dmar_global_lock);
314 if (action == BUS_NOTIFY_ADD_DEVICE)
315 dmar_pci_bus_add_dev(info);
316 else if (action == BUS_NOTIFY_DEL_DEVICE)
317 dmar_pci_bus_del_dev(info);
318 up_write(&dmar_global_lock);
319
320 dmar_free_pci_notify_info(info);
321
322 return NOTIFY_OK;
323}
324
325static struct notifier_block dmar_pci_bus_nb = {
326 .notifier_call = dmar_pci_bus_notifier,
327 .priority = INT_MIN,
328};
329
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700330/**
331 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
332 * structure which uniquely represent one DMA remapping hardware unit
333 * present in the platform
334 */
335static int __init
336dmar_parse_one_drhd(struct acpi_dmar_header *header)
337{
338 struct acpi_dmar_hardware_unit *drhd;
339 struct dmar_drhd_unit *dmaru;
340 int ret = 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700341
David Woodhousee523b382009-04-10 22:27:48 -0700342 drhd = (struct acpi_dmar_hardware_unit *)header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700343 dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
344 if (!dmaru)
345 return -ENOMEM;
346
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700347 dmaru->hdr = header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700348 dmaru->reg_base_addr = drhd->address;
David Woodhouse276dbf992009-04-04 01:45:37 +0100349 dmaru->segment = drhd->segment;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700350 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
David Woodhouse07cb52f2014-03-07 14:39:27 +0000351 dmaru->devices = dmar_alloc_dev_scope((void *)(drhd + 1),
352 ((void *)drhd) + drhd->header.length,
353 &dmaru->devices_cnt);
354 if (dmaru->devices_cnt && dmaru->devices == NULL) {
355 kfree(dmaru);
356 return -ENOMEM;
Jiang Liu2e455282014-02-19 14:07:36 +0800357 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700358
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700359 ret = alloc_iommu(dmaru);
360 if (ret) {
David Woodhouse07cb52f2014-03-07 14:39:27 +0000361 dmar_free_dev_scope(&dmaru->devices,
362 &dmaru->devices_cnt);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700363 kfree(dmaru);
364 return ret;
365 }
366 dmar_register_drhd_unit(dmaru);
367 return 0;
368}
369
Jiang Liua868e6b2014-01-06 14:18:20 +0800370static void dmar_free_drhd(struct dmar_drhd_unit *dmaru)
371{
372 if (dmaru->devices && dmaru->devices_cnt)
373 dmar_free_dev_scope(&dmaru->devices, &dmaru->devices_cnt);
374 if (dmaru->iommu)
375 free_iommu(dmaru->iommu);
376 kfree(dmaru);
377}
378
David Woodhousee625b4a2014-03-07 14:34:38 +0000379static int __init dmar_parse_one_andd(struct acpi_dmar_header *header)
380{
381 struct acpi_dmar_andd *andd = (void *)header;
382
383 /* Check for NUL termination within the designated length */
Bob Moore83118b02014-07-30 12:21:00 +0800384 if (strnlen(andd->device_name, header->length - 8) == header->length - 8) {
David Woodhousee625b4a2014-03-07 14:34:38 +0000385 WARN_TAINT(1, TAINT_FIRMWARE_WORKAROUND,
386 "Your BIOS is broken; ANDD object name is not NUL-terminated\n"
387 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
388 dmi_get_system_info(DMI_BIOS_VENDOR),
389 dmi_get_system_info(DMI_BIOS_VERSION),
390 dmi_get_system_info(DMI_PRODUCT_VERSION));
391 return -EINVAL;
392 }
393 pr_info("ANDD device: %x name: %s\n", andd->device_number,
Bob Moore83118b02014-07-30 12:21:00 +0800394 andd->device_name);
David Woodhousee625b4a2014-03-07 14:34:38 +0000395
396 return 0;
397}
398
David Woodhouseaa697072009-10-07 12:18:00 +0100399#ifdef CONFIG_ACPI_NUMA
Suresh Siddhaee34b322009-10-02 11:01:21 -0700400static int __init
401dmar_parse_one_rhsa(struct acpi_dmar_header *header)
402{
403 struct acpi_dmar_rhsa *rhsa;
404 struct dmar_drhd_unit *drhd;
405
406 rhsa = (struct acpi_dmar_rhsa *)header;
David Woodhouseaa697072009-10-07 12:18:00 +0100407 for_each_drhd_unit(drhd) {
Suresh Siddhaee34b322009-10-02 11:01:21 -0700408 if (drhd->reg_base_addr == rhsa->base_address) {
409 int node = acpi_map_pxm_to_node(rhsa->proximity_domain);
410
411 if (!node_online(node))
412 node = -1;
413 drhd->iommu->node = node;
David Woodhouseaa697072009-10-07 12:18:00 +0100414 return 0;
415 }
Suresh Siddhaee34b322009-10-02 11:01:21 -0700416 }
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100417 WARN_TAINT(
418 1, TAINT_FIRMWARE_WORKAROUND,
419 "Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
420 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
421 drhd->reg_base_addr,
422 dmi_get_system_info(DMI_BIOS_VENDOR),
423 dmi_get_system_info(DMI_BIOS_VERSION),
424 dmi_get_system_info(DMI_PRODUCT_VERSION));
Suresh Siddhaee34b322009-10-02 11:01:21 -0700425
David Woodhouseaa697072009-10-07 12:18:00 +0100426 return 0;
Suresh Siddhaee34b322009-10-02 11:01:21 -0700427}
David Woodhouseaa697072009-10-07 12:18:00 +0100428#endif
Suresh Siddhaee34b322009-10-02 11:01:21 -0700429
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700430static void __init
431dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
432{
433 struct acpi_dmar_hardware_unit *drhd;
434 struct acpi_dmar_reserved_memory *rmrr;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800435 struct acpi_dmar_atsr *atsr;
Roland Dreier17b60972009-09-24 12:14:00 -0700436 struct acpi_dmar_rhsa *rhsa;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700437
438 switch (header->type) {
439 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800440 drhd = container_of(header, struct acpi_dmar_hardware_unit,
441 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400442 pr_info("DRHD base: %#016Lx flags: %#x\n",
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800443 (unsigned long long)drhd->address, drhd->flags);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700444 break;
445 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800446 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
447 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400448 pr_info("RMRR base: %#016Lx end: %#016Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700449 (unsigned long long)rmrr->base_address,
450 (unsigned long long)rmrr->end_address);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700451 break;
Bob Moore83118b02014-07-30 12:21:00 +0800452 case ACPI_DMAR_TYPE_ROOT_ATS:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800453 atsr = container_of(header, struct acpi_dmar_atsr, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400454 pr_info("ATSR flags: %#x\n", atsr->flags);
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800455 break;
Bob Moore83118b02014-07-30 12:21:00 +0800456 case ACPI_DMAR_TYPE_HARDWARE_AFFINITY:
Roland Dreier17b60972009-09-24 12:14:00 -0700457 rhsa = container_of(header, struct acpi_dmar_rhsa, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400458 pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
Roland Dreier17b60972009-09-24 12:14:00 -0700459 (unsigned long long)rhsa->base_address,
460 rhsa->proximity_domain);
461 break;
Bob Moore83118b02014-07-30 12:21:00 +0800462 case ACPI_DMAR_TYPE_NAMESPACE:
David Woodhousee625b4a2014-03-07 14:34:38 +0000463 /* We don't print this here because we need to sanity-check
464 it first. So print it in dmar_parse_one_andd() instead. */
465 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700466 }
467}
468
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700469/**
470 * dmar_table_detect - checks to see if the platform supports DMAR devices
471 */
472static int __init dmar_table_detect(void)
473{
474 acpi_status status = AE_OK;
475
476 /* if we could find DMAR table, then there are DMAR devices */
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800477 status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
478 (struct acpi_table_header **)&dmar_tbl,
479 &dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700480
481 if (ACPI_SUCCESS(status) && !dmar_tbl) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400482 pr_warn("Unable to map DMAR\n");
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700483 status = AE_NOT_FOUND;
484 }
485
486 return (ACPI_SUCCESS(status) ? 1 : 0);
487}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700488
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700489/**
490 * parse_dmar_table - parses the DMA reporting table
491 */
492static int __init
493parse_dmar_table(void)
494{
495 struct acpi_table_dmar *dmar;
496 struct acpi_dmar_header *entry_header;
497 int ret = 0;
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800498 int drhd_count = 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700499
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700500 /*
501 * Do it again, earlier dmar_tbl mapping could be mapped with
502 * fixed map.
503 */
504 dmar_table_detect();
505
Joseph Cihulaa59b50e2009-06-30 19:31:10 -0700506 /*
507 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
508 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
509 */
510 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
511
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700512 dmar = (struct acpi_table_dmar *)dmar_tbl;
513 if (!dmar)
514 return -ENODEV;
515
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700516 if (dmar->width < PAGE_SHIFT - 1) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400517 pr_warn("Invalid DMAR haw\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700518 return -EINVAL;
519 }
520
Donald Dutilee9071b02012-06-08 17:13:11 -0400521 pr_info("Host address width %d\n", dmar->width + 1);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700522
523 entry_header = (struct acpi_dmar_header *)(dmar + 1);
524 while (((unsigned long)entry_header) <
525 (((unsigned long)dmar) + dmar_tbl->length)) {
Tony Battersby084eb962009-02-11 13:24:19 -0800526 /* Avoid looping forever on bad ACPI tables */
527 if (entry_header->length == 0) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400528 pr_warn("Invalid 0-length structure\n");
Tony Battersby084eb962009-02-11 13:24:19 -0800529 ret = -EINVAL;
530 break;
531 }
532
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700533 dmar_table_print_dmar_entry(entry_header);
534
535 switch (entry_header->type) {
536 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800537 drhd_count++;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700538 ret = dmar_parse_one_drhd(entry_header);
539 break;
540 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
541 ret = dmar_parse_one_rmrr(entry_header);
542 break;
Bob Moore83118b02014-07-30 12:21:00 +0800543 case ACPI_DMAR_TYPE_ROOT_ATS:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800544 ret = dmar_parse_one_atsr(entry_header);
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800545 break;
Bob Moore83118b02014-07-30 12:21:00 +0800546 case ACPI_DMAR_TYPE_HARDWARE_AFFINITY:
David Woodhouseaa697072009-10-07 12:18:00 +0100547#ifdef CONFIG_ACPI_NUMA
Suresh Siddhaee34b322009-10-02 11:01:21 -0700548 ret = dmar_parse_one_rhsa(entry_header);
David Woodhouseaa697072009-10-07 12:18:00 +0100549#endif
Roland Dreier17b60972009-09-24 12:14:00 -0700550 break;
Bob Moore83118b02014-07-30 12:21:00 +0800551 case ACPI_DMAR_TYPE_NAMESPACE:
David Woodhousee625b4a2014-03-07 14:34:38 +0000552 ret = dmar_parse_one_andd(entry_header);
553 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700554 default:
Donald Dutilee9071b02012-06-08 17:13:11 -0400555 pr_warn("Unknown DMAR structure type %d\n",
Roland Dreier4de75cf2009-09-24 01:01:29 +0100556 entry_header->type);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700557 ret = 0; /* for forward compatibility */
558 break;
559 }
560 if (ret)
561 break;
562
563 entry_header = ((void *)entry_header + entry_header->length);
564 }
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800565 if (drhd_count == 0)
566 pr_warn(FW_BUG "No DRHD structure found in DMAR table\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700567 return ret;
568}
569
David Woodhouse832bd852014-03-07 15:08:36 +0000570static int dmar_pci_device_match(struct dmar_dev_scope devices[],
571 int cnt, struct pci_dev *dev)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700572{
573 int index;
David Woodhouse832bd852014-03-07 15:08:36 +0000574 struct device *tmp;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700575
576 while (dev) {
Jiang Liub683b232014-02-19 14:07:32 +0800577 for_each_active_dev_scope(devices, cnt, index, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +0000578 if (dev_is_pci(tmp) && dev == to_pci_dev(tmp))
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700579 return 1;
580
581 /* Check our parent */
582 dev = dev->bus->self;
583 }
584
585 return 0;
586}
587
588struct dmar_drhd_unit *
589dmar_find_matched_drhd_unit(struct pci_dev *dev)
590{
Jiang Liu0e2426122014-02-19 14:07:34 +0800591 struct dmar_drhd_unit *dmaru;
Yu Zhao2e824f72008-12-22 16:54:58 +0800592 struct acpi_dmar_hardware_unit *drhd;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700593
Yinghaidda56542010-04-09 01:07:55 +0100594 dev = pci_physfn(dev);
595
Jiang Liu0e2426122014-02-19 14:07:34 +0800596 rcu_read_lock();
Yijing Wang8b161f02013-10-31 17:25:16 +0800597 for_each_drhd_unit(dmaru) {
Yu Zhao2e824f72008-12-22 16:54:58 +0800598 drhd = container_of(dmaru->hdr,
599 struct acpi_dmar_hardware_unit,
600 header);
601
602 if (dmaru->include_all &&
603 drhd->segment == pci_domain_nr(dev->bus))
Jiang Liu0e2426122014-02-19 14:07:34 +0800604 goto out;
Yu Zhao2e824f72008-12-22 16:54:58 +0800605
606 if (dmar_pci_device_match(dmaru->devices,
607 dmaru->devices_cnt, dev))
Jiang Liu0e2426122014-02-19 14:07:34 +0800608 goto out;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700609 }
Jiang Liu0e2426122014-02-19 14:07:34 +0800610 dmaru = NULL;
611out:
612 rcu_read_unlock();
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700613
Jiang Liu0e2426122014-02-19 14:07:34 +0800614 return dmaru;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700615}
616
David Woodhouseed403562014-03-07 23:15:42 +0000617static void __init dmar_acpi_insert_dev_scope(u8 device_number,
618 struct acpi_device *adev)
619{
620 struct dmar_drhd_unit *dmaru;
621 struct acpi_dmar_hardware_unit *drhd;
622 struct acpi_dmar_device_scope *scope;
623 struct device *tmp;
624 int i;
625 struct acpi_dmar_pci_path *path;
626
627 for_each_drhd_unit(dmaru) {
628 drhd = container_of(dmaru->hdr,
629 struct acpi_dmar_hardware_unit,
630 header);
631
632 for (scope = (void *)(drhd + 1);
633 (unsigned long)scope < ((unsigned long)drhd) + drhd->header.length;
634 scope = ((void *)scope) + scope->length) {
Bob Moore83118b02014-07-30 12:21:00 +0800635 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_NAMESPACE)
David Woodhouseed403562014-03-07 23:15:42 +0000636 continue;
637 if (scope->enumeration_id != device_number)
638 continue;
639
640 path = (void *)(scope + 1);
641 pr_info("ACPI device \"%s\" under DMAR at %llx as %02x:%02x.%d\n",
642 dev_name(&adev->dev), dmaru->reg_base_addr,
643 scope->bus, path->device, path->function);
644 for_each_dev_scope(dmaru->devices, dmaru->devices_cnt, i, tmp)
645 if (tmp == NULL) {
646 dmaru->devices[i].bus = scope->bus;
647 dmaru->devices[i].devfn = PCI_DEVFN(path->device,
648 path->function);
649 rcu_assign_pointer(dmaru->devices[i].dev,
650 get_device(&adev->dev));
651 return;
652 }
653 BUG_ON(i >= dmaru->devices_cnt);
654 }
655 }
656 pr_warn("No IOMMU scope found for ANDD enumeration ID %d (%s)\n",
657 device_number, dev_name(&adev->dev));
658}
659
660static int __init dmar_acpi_dev_scope_init(void)
661{
Joerg Roedel11f1a772014-03-25 20:16:40 +0100662 struct acpi_dmar_andd *andd;
663
664 if (dmar_tbl == NULL)
665 return -ENODEV;
666
David Woodhouse7713ec02014-04-01 14:58:36 +0100667 for (andd = (void *)dmar_tbl + sizeof(struct acpi_table_dmar);
668 ((unsigned long)andd) < ((unsigned long)dmar_tbl) + dmar_tbl->length;
669 andd = ((void *)andd) + andd->header.length) {
Bob Moore83118b02014-07-30 12:21:00 +0800670 if (andd->header.type == ACPI_DMAR_TYPE_NAMESPACE) {
David Woodhouseed403562014-03-07 23:15:42 +0000671 acpi_handle h;
672 struct acpi_device *adev;
673
674 if (!ACPI_SUCCESS(acpi_get_handle(ACPI_ROOT_OBJECT,
Bob Moore83118b02014-07-30 12:21:00 +0800675 andd->device_name,
David Woodhouseed403562014-03-07 23:15:42 +0000676 &h))) {
677 pr_err("Failed to find handle for ACPI object %s\n",
Bob Moore83118b02014-07-30 12:21:00 +0800678 andd->device_name);
David Woodhouseed403562014-03-07 23:15:42 +0000679 continue;
680 }
Joerg Roedelc0df9752014-08-21 23:06:48 +0200681 if (acpi_bus_get_device(h, &adev)) {
David Woodhouseed403562014-03-07 23:15:42 +0000682 pr_err("Failed to get device for ACPI object %s\n",
Bob Moore83118b02014-07-30 12:21:00 +0800683 andd->device_name);
David Woodhouseed403562014-03-07 23:15:42 +0000684 continue;
685 }
686 dmar_acpi_insert_dev_scope(andd->device_number, adev);
687 }
David Woodhouseed403562014-03-07 23:15:42 +0000688 }
689 return 0;
690}
691
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700692int __init dmar_dev_scope_init(void)
693{
Jiang Liu2e455282014-02-19 14:07:36 +0800694 struct pci_dev *dev = NULL;
695 struct dmar_pci_notify_info *info;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700696
Jiang Liu2e455282014-02-19 14:07:36 +0800697 if (dmar_dev_scope_status != 1)
698 return dmar_dev_scope_status;
Suresh Siddhac2c72862011-08-23 17:05:19 -0700699
Jiang Liu2e455282014-02-19 14:07:36 +0800700 if (list_empty(&dmar_drhd_units)) {
701 dmar_dev_scope_status = -ENODEV;
702 } else {
703 dmar_dev_scope_status = 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700704
David Woodhouse63b42622014-03-28 11:28:40 +0000705 dmar_acpi_dev_scope_init();
706
Jiang Liu2e455282014-02-19 14:07:36 +0800707 for_each_pci_dev(dev) {
708 if (dev->is_virtfn)
709 continue;
710
711 info = dmar_alloc_pci_notify_info(dev,
712 BUS_NOTIFY_ADD_DEVICE);
713 if (!info) {
714 return dmar_dev_scope_status;
715 } else {
716 dmar_pci_bus_add_dev(info);
717 dmar_free_pci_notify_info(info);
718 }
719 }
720
721 bus_register_notifier(&pci_bus_type, &dmar_pci_bus_nb);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700722 }
723
Jiang Liu2e455282014-02-19 14:07:36 +0800724 return dmar_dev_scope_status;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700725}
726
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700727
728int __init dmar_table_init(void)
729{
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700730 static int dmar_table_initialized;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800731 int ret;
732
Jiang Liucc053012014-01-06 14:18:24 +0800733 if (dmar_table_initialized == 0) {
734 ret = parse_dmar_table();
735 if (ret < 0) {
736 if (ret != -ENODEV)
737 pr_info("parse DMAR table failure.\n");
738 } else if (list_empty(&dmar_drhd_units)) {
739 pr_info("No DMAR devices found\n");
740 ret = -ENODEV;
741 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700742
Jiang Liucc053012014-01-06 14:18:24 +0800743 if (ret < 0)
744 dmar_table_initialized = ret;
745 else
746 dmar_table_initialized = 1;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800747 }
748
Jiang Liucc053012014-01-06 14:18:24 +0800749 return dmar_table_initialized < 0 ? dmar_table_initialized : 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700750}
751
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100752static void warn_invalid_dmar(u64 addr, const char *message)
753{
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100754 WARN_TAINT_ONCE(
755 1, TAINT_FIRMWARE_WORKAROUND,
756 "Your BIOS is broken; DMAR reported at address %llx%s!\n"
757 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
758 addr, message,
759 dmi_get_system_info(DMI_BIOS_VENDOR),
760 dmi_get_system_info(DMI_BIOS_VERSION),
761 dmi_get_system_info(DMI_PRODUCT_VERSION));
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100762}
David Woodhouse6ecbf012009-12-02 09:20:27 +0000763
Rashika Kheria21004dc2013-12-18 12:01:46 +0530764static int __init check_zero_address(void)
David Woodhouse86cf8982009-11-09 22:15:15 +0000765{
766 struct acpi_table_dmar *dmar;
767 struct acpi_dmar_header *entry_header;
768 struct acpi_dmar_hardware_unit *drhd;
769
770 dmar = (struct acpi_table_dmar *)dmar_tbl;
771 entry_header = (struct acpi_dmar_header *)(dmar + 1);
772
773 while (((unsigned long)entry_header) <
774 (((unsigned long)dmar) + dmar_tbl->length)) {
775 /* Avoid looping forever on bad ACPI tables */
776 if (entry_header->length == 0) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400777 pr_warn("Invalid 0-length structure\n");
David Woodhouse86cf8982009-11-09 22:15:15 +0000778 return 0;
779 }
780
781 if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) {
Chris Wright2c992202009-12-02 09:17:13 +0000782 void __iomem *addr;
783 u64 cap, ecap;
784
David Woodhouse86cf8982009-11-09 22:15:15 +0000785 drhd = (void *)entry_header;
786 if (!drhd->address) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100787 warn_invalid_dmar(0, "");
Chris Wright2c992202009-12-02 09:17:13 +0000788 goto failed;
David Woodhouse86cf8982009-11-09 22:15:15 +0000789 }
Chris Wright2c992202009-12-02 09:17:13 +0000790
791 addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
792 if (!addr ) {
793 printk("IOMMU: can't validate: %llx\n", drhd->address);
794 goto failed;
795 }
796 cap = dmar_readq(addr + DMAR_CAP_REG);
797 ecap = dmar_readq(addr + DMAR_ECAP_REG);
798 early_iounmap(addr, VTD_PAGE_SIZE);
799 if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100800 warn_invalid_dmar(drhd->address,
801 " returns all ones");
Chris Wright2c992202009-12-02 09:17:13 +0000802 goto failed;
803 }
David Woodhouse86cf8982009-11-09 22:15:15 +0000804 }
805
806 entry_header = ((void *)entry_header + entry_header->length);
807 }
808 return 1;
Chris Wright2c992202009-12-02 09:17:13 +0000809
810failed:
Chris Wright2c992202009-12-02 09:17:13 +0000811 return 0;
David Woodhouse86cf8982009-11-09 22:15:15 +0000812}
813
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400814int __init detect_intel_iommu(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700815{
816 int ret;
817
Jiang Liu3a5670e2014-02-19 14:07:33 +0800818 down_write(&dmar_global_lock);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700819 ret = dmar_table_detect();
David Woodhouse86cf8982009-11-09 22:15:15 +0000820 if (ret)
821 ret = check_zero_address();
Suresh Siddha2ae21012008-07-10 11:16:43 -0700822 {
Linus Torvalds11bd04f2009-12-11 12:18:16 -0800823 if (ret && !no_iommu && !iommu_detected && !dmar_disabled) {
Suresh Siddha2ae21012008-07-10 11:16:43 -0700824 iommu_detected = 1;
Chris Wright5d990b62009-12-04 12:15:21 -0800825 /* Make sure ACS will be enabled */
826 pci_request_acs();
827 }
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700828
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900829#ifdef CONFIG_X86
830 if (ret)
831 x86_init.iommu.iommu_init = intel_iommu_init;
832#endif
Youquan Songcacd4212008-10-16 16:31:57 -0700833 }
Jiang Liub707cb02014-01-06 14:18:26 +0800834 early_acpi_os_unmap_memory((void __iomem *)dmar_tbl, dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700835 dmar_tbl = NULL;
Jiang Liu3a5670e2014-02-19 14:07:33 +0800836 up_write(&dmar_global_lock);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400837
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -0400838 return ret ? 1 : -ENODEV;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700839}
840
841
Donald Dutile6f5cf522012-06-04 17:29:02 -0400842static void unmap_iommu(struct intel_iommu *iommu)
843{
844 iounmap(iommu->reg);
845 release_mem_region(iommu->reg_phys, iommu->reg_size);
846}
847
848/**
849 * map_iommu: map the iommu's registers
850 * @iommu: the iommu to map
851 * @phys_addr: the physical address of the base resgister
Donald Dutilee9071b02012-06-08 17:13:11 -0400852 *
Donald Dutile6f5cf522012-06-04 17:29:02 -0400853 * Memory map the iommu's registers. Start w/ a single page, and
Donald Dutilee9071b02012-06-08 17:13:11 -0400854 * possibly expand if that turns out to be insufficent.
Donald Dutile6f5cf522012-06-04 17:29:02 -0400855 */
856static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
857{
858 int map_size, err=0;
859
860 iommu->reg_phys = phys_addr;
861 iommu->reg_size = VTD_PAGE_SIZE;
862
863 if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
864 pr_err("IOMMU: can't reserve memory\n");
865 err = -EBUSY;
866 goto out;
867 }
868
869 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
870 if (!iommu->reg) {
871 pr_err("IOMMU: can't map the region\n");
872 err = -ENOMEM;
873 goto release;
874 }
875
876 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
877 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
878
879 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
880 err = -EINVAL;
881 warn_invalid_dmar(phys_addr, " returns all ones");
882 goto unmap;
883 }
884
885 /* the registers might be more than one page */
886 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
887 cap_max_fault_reg_offset(iommu->cap));
888 map_size = VTD_PAGE_ALIGN(map_size);
889 if (map_size > iommu->reg_size) {
890 iounmap(iommu->reg);
891 release_mem_region(iommu->reg_phys, iommu->reg_size);
892 iommu->reg_size = map_size;
893 if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
894 iommu->name)) {
895 pr_err("IOMMU: can't reserve memory\n");
896 err = -EBUSY;
897 goto out;
898 }
899 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
900 if (!iommu->reg) {
901 pr_err("IOMMU: can't map the region\n");
902 err = -ENOMEM;
903 goto release;
904 }
905 }
906 err = 0;
907 goto out;
908
909unmap:
910 iounmap(iommu->reg);
911release:
912 release_mem_region(iommu->reg_phys, iommu->reg_size);
913out:
914 return err;
915}
916
Jiang Liu694835d2014-01-06 14:18:16 +0800917static int alloc_iommu(struct dmar_drhd_unit *drhd)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700918{
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700919 struct intel_iommu *iommu;
Takao Indoh3a93c842013-04-23 17:35:03 +0900920 u32 ver, sts;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700921 static int iommu_allocated = 0;
Joerg Roedel43f73922009-01-03 23:56:27 +0100922 int agaw = 0;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700923 int msagaw = 0;
Donald Dutile6f5cf522012-06-04 17:29:02 -0400924 int err;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700925
David Woodhouse6ecbf012009-12-02 09:20:27 +0000926 if (!drhd->reg_base_addr) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100927 warn_invalid_dmar(0, "");
David Woodhouse6ecbf012009-12-02 09:20:27 +0000928 return -EINVAL;
929 }
930
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700931 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
932 if (!iommu)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700933 return -ENOMEM;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700934
935 iommu->seq_id = iommu_allocated++;
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700936 sprintf (iommu->name, "dmar%d", iommu->seq_id);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700937
Donald Dutile6f5cf522012-06-04 17:29:02 -0400938 err = map_iommu(iommu, drhd->reg_base_addr);
939 if (err) {
940 pr_err("IOMMU: failed to map %s\n", iommu->name);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700941 goto error;
942 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700943
Donald Dutile6f5cf522012-06-04 17:29:02 -0400944 err = -EINVAL;
Weidong Han1b573682008-12-08 15:34:06 +0800945 agaw = iommu_calculate_agaw(iommu);
946 if (agaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -0400947 pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
948 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100949 goto err_unmap;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700950 }
951 msagaw = iommu_calculate_max_sagaw(iommu);
952 if (msagaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -0400953 pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
Weidong Han1b573682008-12-08 15:34:06 +0800954 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100955 goto err_unmap;
Weidong Han1b573682008-12-08 15:34:06 +0800956 }
957 iommu->agaw = agaw;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700958 iommu->msagaw = msagaw;
David Woodhouse67ccac42014-03-09 13:49:45 -0700959 iommu->segment = drhd->segment;
Weidong Han1b573682008-12-08 15:34:06 +0800960
Suresh Siddhaee34b322009-10-02 11:01:21 -0700961 iommu->node = -1;
962
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700963 ver = readl(iommu->reg + DMAR_VER_REG);
Yinghai Lu680a7522010-04-08 19:58:23 +0100964 pr_info("IOMMU %d: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
965 iommu->seq_id,
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700966 (unsigned long long)drhd->reg_base_addr,
967 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
968 (unsigned long long)iommu->cap,
969 (unsigned long long)iommu->ecap);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700970
Takao Indoh3a93c842013-04-23 17:35:03 +0900971 /* Reflect status in gcmd */
972 sts = readl(iommu->reg + DMAR_GSTS_REG);
973 if (sts & DMA_GSTS_IRES)
974 iommu->gcmd |= DMA_GCMD_IRE;
975 if (sts & DMA_GSTS_TES)
976 iommu->gcmd |= DMA_GCMD_TE;
977 if (sts & DMA_GSTS_QIES)
978 iommu->gcmd |= DMA_GCMD_QIE;
979
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200980 raw_spin_lock_init(&iommu->register_lock);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700981
982 drhd->iommu = iommu;
Alex Williamsona5459cf2014-06-12 16:12:31 -0600983
984 if (intel_iommu_enabled)
985 iommu->iommu_dev = iommu_device_create(NULL, iommu,
986 intel_iommu_groups,
987 iommu->name);
988
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700989 return 0;
David Woodhouse08155652009-08-04 09:17:20 +0100990
991 err_unmap:
Donald Dutile6f5cf522012-06-04 17:29:02 -0400992 unmap_iommu(iommu);
David Woodhouse08155652009-08-04 09:17:20 +0100993 error:
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700994 kfree(iommu);
Donald Dutile6f5cf522012-06-04 17:29:02 -0400995 return err;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700996}
997
Jiang Liua868e6b2014-01-06 14:18:20 +0800998static void free_iommu(struct intel_iommu *iommu)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700999{
Alex Williamsona5459cf2014-06-12 16:12:31 -06001000 iommu_device_destroy(iommu->iommu_dev);
1001
Jiang Liua868e6b2014-01-06 14:18:20 +08001002 if (iommu->irq) {
1003 free_irq(iommu->irq, iommu);
1004 irq_set_handler_data(iommu->irq, NULL);
Thomas Gleixnera553b142014-05-07 15:44:11 +00001005 dmar_free_hwirq(iommu->irq);
Jiang Liua868e6b2014-01-06 14:18:20 +08001006 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001007
Jiang Liua84da702014-01-06 14:18:23 +08001008 if (iommu->qi) {
1009 free_page((unsigned long)iommu->qi->desc);
1010 kfree(iommu->qi->desc_status);
1011 kfree(iommu->qi);
1012 }
1013
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001014 if (iommu->reg)
Donald Dutile6f5cf522012-06-04 17:29:02 -04001015 unmap_iommu(iommu);
1016
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001017 kfree(iommu);
1018}
Suresh Siddhafe962e92008-07-10 11:16:42 -07001019
1020/*
1021 * Reclaim all the submitted descriptors which have completed its work.
1022 */
1023static inline void reclaim_free_desc(struct q_inval *qi)
1024{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001025 while (qi->desc_status[qi->free_tail] == QI_DONE ||
1026 qi->desc_status[qi->free_tail] == QI_ABORT) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001027 qi->desc_status[qi->free_tail] = QI_FREE;
1028 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
1029 qi->free_cnt++;
1030 }
1031}
1032
Yu Zhao704126a2009-01-04 16:28:52 +08001033static int qi_check_fault(struct intel_iommu *iommu, int index)
1034{
1035 u32 fault;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001036 int head, tail;
Yu Zhao704126a2009-01-04 16:28:52 +08001037 struct q_inval *qi = iommu->qi;
1038 int wait_index = (index + 1) % QI_LENGTH;
1039
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001040 if (qi->desc_status[wait_index] == QI_ABORT)
1041 return -EAGAIN;
1042
Yu Zhao704126a2009-01-04 16:28:52 +08001043 fault = readl(iommu->reg + DMAR_FSTS_REG);
1044
1045 /*
1046 * If IQE happens, the head points to the descriptor associated
1047 * with the error. No new descriptors are fetched until the IQE
1048 * is cleared.
1049 */
1050 if (fault & DMA_FSTS_IQE) {
1051 head = readl(iommu->reg + DMAR_IQH_REG);
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001052 if ((head >> DMAR_IQ_SHIFT) == index) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001053 pr_err("VT-d detected invalid descriptor: "
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001054 "low=%llx, high=%llx\n",
1055 (unsigned long long)qi->desc[index].low,
1056 (unsigned long long)qi->desc[index].high);
Yu Zhao704126a2009-01-04 16:28:52 +08001057 memcpy(&qi->desc[index], &qi->desc[wait_index],
1058 sizeof(struct qi_desc));
1059 __iommu_flush_cache(iommu, &qi->desc[index],
1060 sizeof(struct qi_desc));
1061 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
1062 return -EINVAL;
1063 }
1064 }
1065
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001066 /*
1067 * If ITE happens, all pending wait_desc commands are aborted.
1068 * No new descriptors are fetched until the ITE is cleared.
1069 */
1070 if (fault & DMA_FSTS_ITE) {
1071 head = readl(iommu->reg + DMAR_IQH_REG);
1072 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1073 head |= 1;
1074 tail = readl(iommu->reg + DMAR_IQT_REG);
1075 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1076
1077 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
1078
1079 do {
1080 if (qi->desc_status[head] == QI_IN_USE)
1081 qi->desc_status[head] = QI_ABORT;
1082 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
1083 } while (head != tail);
1084
1085 if (qi->desc_status[wait_index] == QI_ABORT)
1086 return -EAGAIN;
1087 }
1088
1089 if (fault & DMA_FSTS_ICE)
1090 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
1091
Yu Zhao704126a2009-01-04 16:28:52 +08001092 return 0;
1093}
1094
Suresh Siddhafe962e92008-07-10 11:16:42 -07001095/*
1096 * Submit the queued invalidation descriptor to the remapping
1097 * hardware unit and wait for its completion.
1098 */
Yu Zhao704126a2009-01-04 16:28:52 +08001099int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
Suresh Siddhafe962e92008-07-10 11:16:42 -07001100{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001101 int rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001102 struct q_inval *qi = iommu->qi;
1103 struct qi_desc *hw, wait_desc;
1104 int wait_index, index;
1105 unsigned long flags;
1106
1107 if (!qi)
Yu Zhao704126a2009-01-04 16:28:52 +08001108 return 0;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001109
1110 hw = qi->desc;
1111
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001112restart:
1113 rc = 0;
1114
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001115 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001116 while (qi->free_cnt < 3) {
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001117 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001118 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001119 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001120 }
1121
1122 index = qi->free_head;
1123 wait_index = (index + 1) % QI_LENGTH;
1124
1125 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
1126
1127 hw[index] = *desc;
1128
Yu Zhao704126a2009-01-04 16:28:52 +08001129 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
1130 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001131 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
1132
1133 hw[wait_index] = wait_desc;
1134
1135 __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
1136 __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));
1137
1138 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
1139 qi->free_cnt -= 2;
1140
Suresh Siddhafe962e92008-07-10 11:16:42 -07001141 /*
1142 * update the HW tail register indicating the presence of
1143 * new descriptors.
1144 */
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001145 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001146
1147 while (qi->desc_status[wait_index] != QI_DONE) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -07001148 /*
1149 * We will leave the interrupts disabled, to prevent interrupt
1150 * context to queue another cmd while a cmd is already submitted
1151 * and waiting for completion on this cpu. This is to avoid
1152 * a deadlock where the interrupt context can wait indefinitely
1153 * for free slots in the queue.
1154 */
Yu Zhao704126a2009-01-04 16:28:52 +08001155 rc = qi_check_fault(iommu, index);
1156 if (rc)
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001157 break;
Yu Zhao704126a2009-01-04 16:28:52 +08001158
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001159 raw_spin_unlock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001160 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001161 raw_spin_lock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001162 }
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001163
1164 qi->desc_status[index] = QI_DONE;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001165
1166 reclaim_free_desc(qi);
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001167 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +08001168
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001169 if (rc == -EAGAIN)
1170 goto restart;
1171
Yu Zhao704126a2009-01-04 16:28:52 +08001172 return rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001173}
1174
1175/*
1176 * Flush the global interrupt entry cache.
1177 */
1178void qi_global_iec(struct intel_iommu *iommu)
1179{
1180 struct qi_desc desc;
1181
1182 desc.low = QI_IEC_TYPE;
1183 desc.high = 0;
1184
Yu Zhao704126a2009-01-04 16:28:52 +08001185 /* should never fail */
Suresh Siddhafe962e92008-07-10 11:16:42 -07001186 qi_submit_sync(&desc, iommu);
1187}
1188
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001189void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
1190 u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001191{
Youquan Song3481f212008-10-16 16:31:55 -07001192 struct qi_desc desc;
1193
Youquan Song3481f212008-10-16 16:31:55 -07001194 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
1195 | QI_CC_GRAN(type) | QI_CC_TYPE;
1196 desc.high = 0;
1197
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001198 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001199}
1200
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001201void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
1202 unsigned int size_order, u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001203{
1204 u8 dw = 0, dr = 0;
1205
1206 struct qi_desc desc;
1207 int ih = 0;
1208
Youquan Song3481f212008-10-16 16:31:55 -07001209 if (cap_write_drain(iommu->cap))
1210 dw = 1;
1211
1212 if (cap_read_drain(iommu->cap))
1213 dr = 1;
1214
1215 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
1216 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
1217 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
1218 | QI_IOTLB_AM(size_order);
1219
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001220 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001221}
1222
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001223void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
1224 u64 addr, unsigned mask)
1225{
1226 struct qi_desc desc;
1227
1228 if (mask) {
1229 BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
1230 addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
1231 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
1232 } else
1233 desc.high = QI_DEV_IOTLB_ADDR(addr);
1234
1235 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
1236 qdep = 0;
1237
1238 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
1239 QI_DIOTLB_TYPE;
1240
1241 qi_submit_sync(&desc, iommu);
1242}
1243
Suresh Siddhafe962e92008-07-10 11:16:42 -07001244/*
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001245 * Disable Queued Invalidation interface.
1246 */
1247void dmar_disable_qi(struct intel_iommu *iommu)
1248{
1249 unsigned long flags;
1250 u32 sts;
1251 cycles_t start_time = get_cycles();
1252
1253 if (!ecap_qis(iommu->ecap))
1254 return;
1255
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001256 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001257
1258 sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
1259 if (!(sts & DMA_GSTS_QIES))
1260 goto end;
1261
1262 /*
1263 * Give a chance to HW to complete the pending invalidation requests.
1264 */
1265 while ((readl(iommu->reg + DMAR_IQT_REG) !=
1266 readl(iommu->reg + DMAR_IQH_REG)) &&
1267 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
1268 cpu_relax();
1269
1270 iommu->gcmd &= ~DMA_GCMD_QIE;
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001271 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1272
1273 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
1274 !(sts & DMA_GSTS_QIES), sts);
1275end:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001276 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001277}
1278
1279/*
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001280 * Enable queued invalidation.
1281 */
1282static void __dmar_enable_qi(struct intel_iommu *iommu)
1283{
David Woodhousec416daa2009-05-10 20:30:58 +01001284 u32 sts;
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001285 unsigned long flags;
1286 struct q_inval *qi = iommu->qi;
1287
1288 qi->free_head = qi->free_tail = 0;
1289 qi->free_cnt = QI_LENGTH;
1290
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001291 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001292
1293 /* write zero to the tail reg */
1294 writel(0, iommu->reg + DMAR_IQT_REG);
1295
1296 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
1297
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001298 iommu->gcmd |= DMA_GCMD_QIE;
David Woodhousec416daa2009-05-10 20:30:58 +01001299 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001300
1301 /* Make sure hardware complete it */
1302 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
1303
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001304 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001305}
1306
1307/*
Suresh Siddhafe962e92008-07-10 11:16:42 -07001308 * Enable Queued Invalidation interface. This is a must to support
1309 * interrupt-remapping. Also used by DMA-remapping, which replaces
1310 * register based IOTLB invalidation.
1311 */
1312int dmar_enable_qi(struct intel_iommu *iommu)
1313{
Suresh Siddhafe962e92008-07-10 11:16:42 -07001314 struct q_inval *qi;
Suresh Siddha751cafe2009-10-02 11:01:22 -07001315 struct page *desc_page;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001316
1317 if (!ecap_qis(iommu->ecap))
1318 return -ENOENT;
1319
1320 /*
1321 * queued invalidation is already setup and enabled.
1322 */
1323 if (iommu->qi)
1324 return 0;
1325
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001326 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001327 if (!iommu->qi)
1328 return -ENOMEM;
1329
1330 qi = iommu->qi;
1331
Suresh Siddha751cafe2009-10-02 11:01:22 -07001332
1333 desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
1334 if (!desc_page) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001335 kfree(qi);
Jiang Liub707cb02014-01-06 14:18:26 +08001336 iommu->qi = NULL;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001337 return -ENOMEM;
1338 }
1339
Suresh Siddha751cafe2009-10-02 11:01:22 -07001340 qi->desc = page_address(desc_page);
1341
Hannes Reinecke37a40712013-02-06 09:50:10 +01001342 qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001343 if (!qi->desc_status) {
1344 free_page((unsigned long) qi->desc);
1345 kfree(qi);
Jiang Liub707cb02014-01-06 14:18:26 +08001346 iommu->qi = NULL;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001347 return -ENOMEM;
1348 }
1349
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001350 raw_spin_lock_init(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001351
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001352 __dmar_enable_qi(iommu);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001353
1354 return 0;
1355}
Suresh Siddha0ac24912009-03-16 17:04:54 -07001356
1357/* iommu interrupt handling. Most stuff are MSI-like. */
1358
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001359enum faulttype {
1360 DMA_REMAP,
1361 INTR_REMAP,
1362 UNKNOWN,
1363};
1364
1365static const char *dma_remap_fault_reasons[] =
Suresh Siddha0ac24912009-03-16 17:04:54 -07001366{
1367 "Software",
1368 "Present bit in root entry is clear",
1369 "Present bit in context entry is clear",
1370 "Invalid context entry",
1371 "Access beyond MGAW",
1372 "PTE Write access is not set",
1373 "PTE Read access is not set",
1374 "Next page table ptr is invalid",
1375 "Root table address invalid",
1376 "Context table ptr is invalid",
1377 "non-zero reserved fields in RTP",
1378 "non-zero reserved fields in CTP",
1379 "non-zero reserved fields in PTE",
Li, Zhen-Hua4ecccd92013-03-06 10:43:17 +08001380 "PCE for translation request specifies blocking",
Suresh Siddha0ac24912009-03-16 17:04:54 -07001381};
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001382
Suresh Siddha95a02e92012-03-30 11:47:07 -07001383static const char *irq_remap_fault_reasons[] =
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001384{
1385 "Detected reserved fields in the decoded interrupt-remapped request",
1386 "Interrupt index exceeded the interrupt-remapping table size",
1387 "Present field in the IRTE entry is clear",
1388 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1389 "Detected reserved fields in the IRTE entry",
1390 "Blocked a compatibility format interrupt request",
1391 "Blocked an interrupt request due to source-id verification failure",
1392};
1393
Rashika Kheria21004dc2013-12-18 12:01:46 +05301394static const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001395{
Dan Carpenterfefe1ed2012-05-13 20:09:38 +03001396 if (fault_reason >= 0x20 && (fault_reason - 0x20 <
1397 ARRAY_SIZE(irq_remap_fault_reasons))) {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001398 *fault_type = INTR_REMAP;
Suresh Siddha95a02e92012-03-30 11:47:07 -07001399 return irq_remap_fault_reasons[fault_reason - 0x20];
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001400 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1401 *fault_type = DMA_REMAP;
1402 return dma_remap_fault_reasons[fault_reason];
1403 } else {
1404 *fault_type = UNKNOWN;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001405 return "Unknown";
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001406 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001407}
1408
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001409void dmar_msi_unmask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001410{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001411 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001412 unsigned long flag;
1413
1414 /* unmask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001415 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001416 writel(0, iommu->reg + DMAR_FECTL_REG);
1417 /* Read a reg to force flush the post write */
1418 readl(iommu->reg + DMAR_FECTL_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001419 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001420}
1421
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001422void dmar_msi_mask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001423{
1424 unsigned long flag;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001425 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001426
1427 /* mask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001428 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001429 writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
1430 /* Read a reg to force flush the post write */
1431 readl(iommu->reg + DMAR_FECTL_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001432 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001433}
1434
1435void dmar_msi_write(int irq, struct msi_msg *msg)
1436{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001437 struct intel_iommu *iommu = irq_get_handler_data(irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001438 unsigned long flag;
1439
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001440 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001441 writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
1442 writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
1443 writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001444 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001445}
1446
1447void dmar_msi_read(int irq, struct msi_msg *msg)
1448{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001449 struct intel_iommu *iommu = irq_get_handler_data(irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001450 unsigned long flag;
1451
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001452 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001453 msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
1454 msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
1455 msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001456 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001457}
1458
1459static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1460 u8 fault_reason, u16 source_id, unsigned long long addr)
1461{
1462 const char *reason;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001463 int fault_type;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001464
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001465 reason = dmar_get_fault_reason(fault_reason, &fault_type);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001466
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001467 if (fault_type == INTR_REMAP)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001468 pr_err("INTR-REMAP: Request device [[%02x:%02x.%d] "
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001469 "fault index %llx\n"
1470 "INTR-REMAP:[fault reason %02d] %s\n",
1471 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1472 PCI_FUNC(source_id & 0xFF), addr >> 48,
1473 fault_reason, reason);
1474 else
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001475 pr_err("DMAR:[%s] Request device [%02x:%02x.%d] "
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001476 "fault addr %llx \n"
1477 "DMAR:[fault reason %02d] %s\n",
1478 (type ? "DMA Read" : "DMA Write"),
1479 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1480 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001481 return 0;
1482}
1483
1484#define PRIMARY_FAULT_REG_LEN (16)
Suresh Siddha1531a6a2009-03-16 17:04:57 -07001485irqreturn_t dmar_fault(int irq, void *dev_id)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001486{
1487 struct intel_iommu *iommu = dev_id;
1488 int reg, fault_index;
1489 u32 fault_status;
1490 unsigned long flag;
1491
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001492 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001493 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001494 if (fault_status)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001495 pr_err("DRHD: handling fault status reg %x\n", fault_status);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001496
1497 /* TBD: ignore advanced fault log currently */
1498 if (!(fault_status & DMA_FSTS_PPF))
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001499 goto unlock_exit;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001500
1501 fault_index = dma_fsts_fault_record_index(fault_status);
1502 reg = cap_fault_reg_offset(iommu->cap);
1503 while (1) {
1504 u8 fault_reason;
1505 u16 source_id;
1506 u64 guest_addr;
1507 int type;
1508 u32 data;
1509
1510 /* highest 32 bits */
1511 data = readl(iommu->reg + reg +
1512 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1513 if (!(data & DMA_FRCD_F))
1514 break;
1515
1516 fault_reason = dma_frcd_fault_reason(data);
1517 type = dma_frcd_type(data);
1518
1519 data = readl(iommu->reg + reg +
1520 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1521 source_id = dma_frcd_source_id(data);
1522
1523 guest_addr = dmar_readq(iommu->reg + reg +
1524 fault_index * PRIMARY_FAULT_REG_LEN);
1525 guest_addr = dma_frcd_page_addr(guest_addr);
1526 /* clear the fault */
1527 writel(DMA_FRCD_F, iommu->reg + reg +
1528 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1529
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001530 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001531
1532 dmar_fault_do_one(iommu, type, fault_reason,
1533 source_id, guest_addr);
1534
1535 fault_index++;
Troy Heber8211a7b2009-08-19 15:26:11 -06001536 if (fault_index >= cap_num_fault_regs(iommu->cap))
Suresh Siddha0ac24912009-03-16 17:04:54 -07001537 fault_index = 0;
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001538 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001539 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001540
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001541 writel(DMA_FSTS_PFO | DMA_FSTS_PPF, iommu->reg + DMAR_FSTS_REG);
1542
1543unlock_exit:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001544 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001545 return IRQ_HANDLED;
1546}
1547
1548int dmar_set_interrupt(struct intel_iommu *iommu)
1549{
1550 int irq, ret;
1551
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001552 /*
1553 * Check if the fault interrupt is already initialized.
1554 */
1555 if (iommu->irq)
1556 return 0;
1557
Thomas Gleixnera553b142014-05-07 15:44:11 +00001558 irq = dmar_alloc_hwirq();
Thomas Gleixneraa5125a2014-05-07 15:44:10 +00001559 if (irq <= 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001560 pr_err("IOMMU: no free vectors\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001561 return -EINVAL;
1562 }
1563
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001564 irq_set_handler_data(irq, iommu);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001565 iommu->irq = irq;
1566
1567 ret = arch_setup_dmar_msi(irq);
1568 if (ret) {
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001569 irq_set_handler_data(irq, NULL);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001570 iommu->irq = 0;
Thomas Gleixnera553b142014-05-07 15:44:11 +00001571 dmar_free_hwirq(irq);
Chris Wrightdd726432009-05-13 15:55:52 -07001572 return ret;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001573 }
1574
Thomas Gleixner477694e2011-07-19 16:25:42 +02001575 ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001576 if (ret)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001577 pr_err("IOMMU: can't request irq\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001578 return ret;
1579}
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001580
1581int __init enable_drhd_fault_handling(void)
1582{
1583 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08001584 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001585
1586 /*
1587 * Enable fault control interrupt.
1588 */
Jiang Liu7c919772014-01-06 14:18:18 +08001589 for_each_iommu(iommu, drhd) {
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001590 u32 fault_status;
Jiang Liu7c919772014-01-06 14:18:18 +08001591 int ret = dmar_set_interrupt(iommu);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001592
1593 if (ret) {
Donald Dutilee9071b02012-06-08 17:13:11 -04001594 pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001595 (unsigned long long)drhd->reg_base_addr, ret);
1596 return -1;
1597 }
Suresh Siddha7f99d942010-11-30 22:22:29 -08001598
1599 /*
1600 * Clear any previous faults.
1601 */
1602 dmar_fault(iommu->irq, iommu);
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001603 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1604 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001605 }
1606
1607 return 0;
1608}
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001609
1610/*
1611 * Re-enable Queued Invalidation interface.
1612 */
1613int dmar_reenable_qi(struct intel_iommu *iommu)
1614{
1615 if (!ecap_qis(iommu->ecap))
1616 return -ENOENT;
1617
1618 if (!iommu->qi)
1619 return -ENOENT;
1620
1621 /*
1622 * First disable queued invalidation.
1623 */
1624 dmar_disable_qi(iommu);
1625 /*
1626 * Then enable queued invalidation again. Since there is no pending
1627 * invalidation requests now, it's safe to re-enable queued
1628 * invalidation.
1629 */
1630 __dmar_enable_qi(iommu);
1631
1632 return 0;
1633}
Youquan Song074835f2009-09-09 12:05:39 -04001634
1635/*
1636 * Check interrupt remapping support in DMAR table description.
1637 */
Luck, Tony0b8973a2009-12-16 22:59:29 +00001638int __init dmar_ir_support(void)
Youquan Song074835f2009-09-09 12:05:39 -04001639{
1640 struct acpi_table_dmar *dmar;
1641 dmar = (struct acpi_table_dmar *)dmar_tbl;
Arnaud Patard4f506e02010-03-25 18:02:58 +00001642 if (!dmar)
1643 return 0;
Youquan Song074835f2009-09-09 12:05:39 -04001644 return dmar->flags & 0x1;
1645}
Jiang Liu694835d2014-01-06 14:18:16 +08001646
Jiang Liua868e6b2014-01-06 14:18:20 +08001647static int __init dmar_free_unused_resources(void)
1648{
1649 struct dmar_drhd_unit *dmaru, *dmaru_n;
1650
1651 /* DMAR units are in use */
1652 if (irq_remapping_enabled || intel_iommu_enabled)
1653 return 0;
1654
Jiang Liu2e455282014-02-19 14:07:36 +08001655 if (dmar_dev_scope_status != 1 && !list_empty(&dmar_drhd_units))
1656 bus_unregister_notifier(&pci_bus_type, &dmar_pci_bus_nb);
Jiang Liu59ce0512014-02-19 14:07:35 +08001657
Jiang Liu3a5670e2014-02-19 14:07:33 +08001658 down_write(&dmar_global_lock);
Jiang Liua868e6b2014-01-06 14:18:20 +08001659 list_for_each_entry_safe(dmaru, dmaru_n, &dmar_drhd_units, list) {
1660 list_del(&dmaru->list);
1661 dmar_free_drhd(dmaru);
1662 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08001663 up_write(&dmar_global_lock);
Jiang Liua868e6b2014-01-06 14:18:20 +08001664
1665 return 0;
1666}
1667
1668late_initcall(dmar_free_unused_resources);
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -04001669IOMMU_INIT_POST(detect_intel_iommu);