blob: 56883fc1c7befbce18b27d37e07a2e70bfda9c52 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070021 *
Suresh Siddhae61d98d2008-07-10 11:16:35 -070022 * This file implements early detection/parsing of Remapping Devices
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070023 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
Suresh Siddhae61d98d2008-07-10 11:16:35 -070025 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070027 */
28
29#include <linux/pci.h>
30#include <linux/dmar.h>
Kay, Allen M38717942008-09-09 18:37:29 +030031#include <linux/iova.h>
32#include <linux/intel-iommu.h>
Suresh Siddhafe962e92008-07-10 11:16:42 -070033#include <linux/timer.h>
Suresh Siddha0ac24912009-03-16 17:04:54 -070034#include <linux/irq.h>
35#include <linux/interrupt.h>
Shane Wang69575d32009-09-01 18:25:07 -070036#include <linux/tboot.h>
Len Browneb27cae2009-07-06 23:40:19 -040037#include <linux/dmi.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070038
Len Browna192a952009-07-28 16:45:54 -040039#define PREFIX "DMAR: "
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070040
41/* No locks are needed as DMA remapping hardware unit
42 * list is constructed at boot time and hotplug of
43 * these units are not supported by the architecture.
44 */
45LIST_HEAD(dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070046
47static struct acpi_table_header * __initdata dmar_tbl;
Yinghai Lu8e1568f2009-02-11 01:06:59 -080048static acpi_size dmar_tbl_size;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070049
50static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
51{
52 /*
53 * add INCLUDE_ALL at the tail, so scan the list will find it at
54 * the very end.
55 */
56 if (drhd->include_all)
57 list_add_tail(&drhd->list, &dmar_drhd_units);
58 else
59 list_add(&drhd->list, &dmar_drhd_units);
60}
61
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070062static int __init dmar_parse_one_dev_scope(struct acpi_dmar_device_scope *scope,
63 struct pci_dev **dev, u16 segment)
64{
65 struct pci_bus *bus;
66 struct pci_dev *pdev = NULL;
67 struct acpi_dmar_pci_path *path;
68 int count;
69
70 bus = pci_find_bus(segment, scope->bus);
71 path = (struct acpi_dmar_pci_path *)(scope + 1);
72 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
73 / sizeof(struct acpi_dmar_pci_path);
74
75 while (count) {
76 if (pdev)
77 pci_dev_put(pdev);
78 /*
79 * Some BIOSes list non-exist devices in DMAR table, just
80 * ignore it
81 */
82 if (!bus) {
83 printk(KERN_WARNING
84 PREFIX "Device scope bus [%d] not found\n",
85 scope->bus);
86 break;
87 }
88 pdev = pci_get_slot(bus, PCI_DEVFN(path->dev, path->fn));
89 if (!pdev) {
90 printk(KERN_WARNING PREFIX
91 "Device scope device [%04x:%02x:%02x.%02x] not found\n",
92 segment, bus->number, path->dev, path->fn);
93 break;
94 }
95 path ++;
96 count --;
97 bus = pdev->subordinate;
98 }
99 if (!pdev) {
100 printk(KERN_WARNING PREFIX
101 "Device scope device [%04x:%02x:%02x.%02x] not found\n",
102 segment, scope->bus, path->dev, path->fn);
103 *dev = NULL;
104 return 0;
105 }
106 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && \
107 pdev->subordinate) || (scope->entry_type == \
108 ACPI_DMAR_SCOPE_TYPE_BRIDGE && !pdev->subordinate)) {
109 pci_dev_put(pdev);
110 printk(KERN_WARNING PREFIX
111 "Device scope type does not match for %s\n",
112 pci_name(pdev));
113 return -EINVAL;
114 }
115 *dev = pdev;
116 return 0;
117}
118
119static int __init dmar_parse_dev_scope(void *start, void *end, int *cnt,
120 struct pci_dev ***devices, u16 segment)
121{
122 struct acpi_dmar_device_scope *scope;
123 void * tmp = start;
124 int index;
125 int ret;
126
127 *cnt = 0;
128 while (start < end) {
129 scope = start;
130 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
131 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
132 (*cnt)++;
133 else
134 printk(KERN_WARNING PREFIX
135 "Unsupported device scope\n");
136 start += scope->length;
137 }
138 if (*cnt == 0)
139 return 0;
140
141 *devices = kcalloc(*cnt, sizeof(struct pci_dev *), GFP_KERNEL);
142 if (!*devices)
143 return -ENOMEM;
144
145 start = tmp;
146 index = 0;
147 while (start < end) {
148 scope = start;
149 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
150 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) {
151 ret = dmar_parse_one_dev_scope(scope,
152 &(*devices)[index], segment);
153 if (ret) {
154 kfree(*devices);
155 return ret;
156 }
157 index ++;
158 }
159 start += scope->length;
160 }
161
162 return 0;
163}
164
165/**
166 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
167 * structure which uniquely represent one DMA remapping hardware unit
168 * present in the platform
169 */
170static int __init
171dmar_parse_one_drhd(struct acpi_dmar_header *header)
172{
173 struct acpi_dmar_hardware_unit *drhd;
174 struct dmar_drhd_unit *dmaru;
175 int ret = 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700176
David Woodhousee523b382009-04-10 22:27:48 -0700177 drhd = (struct acpi_dmar_hardware_unit *)header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700178 dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
179 if (!dmaru)
180 return -ENOMEM;
181
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700182 dmaru->hdr = header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700183 dmaru->reg_base_addr = drhd->address;
David Woodhouse276dbf992009-04-04 01:45:37 +0100184 dmaru->segment = drhd->segment;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700185 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
186
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700187 ret = alloc_iommu(dmaru);
188 if (ret) {
189 kfree(dmaru);
190 return ret;
191 }
192 dmar_register_drhd_unit(dmaru);
193 return 0;
194}
195
David Woodhousef82851a2008-10-18 15:43:14 +0100196static int __init dmar_parse_dev(struct dmar_drhd_unit *dmaru)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700197{
198 struct acpi_dmar_hardware_unit *drhd;
David Woodhousef82851a2008-10-18 15:43:14 +0100199 int ret = 0;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700200
201 drhd = (struct acpi_dmar_hardware_unit *) dmaru->hdr;
202
Yu Zhao2e824f72008-12-22 16:54:58 +0800203 if (dmaru->include_all)
204 return 0;
205
206 ret = dmar_parse_dev_scope((void *)(drhd + 1),
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700207 ((void *)drhd) + drhd->header.length,
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700208 &dmaru->devices_cnt, &dmaru->devices,
209 drhd->segment);
Suresh Siddha1c7d1bc2008-09-03 16:58:35 -0700210 if (ret) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700211 list_del(&dmaru->list);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700212 kfree(dmaru);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700213 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700214 return ret;
215}
216
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700217#ifdef CONFIG_DMAR
218LIST_HEAD(dmar_rmrr_units);
219
220static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
221{
222 list_add(&rmrr->list, &dmar_rmrr_units);
223}
224
225
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700226static int __init
227dmar_parse_one_rmrr(struct acpi_dmar_header *header)
228{
229 struct acpi_dmar_reserved_memory *rmrr;
230 struct dmar_rmrr_unit *rmrru;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700231
232 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
233 if (!rmrru)
234 return -ENOMEM;
235
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700236 rmrru->hdr = header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700237 rmrr = (struct acpi_dmar_reserved_memory *)header;
238 rmrru->base_address = rmrr->base_address;
239 rmrru->end_address = rmrr->end_address;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700240
241 dmar_register_rmrr_unit(rmrru);
242 return 0;
243}
244
245static int __init
246rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
247{
248 struct acpi_dmar_reserved_memory *rmrr;
249 int ret;
250
251 rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700252 ret = dmar_parse_dev_scope((void *)(rmrr + 1),
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700253 ((void *)rmrr) + rmrr->header.length,
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700254 &rmrru->devices_cnt, &rmrru->devices, rmrr->segment);
255
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700256 if (ret || (rmrru->devices_cnt == 0)) {
257 list_del(&rmrru->list);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700258 kfree(rmrru);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700259 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700260 return ret;
261}
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800262
263static LIST_HEAD(dmar_atsr_units);
264
265static int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
266{
267 struct acpi_dmar_atsr *atsr;
268 struct dmar_atsr_unit *atsru;
269
270 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
271 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
272 if (!atsru)
273 return -ENOMEM;
274
275 atsru->hdr = hdr;
276 atsru->include_all = atsr->flags & 0x1;
277
278 list_add(&atsru->list, &dmar_atsr_units);
279
280 return 0;
281}
282
283static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
284{
285 int rc;
286 struct acpi_dmar_atsr *atsr;
287
288 if (atsru->include_all)
289 return 0;
290
291 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
292 rc = dmar_parse_dev_scope((void *)(atsr + 1),
293 (void *)atsr + atsr->header.length,
294 &atsru->devices_cnt, &atsru->devices,
295 atsr->segment);
296 if (rc || !atsru->devices_cnt) {
297 list_del(&atsru->list);
298 kfree(atsru);
299 }
300
301 return rc;
302}
303
304int dmar_find_matched_atsr_unit(struct pci_dev *dev)
305{
306 int i;
307 struct pci_bus *bus;
308 struct acpi_dmar_atsr *atsr;
309 struct dmar_atsr_unit *atsru;
310
311 list_for_each_entry(atsru, &dmar_atsr_units, list) {
312 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
313 if (atsr->segment == pci_domain_nr(dev->bus))
314 goto found;
315 }
316
317 return 0;
318
319found:
320 for (bus = dev->bus; bus; bus = bus->parent) {
321 struct pci_dev *bridge = bus->self;
322
323 if (!bridge || !bridge->is_pcie ||
324 bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
325 return 0;
326
327 if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) {
328 for (i = 0; i < atsru->devices_cnt; i++)
329 if (atsru->devices[i] == bridge)
330 return 1;
331 break;
332 }
333 }
334
335 if (atsru->include_all)
336 return 1;
337
338 return 0;
339}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700340#endif
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700341
David Woodhouseaa697072009-10-07 12:18:00 +0100342#ifdef CONFIG_ACPI_NUMA
Suresh Siddhaee34b322009-10-02 11:01:21 -0700343static int __init
344dmar_parse_one_rhsa(struct acpi_dmar_header *header)
345{
346 struct acpi_dmar_rhsa *rhsa;
347 struct dmar_drhd_unit *drhd;
348
349 rhsa = (struct acpi_dmar_rhsa *)header;
David Woodhouseaa697072009-10-07 12:18:00 +0100350 for_each_drhd_unit(drhd) {
Suresh Siddhaee34b322009-10-02 11:01:21 -0700351 if (drhd->reg_base_addr == rhsa->base_address) {
352 int node = acpi_map_pxm_to_node(rhsa->proximity_domain);
353
354 if (!node_online(node))
355 node = -1;
356 drhd->iommu->node = node;
David Woodhouseaa697072009-10-07 12:18:00 +0100357 return 0;
358 }
Suresh Siddhaee34b322009-10-02 11:01:21 -0700359 }
David Woodhouseaa697072009-10-07 12:18:00 +0100360 WARN(1, "Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
361 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
362 drhd->reg_base_addr,
363 dmi_get_system_info(DMI_BIOS_VENDOR),
364 dmi_get_system_info(DMI_BIOS_VERSION),
365 dmi_get_system_info(DMI_PRODUCT_VERSION));
Suresh Siddhaee34b322009-10-02 11:01:21 -0700366
David Woodhouseaa697072009-10-07 12:18:00 +0100367 return 0;
Suresh Siddhaee34b322009-10-02 11:01:21 -0700368}
David Woodhouseaa697072009-10-07 12:18:00 +0100369#endif
Suresh Siddhaee34b322009-10-02 11:01:21 -0700370
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700371static void __init
372dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
373{
374 struct acpi_dmar_hardware_unit *drhd;
375 struct acpi_dmar_reserved_memory *rmrr;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800376 struct acpi_dmar_atsr *atsr;
Roland Dreier17b60972009-09-24 12:14:00 -0700377 struct acpi_dmar_rhsa *rhsa;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700378
379 switch (header->type) {
380 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800381 drhd = container_of(header, struct acpi_dmar_hardware_unit,
382 header);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700383 printk (KERN_INFO PREFIX
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800384 "DRHD base: %#016Lx flags: %#x\n",
385 (unsigned long long)drhd->address, drhd->flags);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700386 break;
387 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800388 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
389 header);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700390 printk (KERN_INFO PREFIX
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800391 "RMRR base: %#016Lx end: %#016Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700392 (unsigned long long)rmrr->base_address,
393 (unsigned long long)rmrr->end_address);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700394 break;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800395 case ACPI_DMAR_TYPE_ATSR:
396 atsr = container_of(header, struct acpi_dmar_atsr, header);
397 printk(KERN_INFO PREFIX "ATSR flags: %#x\n", atsr->flags);
398 break;
Roland Dreier17b60972009-09-24 12:14:00 -0700399 case ACPI_DMAR_HARDWARE_AFFINITY:
400 rhsa = container_of(header, struct acpi_dmar_rhsa, header);
401 printk(KERN_INFO PREFIX "RHSA base: %#016Lx proximity domain: %#x\n",
402 (unsigned long long)rhsa->base_address,
403 rhsa->proximity_domain);
404 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700405 }
406}
407
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700408/**
409 * dmar_table_detect - checks to see if the platform supports DMAR devices
410 */
411static int __init dmar_table_detect(void)
412{
413 acpi_status status = AE_OK;
414
415 /* if we could find DMAR table, then there are DMAR devices */
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800416 status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
417 (struct acpi_table_header **)&dmar_tbl,
418 &dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700419
420 if (ACPI_SUCCESS(status) && !dmar_tbl) {
421 printk (KERN_WARNING PREFIX "Unable to map DMAR\n");
422 status = AE_NOT_FOUND;
423 }
424
425 return (ACPI_SUCCESS(status) ? 1 : 0);
426}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700427
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700428/**
429 * parse_dmar_table - parses the DMA reporting table
430 */
431static int __init
432parse_dmar_table(void)
433{
434 struct acpi_table_dmar *dmar;
435 struct acpi_dmar_header *entry_header;
436 int ret = 0;
437
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700438 /*
439 * Do it again, earlier dmar_tbl mapping could be mapped with
440 * fixed map.
441 */
442 dmar_table_detect();
443
Joseph Cihulaa59b50e2009-06-30 19:31:10 -0700444 /*
445 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
446 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
447 */
448 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
449
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700450 dmar = (struct acpi_table_dmar *)dmar_tbl;
451 if (!dmar)
452 return -ENODEV;
453
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700454 if (dmar->width < PAGE_SHIFT - 1) {
Fenghua Yu093f87d2007-11-21 15:07:14 -0800455 printk(KERN_WARNING PREFIX "Invalid DMAR haw\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700456 return -EINVAL;
457 }
458
459 printk (KERN_INFO PREFIX "Host address width %d\n",
460 dmar->width + 1);
461
462 entry_header = (struct acpi_dmar_header *)(dmar + 1);
463 while (((unsigned long)entry_header) <
464 (((unsigned long)dmar) + dmar_tbl->length)) {
Tony Battersby084eb962009-02-11 13:24:19 -0800465 /* Avoid looping forever on bad ACPI tables */
466 if (entry_header->length == 0) {
467 printk(KERN_WARNING PREFIX
468 "Invalid 0-length structure\n");
469 ret = -EINVAL;
470 break;
471 }
472
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700473 dmar_table_print_dmar_entry(entry_header);
474
475 switch (entry_header->type) {
476 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
477 ret = dmar_parse_one_drhd(entry_header);
478 break;
479 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700480#ifdef CONFIG_DMAR
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700481 ret = dmar_parse_one_rmrr(entry_header);
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700482#endif
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700483 break;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800484 case ACPI_DMAR_TYPE_ATSR:
485#ifdef CONFIG_DMAR
486 ret = dmar_parse_one_atsr(entry_header);
487#endif
488 break;
Roland Dreier17b60972009-09-24 12:14:00 -0700489 case ACPI_DMAR_HARDWARE_AFFINITY:
David Woodhouseaa697072009-10-07 12:18:00 +0100490#ifdef CONFIG_ACPI_NUMA
Suresh Siddhaee34b322009-10-02 11:01:21 -0700491 ret = dmar_parse_one_rhsa(entry_header);
David Woodhouseaa697072009-10-07 12:18:00 +0100492#endif
Roland Dreier17b60972009-09-24 12:14:00 -0700493 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700494 default:
495 printk(KERN_WARNING PREFIX
Roland Dreier4de75cf2009-09-24 01:01:29 +0100496 "Unknown DMAR structure type %d\n",
497 entry_header->type);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700498 ret = 0; /* for forward compatibility */
499 break;
500 }
501 if (ret)
502 break;
503
504 entry_header = ((void *)entry_header + entry_header->length);
505 }
506 return ret;
507}
508
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700509int dmar_pci_device_match(struct pci_dev *devices[], int cnt,
510 struct pci_dev *dev)
511{
512 int index;
513
514 while (dev) {
515 for (index = 0; index < cnt; index++)
516 if (dev == devices[index])
517 return 1;
518
519 /* Check our parent */
520 dev = dev->bus->self;
521 }
522
523 return 0;
524}
525
526struct dmar_drhd_unit *
527dmar_find_matched_drhd_unit(struct pci_dev *dev)
528{
Yu Zhao2e824f72008-12-22 16:54:58 +0800529 struct dmar_drhd_unit *dmaru = NULL;
530 struct acpi_dmar_hardware_unit *drhd;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700531
Yu Zhao2e824f72008-12-22 16:54:58 +0800532 list_for_each_entry(dmaru, &dmar_drhd_units, list) {
533 drhd = container_of(dmaru->hdr,
534 struct acpi_dmar_hardware_unit,
535 header);
536
537 if (dmaru->include_all &&
538 drhd->segment == pci_domain_nr(dev->bus))
539 return dmaru;
540
541 if (dmar_pci_device_match(dmaru->devices,
542 dmaru->devices_cnt, dev))
543 return dmaru;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700544 }
545
546 return NULL;
547}
548
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700549int __init dmar_dev_scope_init(void)
550{
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700551 struct dmar_drhd_unit *drhd, *drhd_n;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700552 int ret = -ENODEV;
553
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700554 list_for_each_entry_safe(drhd, drhd_n, &dmar_drhd_units, list) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700555 ret = dmar_parse_dev(drhd);
556 if (ret)
557 return ret;
558 }
559
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700560#ifdef CONFIG_DMAR
561 {
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700562 struct dmar_rmrr_unit *rmrr, *rmrr_n;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800563 struct dmar_atsr_unit *atsr, *atsr_n;
564
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700565 list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700566 ret = rmrr_parse_dev(rmrr);
567 if (ret)
568 return ret;
569 }
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800570
571 list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
572 ret = atsr_parse_dev(atsr);
573 if (ret)
574 return ret;
575 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700576 }
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700577#endif
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700578
579 return ret;
580}
581
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700582
583int __init dmar_table_init(void)
584{
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700585 static int dmar_table_initialized;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800586 int ret;
587
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700588 if (dmar_table_initialized)
589 return 0;
590
591 dmar_table_initialized = 1;
592
Fenghua Yu093f87d2007-11-21 15:07:14 -0800593 ret = parse_dmar_table();
594 if (ret) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700595 if (ret != -ENODEV)
596 printk(KERN_INFO PREFIX "parse DMAR table failure.\n");
Fenghua Yu093f87d2007-11-21 15:07:14 -0800597 return ret;
598 }
599
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700600 if (list_empty(&dmar_drhd_units)) {
601 printk(KERN_INFO PREFIX "No DMAR devices found\n");
602 return -ENODEV;
603 }
Fenghua Yu093f87d2007-11-21 15:07:14 -0800604
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700605#ifdef CONFIG_DMAR
Suresh Siddha2d6b5f82008-07-10 11:16:39 -0700606 if (list_empty(&dmar_rmrr_units))
Fenghua Yu093f87d2007-11-21 15:07:14 -0800607 printk(KERN_INFO PREFIX "No RMRR found\n");
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800608
609 if (list_empty(&dmar_atsr_units))
610 printk(KERN_INFO PREFIX "No ATSR found\n");
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700611#endif
Fenghua Yu093f87d2007-11-21 15:07:14 -0800612
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700613 return 0;
614}
615
David Woodhouse86cf8982009-11-09 22:15:15 +0000616int __init check_zero_address(void)
617{
618 struct acpi_table_dmar *dmar;
619 struct acpi_dmar_header *entry_header;
620 struct acpi_dmar_hardware_unit *drhd;
621
622 dmar = (struct acpi_table_dmar *)dmar_tbl;
623 entry_header = (struct acpi_dmar_header *)(dmar + 1);
624
625 while (((unsigned long)entry_header) <
626 (((unsigned long)dmar) + dmar_tbl->length)) {
627 /* Avoid looping forever on bad ACPI tables */
628 if (entry_header->length == 0) {
629 printk(KERN_WARNING PREFIX
630 "Invalid 0-length structure\n");
631 return 0;
632 }
633
634 if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) {
Chris Wright2c992202009-12-02 09:17:13 +0000635 void __iomem *addr;
636 u64 cap, ecap;
637
David Woodhouse86cf8982009-11-09 22:15:15 +0000638 drhd = (void *)entry_header;
639 if (!drhd->address) {
640 /* Promote an attitude of violence to a BIOS engineer today */
641 WARN(1, "Your BIOS is broken; DMAR reported at address zero!\n"
642 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
643 dmi_get_system_info(DMI_BIOS_VENDOR),
644 dmi_get_system_info(DMI_BIOS_VERSION),
645 dmi_get_system_info(DMI_PRODUCT_VERSION));
Chris Wright2c992202009-12-02 09:17:13 +0000646 goto failed;
David Woodhouse86cf8982009-11-09 22:15:15 +0000647 }
Chris Wright2c992202009-12-02 09:17:13 +0000648
649 addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
650 if (!addr ) {
651 printk("IOMMU: can't validate: %llx\n", drhd->address);
652 goto failed;
653 }
654 cap = dmar_readq(addr + DMAR_CAP_REG);
655 ecap = dmar_readq(addr + DMAR_ECAP_REG);
656 early_iounmap(addr, VTD_PAGE_SIZE);
657 if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
658 /* Promote an attitude of violence to a BIOS engineer today */
659 WARN(1, "Your BIOS is broken; DMAR reported at address %llx returns all ones!\n"
660 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
661 drhd->address,
662 dmi_get_system_info(DMI_BIOS_VENDOR),
663 dmi_get_system_info(DMI_BIOS_VERSION),
664 dmi_get_system_info(DMI_PRODUCT_VERSION));
665 goto failed;
666 }
David Woodhouse86cf8982009-11-09 22:15:15 +0000667 }
668
669 entry_header = ((void *)entry_header + entry_header->length);
670 }
671 return 1;
Chris Wright2c992202009-12-02 09:17:13 +0000672
673failed:
674#ifdef CONFIG_DMAR
675 dmar_disabled = 1;
676#endif
677 return 0;
David Woodhouse86cf8982009-11-09 22:15:15 +0000678}
679
Suresh Siddha2ae21012008-07-10 11:16:43 -0700680void __init detect_intel_iommu(void)
681{
682 int ret;
683
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700684 ret = dmar_table_detect();
David Woodhouse86cf8982009-11-09 22:15:15 +0000685 if (ret)
686 ret = check_zero_address();
Suresh Siddha2ae21012008-07-10 11:16:43 -0700687 {
Youquan Songcacd4212008-10-16 16:31:57 -0700688#ifdef CONFIG_INTR_REMAP
Suresh Siddha1cb11582008-07-10 11:16:51 -0700689 struct acpi_table_dmar *dmar;
690 /*
691 * for now we will disable dma-remapping when interrupt
692 * remapping is enabled.
693 * When support for queued invalidation for IOTLB invalidation
694 * is added, we will not need this any more.
695 */
696 dmar = (struct acpi_table_dmar *) dmar_tbl;
Youquan Songcacd4212008-10-16 16:31:57 -0700697 if (ret && cpu_has_x2apic && dmar->flags & 0x1)
Suresh Siddha1cb11582008-07-10 11:16:51 -0700698 printk(KERN_INFO
699 "Queued invalidation will be enabled to support "
700 "x2apic and Intr-remapping.\n");
Youquan Songcacd4212008-10-16 16:31:57 -0700701#endif
Youquan Songcacd4212008-10-16 16:31:57 -0700702#ifdef CONFIG_DMAR
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +0900703 if (ret && !no_iommu && !iommu_detected && !dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700704 iommu_detected = 1;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700705#endif
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900706#ifdef CONFIG_X86
707 if (ret)
708 x86_init.iommu.iommu_init = intel_iommu_init;
709#endif
Youquan Songcacd4212008-10-16 16:31:57 -0700710 }
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800711 early_acpi_os_unmap_memory(dmar_tbl, dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700712 dmar_tbl = NULL;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700713}
714
715
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700716int alloc_iommu(struct dmar_drhd_unit *drhd)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700717{
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700718 struct intel_iommu *iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700719 int map_size;
720 u32 ver;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700721 static int iommu_allocated = 0;
Joerg Roedel43f73922009-01-03 23:56:27 +0100722 int agaw = 0;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700723 int msagaw = 0;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700724
725 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
726 if (!iommu)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700727 return -ENOMEM;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700728
729 iommu->seq_id = iommu_allocated++;
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700730 sprintf (iommu->name, "dmar%d", iommu->seq_id);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700731
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700732 iommu->reg = ioremap(drhd->reg_base_addr, VTD_PAGE_SIZE);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700733 if (!iommu->reg) {
734 printk(KERN_ERR "IOMMU: can't map the region\n");
735 goto error;
736 }
737 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
738 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
739
David Woodhouse08155652009-08-04 09:17:20 +0100740 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
741 /* Promote an attitude of violence to a BIOS engineer today */
742 WARN(1, "Your BIOS is broken; DMAR reported at address %llx returns all ones!\n"
743 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
744 drhd->reg_base_addr,
745 dmi_get_system_info(DMI_BIOS_VENDOR),
746 dmi_get_system_info(DMI_BIOS_VERSION),
747 dmi_get_system_info(DMI_PRODUCT_VERSION));
748 goto err_unmap;
749 }
750
Joerg Roedel43f73922009-01-03 23:56:27 +0100751#ifdef CONFIG_DMAR
Weidong Han1b573682008-12-08 15:34:06 +0800752 agaw = iommu_calculate_agaw(iommu);
753 if (agaw < 0) {
754 printk(KERN_ERR
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700755 "Cannot get a valid agaw for iommu (seq_id = %d)\n",
756 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100757 goto err_unmap;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700758 }
759 msagaw = iommu_calculate_max_sagaw(iommu);
760 if (msagaw < 0) {
761 printk(KERN_ERR
762 "Cannot get a valid max agaw for iommu (seq_id = %d)\n",
Weidong Han1b573682008-12-08 15:34:06 +0800763 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100764 goto err_unmap;
Weidong Han1b573682008-12-08 15:34:06 +0800765 }
Joerg Roedel43f73922009-01-03 23:56:27 +0100766#endif
Weidong Han1b573682008-12-08 15:34:06 +0800767 iommu->agaw = agaw;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700768 iommu->msagaw = msagaw;
Weidong Han1b573682008-12-08 15:34:06 +0800769
Suresh Siddhaee34b322009-10-02 11:01:21 -0700770 iommu->node = -1;
771
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700772 /* the registers might be more than one page */
773 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
774 cap_max_fault_reg_offset(iommu->cap));
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700775 map_size = VTD_PAGE_ALIGN(map_size);
776 if (map_size > VTD_PAGE_SIZE) {
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700777 iounmap(iommu->reg);
778 iommu->reg = ioremap(drhd->reg_base_addr, map_size);
779 if (!iommu->reg) {
780 printk(KERN_ERR "IOMMU: can't map the region\n");
781 goto error;
782 }
783 }
784
785 ver = readl(iommu->reg + DMAR_VER_REG);
David Woodhouse08155652009-08-04 09:17:20 +0100786 pr_info("IOMMU %llx: ver %d:%d cap %llx ecap %llx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700787 (unsigned long long)drhd->reg_base_addr,
788 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
789 (unsigned long long)iommu->cap,
790 (unsigned long long)iommu->ecap);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700791
792 spin_lock_init(&iommu->register_lock);
793
794 drhd->iommu = iommu;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700795 return 0;
David Woodhouse08155652009-08-04 09:17:20 +0100796
797 err_unmap:
798 iounmap(iommu->reg);
799 error:
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700800 kfree(iommu);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700801 return -1;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700802}
803
804void free_iommu(struct intel_iommu *iommu)
805{
806 if (!iommu)
807 return;
808
809#ifdef CONFIG_DMAR
810 free_dmar_iommu(iommu);
811#endif
812
813 if (iommu->reg)
814 iounmap(iommu->reg);
815 kfree(iommu);
816}
Suresh Siddhafe962e92008-07-10 11:16:42 -0700817
818/*
819 * Reclaim all the submitted descriptors which have completed its work.
820 */
821static inline void reclaim_free_desc(struct q_inval *qi)
822{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800823 while (qi->desc_status[qi->free_tail] == QI_DONE ||
824 qi->desc_status[qi->free_tail] == QI_ABORT) {
Suresh Siddhafe962e92008-07-10 11:16:42 -0700825 qi->desc_status[qi->free_tail] = QI_FREE;
826 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
827 qi->free_cnt++;
828 }
829}
830
Yu Zhao704126a2009-01-04 16:28:52 +0800831static int qi_check_fault(struct intel_iommu *iommu, int index)
832{
833 u32 fault;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800834 int head, tail;
Yu Zhao704126a2009-01-04 16:28:52 +0800835 struct q_inval *qi = iommu->qi;
836 int wait_index = (index + 1) % QI_LENGTH;
837
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800838 if (qi->desc_status[wait_index] == QI_ABORT)
839 return -EAGAIN;
840
Yu Zhao704126a2009-01-04 16:28:52 +0800841 fault = readl(iommu->reg + DMAR_FSTS_REG);
842
843 /*
844 * If IQE happens, the head points to the descriptor associated
845 * with the error. No new descriptors are fetched until the IQE
846 * is cleared.
847 */
848 if (fault & DMA_FSTS_IQE) {
849 head = readl(iommu->reg + DMAR_IQH_REG);
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800850 if ((head >> DMAR_IQ_SHIFT) == index) {
851 printk(KERN_ERR "VT-d detected invalid descriptor: "
852 "low=%llx, high=%llx\n",
853 (unsigned long long)qi->desc[index].low,
854 (unsigned long long)qi->desc[index].high);
Yu Zhao704126a2009-01-04 16:28:52 +0800855 memcpy(&qi->desc[index], &qi->desc[wait_index],
856 sizeof(struct qi_desc));
857 __iommu_flush_cache(iommu, &qi->desc[index],
858 sizeof(struct qi_desc));
859 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
860 return -EINVAL;
861 }
862 }
863
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800864 /*
865 * If ITE happens, all pending wait_desc commands are aborted.
866 * No new descriptors are fetched until the ITE is cleared.
867 */
868 if (fault & DMA_FSTS_ITE) {
869 head = readl(iommu->reg + DMAR_IQH_REG);
870 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
871 head |= 1;
872 tail = readl(iommu->reg + DMAR_IQT_REG);
873 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
874
875 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
876
877 do {
878 if (qi->desc_status[head] == QI_IN_USE)
879 qi->desc_status[head] = QI_ABORT;
880 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
881 } while (head != tail);
882
883 if (qi->desc_status[wait_index] == QI_ABORT)
884 return -EAGAIN;
885 }
886
887 if (fault & DMA_FSTS_ICE)
888 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
889
Yu Zhao704126a2009-01-04 16:28:52 +0800890 return 0;
891}
892
Suresh Siddhafe962e92008-07-10 11:16:42 -0700893/*
894 * Submit the queued invalidation descriptor to the remapping
895 * hardware unit and wait for its completion.
896 */
Yu Zhao704126a2009-01-04 16:28:52 +0800897int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
Suresh Siddhafe962e92008-07-10 11:16:42 -0700898{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800899 int rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700900 struct q_inval *qi = iommu->qi;
901 struct qi_desc *hw, wait_desc;
902 int wait_index, index;
903 unsigned long flags;
904
905 if (!qi)
Yu Zhao704126a2009-01-04 16:28:52 +0800906 return 0;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700907
908 hw = qi->desc;
909
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800910restart:
911 rc = 0;
912
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700913 spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700914 while (qi->free_cnt < 3) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700915 spin_unlock_irqrestore(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700916 cpu_relax();
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700917 spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700918 }
919
920 index = qi->free_head;
921 wait_index = (index + 1) % QI_LENGTH;
922
923 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
924
925 hw[index] = *desc;
926
Yu Zhao704126a2009-01-04 16:28:52 +0800927 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
928 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700929 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
930
931 hw[wait_index] = wait_desc;
932
933 __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
934 __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));
935
936 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
937 qi->free_cnt -= 2;
938
Suresh Siddhafe962e92008-07-10 11:16:42 -0700939 /*
940 * update the HW tail register indicating the presence of
941 * new descriptors.
942 */
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800943 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700944
945 while (qi->desc_status[wait_index] != QI_DONE) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700946 /*
947 * We will leave the interrupts disabled, to prevent interrupt
948 * context to queue another cmd while a cmd is already submitted
949 * and waiting for completion on this cpu. This is to avoid
950 * a deadlock where the interrupt context can wait indefinitely
951 * for free slots in the queue.
952 */
Yu Zhao704126a2009-01-04 16:28:52 +0800953 rc = qi_check_fault(iommu, index);
954 if (rc)
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800955 break;
Yu Zhao704126a2009-01-04 16:28:52 +0800956
Suresh Siddhafe962e92008-07-10 11:16:42 -0700957 spin_unlock(&qi->q_lock);
958 cpu_relax();
959 spin_lock(&qi->q_lock);
960 }
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800961
962 qi->desc_status[index] = QI_DONE;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700963
964 reclaim_free_desc(qi);
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700965 spin_unlock_irqrestore(&qi->q_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +0800966
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800967 if (rc == -EAGAIN)
968 goto restart;
969
Yu Zhao704126a2009-01-04 16:28:52 +0800970 return rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700971}
972
973/*
974 * Flush the global interrupt entry cache.
975 */
976void qi_global_iec(struct intel_iommu *iommu)
977{
978 struct qi_desc desc;
979
980 desc.low = QI_IEC_TYPE;
981 desc.high = 0;
982
Yu Zhao704126a2009-01-04 16:28:52 +0800983 /* should never fail */
Suresh Siddhafe962e92008-07-10 11:16:42 -0700984 qi_submit_sync(&desc, iommu);
985}
986
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100987void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
988 u64 type)
Youquan Song3481f212008-10-16 16:31:55 -0700989{
Youquan Song3481f212008-10-16 16:31:55 -0700990 struct qi_desc desc;
991
Youquan Song3481f212008-10-16 16:31:55 -0700992 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
993 | QI_CC_GRAN(type) | QI_CC_TYPE;
994 desc.high = 0;
995
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100996 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -0700997}
998
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100999void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
1000 unsigned int size_order, u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001001{
1002 u8 dw = 0, dr = 0;
1003
1004 struct qi_desc desc;
1005 int ih = 0;
1006
Youquan Song3481f212008-10-16 16:31:55 -07001007 if (cap_write_drain(iommu->cap))
1008 dw = 1;
1009
1010 if (cap_read_drain(iommu->cap))
1011 dr = 1;
1012
1013 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
1014 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
1015 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
1016 | QI_IOTLB_AM(size_order);
1017
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001018 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001019}
1020
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001021void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
1022 u64 addr, unsigned mask)
1023{
1024 struct qi_desc desc;
1025
1026 if (mask) {
1027 BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
1028 addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
1029 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
1030 } else
1031 desc.high = QI_DEV_IOTLB_ADDR(addr);
1032
1033 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
1034 qdep = 0;
1035
1036 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
1037 QI_DIOTLB_TYPE;
1038
1039 qi_submit_sync(&desc, iommu);
1040}
1041
Suresh Siddhafe962e92008-07-10 11:16:42 -07001042/*
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001043 * Disable Queued Invalidation interface.
1044 */
1045void dmar_disable_qi(struct intel_iommu *iommu)
1046{
1047 unsigned long flags;
1048 u32 sts;
1049 cycles_t start_time = get_cycles();
1050
1051 if (!ecap_qis(iommu->ecap))
1052 return;
1053
1054 spin_lock_irqsave(&iommu->register_lock, flags);
1055
1056 sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
1057 if (!(sts & DMA_GSTS_QIES))
1058 goto end;
1059
1060 /*
1061 * Give a chance to HW to complete the pending invalidation requests.
1062 */
1063 while ((readl(iommu->reg + DMAR_IQT_REG) !=
1064 readl(iommu->reg + DMAR_IQH_REG)) &&
1065 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
1066 cpu_relax();
1067
1068 iommu->gcmd &= ~DMA_GCMD_QIE;
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001069 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1070
1071 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
1072 !(sts & DMA_GSTS_QIES), sts);
1073end:
1074 spin_unlock_irqrestore(&iommu->register_lock, flags);
1075}
1076
1077/*
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001078 * Enable queued invalidation.
1079 */
1080static void __dmar_enable_qi(struct intel_iommu *iommu)
1081{
David Woodhousec416daa2009-05-10 20:30:58 +01001082 u32 sts;
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001083 unsigned long flags;
1084 struct q_inval *qi = iommu->qi;
1085
1086 qi->free_head = qi->free_tail = 0;
1087 qi->free_cnt = QI_LENGTH;
1088
1089 spin_lock_irqsave(&iommu->register_lock, flags);
1090
1091 /* write zero to the tail reg */
1092 writel(0, iommu->reg + DMAR_IQT_REG);
1093
1094 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
1095
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001096 iommu->gcmd |= DMA_GCMD_QIE;
David Woodhousec416daa2009-05-10 20:30:58 +01001097 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001098
1099 /* Make sure hardware complete it */
1100 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
1101
1102 spin_unlock_irqrestore(&iommu->register_lock, flags);
1103}
1104
1105/*
Suresh Siddhafe962e92008-07-10 11:16:42 -07001106 * Enable Queued Invalidation interface. This is a must to support
1107 * interrupt-remapping. Also used by DMA-remapping, which replaces
1108 * register based IOTLB invalidation.
1109 */
1110int dmar_enable_qi(struct intel_iommu *iommu)
1111{
Suresh Siddhafe962e92008-07-10 11:16:42 -07001112 struct q_inval *qi;
Suresh Siddha751cafe2009-10-02 11:01:22 -07001113 struct page *desc_page;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001114
1115 if (!ecap_qis(iommu->ecap))
1116 return -ENOENT;
1117
1118 /*
1119 * queued invalidation is already setup and enabled.
1120 */
1121 if (iommu->qi)
1122 return 0;
1123
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001124 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001125 if (!iommu->qi)
1126 return -ENOMEM;
1127
1128 qi = iommu->qi;
1129
Suresh Siddha751cafe2009-10-02 11:01:22 -07001130
1131 desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
1132 if (!desc_page) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001133 kfree(qi);
1134 iommu->qi = 0;
1135 return -ENOMEM;
1136 }
1137
Suresh Siddha751cafe2009-10-02 11:01:22 -07001138 qi->desc = page_address(desc_page);
1139
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001140 qi->desc_status = kmalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001141 if (!qi->desc_status) {
1142 free_page((unsigned long) qi->desc);
1143 kfree(qi);
1144 iommu->qi = 0;
1145 return -ENOMEM;
1146 }
1147
1148 qi->free_head = qi->free_tail = 0;
1149 qi->free_cnt = QI_LENGTH;
1150
1151 spin_lock_init(&qi->q_lock);
1152
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001153 __dmar_enable_qi(iommu);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001154
1155 return 0;
1156}
Suresh Siddha0ac24912009-03-16 17:04:54 -07001157
1158/* iommu interrupt handling. Most stuff are MSI-like. */
1159
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001160enum faulttype {
1161 DMA_REMAP,
1162 INTR_REMAP,
1163 UNKNOWN,
1164};
1165
1166static const char *dma_remap_fault_reasons[] =
Suresh Siddha0ac24912009-03-16 17:04:54 -07001167{
1168 "Software",
1169 "Present bit in root entry is clear",
1170 "Present bit in context entry is clear",
1171 "Invalid context entry",
1172 "Access beyond MGAW",
1173 "PTE Write access is not set",
1174 "PTE Read access is not set",
1175 "Next page table ptr is invalid",
1176 "Root table address invalid",
1177 "Context table ptr is invalid",
1178 "non-zero reserved fields in RTP",
1179 "non-zero reserved fields in CTP",
1180 "non-zero reserved fields in PTE",
1181};
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001182
1183static const char *intr_remap_fault_reasons[] =
1184{
1185 "Detected reserved fields in the decoded interrupt-remapped request",
1186 "Interrupt index exceeded the interrupt-remapping table size",
1187 "Present field in the IRTE entry is clear",
1188 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1189 "Detected reserved fields in the IRTE entry",
1190 "Blocked a compatibility format interrupt request",
1191 "Blocked an interrupt request due to source-id verification failure",
1192};
1193
Suresh Siddha0ac24912009-03-16 17:04:54 -07001194#define MAX_FAULT_REASON_IDX (ARRAY_SIZE(fault_reason_strings) - 1)
1195
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001196const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001197{
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001198 if (fault_reason >= 0x20 && (fault_reason <= 0x20 +
1199 ARRAY_SIZE(intr_remap_fault_reasons))) {
1200 *fault_type = INTR_REMAP;
1201 return intr_remap_fault_reasons[fault_reason - 0x20];
1202 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1203 *fault_type = DMA_REMAP;
1204 return dma_remap_fault_reasons[fault_reason];
1205 } else {
1206 *fault_type = UNKNOWN;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001207 return "Unknown";
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001208 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001209}
1210
1211void dmar_msi_unmask(unsigned int irq)
1212{
1213 struct intel_iommu *iommu = get_irq_data(irq);
1214 unsigned long flag;
1215
1216 /* unmask it */
1217 spin_lock_irqsave(&iommu->register_lock, flag);
1218 writel(0, iommu->reg + DMAR_FECTL_REG);
1219 /* Read a reg to force flush the post write */
1220 readl(iommu->reg + DMAR_FECTL_REG);
1221 spin_unlock_irqrestore(&iommu->register_lock, flag);
1222}
1223
1224void dmar_msi_mask(unsigned int irq)
1225{
1226 unsigned long flag;
1227 struct intel_iommu *iommu = get_irq_data(irq);
1228
1229 /* mask it */
1230 spin_lock_irqsave(&iommu->register_lock, flag);
1231 writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
1232 /* Read a reg to force flush the post write */
1233 readl(iommu->reg + DMAR_FECTL_REG);
1234 spin_unlock_irqrestore(&iommu->register_lock, flag);
1235}
1236
1237void dmar_msi_write(int irq, struct msi_msg *msg)
1238{
1239 struct intel_iommu *iommu = get_irq_data(irq);
1240 unsigned long flag;
1241
1242 spin_lock_irqsave(&iommu->register_lock, flag);
1243 writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
1244 writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
1245 writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
1246 spin_unlock_irqrestore(&iommu->register_lock, flag);
1247}
1248
1249void dmar_msi_read(int irq, struct msi_msg *msg)
1250{
1251 struct intel_iommu *iommu = get_irq_data(irq);
1252 unsigned long flag;
1253
1254 spin_lock_irqsave(&iommu->register_lock, flag);
1255 msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
1256 msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
1257 msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
1258 spin_unlock_irqrestore(&iommu->register_lock, flag);
1259}
1260
1261static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1262 u8 fault_reason, u16 source_id, unsigned long long addr)
1263{
1264 const char *reason;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001265 int fault_type;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001266
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001267 reason = dmar_get_fault_reason(fault_reason, &fault_type);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001268
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001269 if (fault_type == INTR_REMAP)
1270 printk(KERN_ERR "INTR-REMAP: Request device [[%02x:%02x.%d] "
1271 "fault index %llx\n"
1272 "INTR-REMAP:[fault reason %02d] %s\n",
1273 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1274 PCI_FUNC(source_id & 0xFF), addr >> 48,
1275 fault_reason, reason);
1276 else
1277 printk(KERN_ERR
1278 "DMAR:[%s] Request device [%02x:%02x.%d] "
1279 "fault addr %llx \n"
1280 "DMAR:[fault reason %02d] %s\n",
1281 (type ? "DMA Read" : "DMA Write"),
1282 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1283 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001284 return 0;
1285}
1286
1287#define PRIMARY_FAULT_REG_LEN (16)
Suresh Siddha1531a6a2009-03-16 17:04:57 -07001288irqreturn_t dmar_fault(int irq, void *dev_id)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001289{
1290 struct intel_iommu *iommu = dev_id;
1291 int reg, fault_index;
1292 u32 fault_status;
1293 unsigned long flag;
1294
1295 spin_lock_irqsave(&iommu->register_lock, flag);
1296 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001297 if (fault_status)
1298 printk(KERN_ERR "DRHD: handling fault status reg %x\n",
1299 fault_status);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001300
1301 /* TBD: ignore advanced fault log currently */
1302 if (!(fault_status & DMA_FSTS_PPF))
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001303 goto clear_rest;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001304
1305 fault_index = dma_fsts_fault_record_index(fault_status);
1306 reg = cap_fault_reg_offset(iommu->cap);
1307 while (1) {
1308 u8 fault_reason;
1309 u16 source_id;
1310 u64 guest_addr;
1311 int type;
1312 u32 data;
1313
1314 /* highest 32 bits */
1315 data = readl(iommu->reg + reg +
1316 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1317 if (!(data & DMA_FRCD_F))
1318 break;
1319
1320 fault_reason = dma_frcd_fault_reason(data);
1321 type = dma_frcd_type(data);
1322
1323 data = readl(iommu->reg + reg +
1324 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1325 source_id = dma_frcd_source_id(data);
1326
1327 guest_addr = dmar_readq(iommu->reg + reg +
1328 fault_index * PRIMARY_FAULT_REG_LEN);
1329 guest_addr = dma_frcd_page_addr(guest_addr);
1330 /* clear the fault */
1331 writel(DMA_FRCD_F, iommu->reg + reg +
1332 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1333
1334 spin_unlock_irqrestore(&iommu->register_lock, flag);
1335
1336 dmar_fault_do_one(iommu, type, fault_reason,
1337 source_id, guest_addr);
1338
1339 fault_index++;
Troy Heber8211a7b2009-08-19 15:26:11 -06001340 if (fault_index >= cap_num_fault_regs(iommu->cap))
Suresh Siddha0ac24912009-03-16 17:04:54 -07001341 fault_index = 0;
1342 spin_lock_irqsave(&iommu->register_lock, flag);
1343 }
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001344clear_rest:
1345 /* clear all the other faults */
Suresh Siddha0ac24912009-03-16 17:04:54 -07001346 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001347 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001348
1349 spin_unlock_irqrestore(&iommu->register_lock, flag);
1350 return IRQ_HANDLED;
1351}
1352
1353int dmar_set_interrupt(struct intel_iommu *iommu)
1354{
1355 int irq, ret;
1356
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001357 /*
1358 * Check if the fault interrupt is already initialized.
1359 */
1360 if (iommu->irq)
1361 return 0;
1362
Suresh Siddha0ac24912009-03-16 17:04:54 -07001363 irq = create_irq();
1364 if (!irq) {
1365 printk(KERN_ERR "IOMMU: no free vectors\n");
1366 return -EINVAL;
1367 }
1368
1369 set_irq_data(irq, iommu);
1370 iommu->irq = irq;
1371
1372 ret = arch_setup_dmar_msi(irq);
1373 if (ret) {
1374 set_irq_data(irq, NULL);
1375 iommu->irq = 0;
1376 destroy_irq(irq);
Chris Wrightdd726432009-05-13 15:55:52 -07001377 return ret;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001378 }
1379
Suresh Siddha0ac24912009-03-16 17:04:54 -07001380 ret = request_irq(irq, dmar_fault, 0, iommu->name, iommu);
1381 if (ret)
1382 printk(KERN_ERR "IOMMU: can't request irq\n");
1383 return ret;
1384}
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001385
1386int __init enable_drhd_fault_handling(void)
1387{
1388 struct dmar_drhd_unit *drhd;
1389
1390 /*
1391 * Enable fault control interrupt.
1392 */
1393 for_each_drhd_unit(drhd) {
1394 int ret;
1395 struct intel_iommu *iommu = drhd->iommu;
1396 ret = dmar_set_interrupt(iommu);
1397
1398 if (ret) {
1399 printk(KERN_ERR "DRHD %Lx: failed to enable fault, "
1400 " interrupt, ret %d\n",
1401 (unsigned long long)drhd->reg_base_addr, ret);
1402 return -1;
1403 }
1404 }
1405
1406 return 0;
1407}
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001408
1409/*
1410 * Re-enable Queued Invalidation interface.
1411 */
1412int dmar_reenable_qi(struct intel_iommu *iommu)
1413{
1414 if (!ecap_qis(iommu->ecap))
1415 return -ENOENT;
1416
1417 if (!iommu->qi)
1418 return -ENOENT;
1419
1420 /*
1421 * First disable queued invalidation.
1422 */
1423 dmar_disable_qi(iommu);
1424 /*
1425 * Then enable queued invalidation again. Since there is no pending
1426 * invalidation requests now, it's safe to re-enable queued
1427 * invalidation.
1428 */
1429 __dmar_enable_qi(iommu);
1430
1431 return 0;
1432}
Youquan Song074835f2009-09-09 12:05:39 -04001433
1434/*
1435 * Check interrupt remapping support in DMAR table description.
1436 */
1437int dmar_ir_support(void)
1438{
1439 struct acpi_table_dmar *dmar;
1440 dmar = (struct acpi_table_dmar *)dmar_tbl;
1441 return dmar->flags & 0x1;
1442}