blob: fb6c77db6f3a817283b2e6d525633ca0fd1d3d7f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040048#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010054 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080055 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010056 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
Levente Kurusa67809f82014-02-18 10:22:17 -050063 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090064 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110086static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
87static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500124 [board_ahci_noncq] = {
125 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900132 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530138 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200139 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
140 .flags = AHCI_FLAG_COMMON,
141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Tejun Heo441577e2010-03-29 10:32:39 +0900145 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530146 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900147 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
148 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100149 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530168 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900169 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
170 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300171 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900172 .pio_mask = ATA_PIO4,
173 .udma_mask = ATA_UDMA6,
174 .port_ops = &ahci_ops,
175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800186 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800189 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800190 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900194 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100195 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900197 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800198 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
200
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500201static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400202 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400203 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
204 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
205 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
206 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
207 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900208 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400209 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900213 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800214 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
216 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
217 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
218 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400230 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
231 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800232 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500233 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500235 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
236 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700237 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700238 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500239 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700240 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700241 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500242 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800243 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
244 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
245 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700249 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
250 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
251 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800252 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800253 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700254 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
256 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
257 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700260 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800261 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
264 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700269 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
270 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
271 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
272 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
273 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800277 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
279 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
287 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800293 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
294 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800295 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
296 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
299 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
300 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700303 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800304 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
305 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
307 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400308
Tejun Heoe34bb372007-02-26 20:24:03 +0900309 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
310 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
311 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100312 /* JMicron 362B and 362C have an AHCI function with IDE class code */
313 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
314 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400315
316 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800317 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800318 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
319 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
320 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
321 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
322 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
323 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400324
Shane Huange2dd90b2009-07-29 11:34:49 +0800325 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800326 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800327 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800328 /* AMD is using RAID class only for ahci controllers */
329 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
330 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
331
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400332 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400333 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900334 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400335
336 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900337 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
338 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
339 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
340 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
341 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
342 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
343 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
344 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900345 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
350 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
351 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
352 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
353 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
357 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
373 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
378 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
379 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
380 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
381 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
390 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
391 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
392 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
397 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
402 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
403 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
404 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
405 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
409 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
413 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
414 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
415 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
416 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
417 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
420 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400421
Jeff Garzik95916ed2006-07-29 04:10:14 -0400422 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900423 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
424 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
425 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400426
Alessandro Rubini318893e2012-01-06 13:33:39 +0100427 /* ST Microelectronics */
428 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
429
Jeff Garzikcd70c262007-07-08 02:29:42 -0400430 /* Marvell */
431 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100432 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600433 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500434 .class = PCI_CLASS_STORAGE_SATA_AHCI,
435 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200436 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600437 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100438 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100439 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
440 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
441 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600442 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500443 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900444 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
445 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600446 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100447 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200448 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
449 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600450 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100451 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100452 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
453 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400454
Mark Nelsonc77a0362008-10-23 14:08:16 +1100455 /* Promise */
456 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
457
Keng-Yu Linc9703762011-11-09 01:47:36 -0500458 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100459 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
460 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
461 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
462 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500463
Levente Kurusa67809f82014-02-18 10:22:17 -0500464 /*
465 * Samsung SSDs found on some macbooks. NCQ times out.
466 * https://bugzilla.kernel.org/show_bug.cgi?id=60731
467 */
468 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_noncq },
469
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800470 /* Enmotus */
471 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
472
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500473 /* Generic, PCI class code for AHCI */
474 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500475 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 { } /* terminate list */
478};
479
480
481static struct pci_driver ahci_pci_driver = {
482 .name = DRV_NAME,
483 .id_table = ahci_pci_tbl,
484 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900485 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900486#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900487 .suspend = ahci_pci_device_suspend,
488 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900489#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490};
491
Alan Cox5b66c822008-09-03 14:48:34 +0100492#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
493static int marvell_enable;
494#else
495static int marvell_enable = 1;
496#endif
497module_param(marvell_enable, int, 0644);
498MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
499
500
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300501static void ahci_pci_save_initial_config(struct pci_dev *pdev,
502 struct ahci_host_priv *hpriv)
503{
504 unsigned int force_port_map = 0;
505 unsigned int mask_port_map = 0;
506
507 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
508 dev_info(&pdev->dev, "JMB361 has only one port\n");
509 force_port_map = 1;
510 }
511
512 /*
513 * Temporary Marvell 6145 hack: PATA port presence
514 * is asserted through the standard AHCI port
515 * presence register, as bit 4 (counting from 0)
516 */
517 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
518 if (pdev->device == 0x6121)
519 mask_port_map = 0x3;
520 else
521 mask_port_map = 0xf;
522 dev_info(&pdev->dev,
523 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
524 }
525
Anton Vorontsov1d513352010-03-03 20:17:37 +0300526 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
527 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300528}
529
Anton Vorontsov33030402010-03-03 20:17:39 +0300530static int ahci_pci_reset_controller(struct ata_host *host)
531{
532 struct pci_dev *pdev = to_pci_dev(host->dev);
533
534 ahci_reset_controller(host);
535
Tejun Heod91542c2006-07-26 15:59:26 +0900536 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300537 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900538 u16 tmp16;
539
540 /* configure PCS */
541 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900542 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
543 tmp16 |= hpriv->port_map;
544 pci_write_config_word(pdev, 0x92, tmp16);
545 }
Tejun Heod91542c2006-07-26 15:59:26 +0900546 }
547
548 return 0;
549}
550
Anton Vorontsov781d6552010-03-03 20:17:42 +0300551static void ahci_pci_init_controller(struct ata_host *host)
552{
553 struct ahci_host_priv *hpriv = host->private_data;
554 struct pci_dev *pdev = to_pci_dev(host->dev);
555 void __iomem *port_mmio;
556 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100557 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900558
Tejun Heo417a1a62007-09-23 13:19:55 +0900559 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100560 if (pdev->device == 0x6121)
561 mv = 2;
562 else
563 mv = 4;
564 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400565
566 writel(0, port_mmio + PORT_IRQ_MASK);
567
568 /* clear port IRQ */
569 tmp = readl(port_mmio + PORT_IRQ_STAT);
570 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
571 if (tmp)
572 writel(tmp, port_mmio + PORT_IRQ_STAT);
573 }
574
Anton Vorontsov781d6552010-03-03 20:17:42 +0300575 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900576}
577
Tejun Heocc0680a2007-08-06 18:36:23 +0900578static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900579 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900580{
Tejun Heocc0680a2007-08-06 18:36:23 +0900581 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100582 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900583 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900584 int rc;
585
586 DPRINTK("ENTER\n");
587
Tejun Heo4447d352007-04-17 23:44:08 +0900588 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900589
Tejun Heocc0680a2007-08-06 18:36:23 +0900590 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900591 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900592
Hans de Goede039ece32014-02-22 16:53:30 +0100593 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900594
595 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
596
597 /* vt8251 doesn't clear BSY on signature FIS reception,
598 * request follow-up softreset.
599 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900600 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900601}
602
Tejun Heoedc93052007-10-25 14:59:16 +0900603static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
604 unsigned long deadline)
605{
606 struct ata_port *ap = link->ap;
607 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100608 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900609 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
610 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900611 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900612 int rc;
613
614 ahci_stop_engine(ap);
615
616 /* clear D2H reception area to properly wait for D2H FIS */
617 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400618 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900619 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
620
621 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900622 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900623
Hans de Goede039ece32014-02-22 16:53:30 +0100624 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900625
Tejun Heoedc93052007-10-25 14:59:16 +0900626 /* The pseudo configuration device on SIMG4726 attached to
627 * ASUS P5W-DH Deluxe doesn't send signature FIS after
628 * hardreset if no device is attached to the first downstream
629 * port && the pseudo device locks up on SRST w/ PMP==0. To
630 * work around this, wait for !BSY only briefly. If BSY isn't
631 * cleared, perform CLO and proceed to IDENTIFY (achieved by
632 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
633 *
634 * Wait for two seconds. Devices attached to downstream port
635 * which can't process the following IDENTIFY after this will
636 * have to be reset again. For most cases, this should
637 * suffice while making probing snappish enough.
638 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900639 if (online) {
640 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
641 ahci_check_ready);
642 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800643 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900644 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900645 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900646}
647
Tejun Heo438ac6d2007-03-02 17:31:26 +0900648#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900649static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
650{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900651 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900652 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300653 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900654 u32 ctl;
655
Tejun Heo9b10ae82009-05-30 20:50:12 +0900656 if (mesg.event & PM_EVENT_SUSPEND &&
657 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700658 dev_err(&pdev->dev,
659 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900660 return -EIO;
661 }
662
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100663 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900664 /* AHCI spec rev1.1 section 8.3.3:
665 * Software must disable interrupts prior to requesting a
666 * transition of the HBA to D3 state.
667 */
668 ctl = readl(mmio + HOST_CTL);
669 ctl &= ~HOST_IRQ_EN;
670 writel(ctl, mmio + HOST_CTL);
671 readl(mmio + HOST_CTL); /* flush */
672 }
673
674 return ata_pci_device_suspend(pdev, mesg);
675}
676
677static int ahci_pci_device_resume(struct pci_dev *pdev)
678{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900679 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900680 int rc;
681
Tejun Heo553c4aa2006-12-26 19:39:50 +0900682 rc = ata_pci_device_do_resume(pdev);
683 if (rc)
684 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900685
James Lairdcb856962013-11-19 11:06:38 +1100686 /* Apple BIOS helpfully mangles the registers on resume */
687 if (is_mcp89_apple(pdev))
688 ahci_mcp89_apple_enable(pdev);
689
Tejun Heoc1332872006-07-26 15:59:26 +0900690 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300691 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900692 if (rc)
693 return rc;
694
Anton Vorontsov781d6552010-03-03 20:17:42 +0300695 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900696 }
697
Jeff Garzikcca39742006-08-24 03:19:22 -0400698 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900699
700 return 0;
701}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900702#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900703
Tejun Heo4447d352007-04-17 23:44:08 +0900704static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Alessandro Rubini318893e2012-01-06 13:33:39 +0100708 /*
709 * If the device fixup already set the dma_mask to some non-standard
710 * value, don't extend it here. This happens on STA2X11, for example.
711 */
712 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
713 return 0;
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700716 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
717 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700719 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700721 dev_err(&pdev->dev,
722 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 return rc;
724 }
725 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700727 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700729 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return rc;
731 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700732 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700734 dev_err(&pdev->dev,
735 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 return rc;
737 }
738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return 0;
740}
741
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300742static void ahci_pci_print_info(struct ata_host *host)
743{
744 struct pci_dev *pdev = to_pci_dev(host->dev);
745 u16 cc;
746 const char *scc_s;
747
748 pci_read_config_word(pdev, 0x0a, &cc);
749 if (cc == PCI_CLASS_STORAGE_IDE)
750 scc_s = "IDE";
751 else if (cc == PCI_CLASS_STORAGE_SATA)
752 scc_s = "SATA";
753 else if (cc == PCI_CLASS_STORAGE_RAID)
754 scc_s = "RAID";
755 else
756 scc_s = "unknown";
757
758 ahci_print_info(host, scc_s);
759}
760
Tejun Heoedc93052007-10-25 14:59:16 +0900761/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
762 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
763 * support PMP and the 4726 either directly exports the device
764 * attached to the first downstream port or acts as a hardware storage
765 * controller and emulate a single ATA device (can be RAID 0/1 or some
766 * other configuration).
767 *
768 * When there's no device attached to the first downstream port of the
769 * 4726, "Config Disk" appears, which is a pseudo ATA device to
770 * configure the 4726. However, ATA emulation of the device is very
771 * lame. It doesn't send signature D2H Reg FIS after the initial
772 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
773 *
774 * The following function works around the problem by always using
775 * hardreset on the port and not depending on receiving signature FIS
776 * afterward. If signature FIS isn't received soon, ATA class is
777 * assumed without follow-up softreset.
778 */
779static void ahci_p5wdh_workaround(struct ata_host *host)
780{
781 static struct dmi_system_id sysids[] = {
782 {
783 .ident = "P5W DH Deluxe",
784 .matches = {
785 DMI_MATCH(DMI_SYS_VENDOR,
786 "ASUSTEK COMPUTER INC"),
787 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
788 },
789 },
790 { }
791 };
792 struct pci_dev *pdev = to_pci_dev(host->dev);
793
794 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
795 dmi_check_system(sysids)) {
796 struct ata_port *ap = host->ports[1];
797
Joe Perchesa44fec12011-04-15 15:51:58 -0700798 dev_info(&pdev->dev,
799 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900800
801 ap->ops = &ahci_p5wdh_ops;
802 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
803 }
804}
805
James Lairdcb856962013-11-19 11:06:38 +1100806/*
807 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
808 * booting in BIOS compatibility mode. We restore the registers but not ID.
809 */
810static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
811{
812 u32 val;
813
814 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
815
816 pci_read_config_dword(pdev, 0xf8, &val);
817 val |= 1 << 0x1b;
818 /* the following changes the device ID, but appears not to affect function */
819 /* val = (val & ~0xf0000000) | 0x80000000; */
820 pci_write_config_dword(pdev, 0xf8, val);
821
822 pci_read_config_dword(pdev, 0x54c, &val);
823 val |= 1 << 0xc;
824 pci_write_config_dword(pdev, 0x54c, val);
825
826 pci_read_config_dword(pdev, 0x4a4, &val);
827 val &= 0xff;
828 val |= 0x01060100;
829 pci_write_config_dword(pdev, 0x4a4, val);
830
831 pci_read_config_dword(pdev, 0x54c, &val);
832 val &= ~(1 << 0xc);
833 pci_write_config_dword(pdev, 0x54c, val);
834
835 pci_read_config_dword(pdev, 0xf8, &val);
836 val &= ~(1 << 0x1b);
837 pci_write_config_dword(pdev, 0xf8, val);
838}
839
840static bool is_mcp89_apple(struct pci_dev *pdev)
841{
842 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
843 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
844 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
845 pdev->subsystem_device == 0xcb89;
846}
847
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900848/* only some SB600 ahci controllers can do 64bit DMA */
849static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800850{
851 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900852 /*
853 * The oldest version known to be broken is 0901 and
854 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900855 * Enable 64bit DMA on 1501 and anything newer.
856 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900857 * Please read bko#9412 for more info.
858 */
Shane Huang58a09b32009-05-27 15:04:43 +0800859 {
860 .ident = "ASUS M2A-VM",
861 .matches = {
862 DMI_MATCH(DMI_BOARD_VENDOR,
863 "ASUSTeK Computer INC."),
864 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
865 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900866 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800867 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100868 /*
869 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
870 * support 64bit DMA.
871 *
872 * BIOS versions earlier than 1.5 had the Manufacturer DMI
873 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
874 * This spelling mistake was fixed in BIOS version 1.5, so
875 * 1.5 and later have the Manufacturer as
876 * "MICRO-STAR INTERNATIONAL CO.,LTD".
877 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
878 *
879 * BIOS versions earlier than 1.9 had a Board Product Name
880 * DMI field of "MS-7376". This was changed to be
881 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
882 * match on DMI_BOARD_NAME of "MS-7376".
883 */
884 {
885 .ident = "MSI K9A2 Platinum",
886 .matches = {
887 DMI_MATCH(DMI_BOARD_VENDOR,
888 "MICRO-STAR INTER"),
889 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
890 },
891 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000892 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000893 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
894 * 64bit DMA.
895 *
896 * This board also had the typo mentioned above in the
897 * Manufacturer DMI field (fixed in BIOS version 1.5), so
898 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
899 */
900 {
901 .ident = "MSI K9AGM2",
902 .matches = {
903 DMI_MATCH(DMI_BOARD_VENDOR,
904 "MICRO-STAR INTER"),
905 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
906 },
907 },
908 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000909 * All BIOS versions for the Asus M3A support 64bit DMA.
910 * (all release versions from 0301 to 1206 were tested)
911 */
912 {
913 .ident = "ASUS M3A",
914 .matches = {
915 DMI_MATCH(DMI_BOARD_VENDOR,
916 "ASUSTeK Computer INC."),
917 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
918 },
919 },
Shane Huang58a09b32009-05-27 15:04:43 +0800920 { }
921 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900922 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900923 int year, month, date;
924 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800925
Tejun Heo03d783b2009-08-16 21:04:02 +0900926 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800927 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900928 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800929 return false;
930
Mark Nelsone65cc192009-11-03 20:06:48 +1100931 if (!match->driver_data)
932 goto enable_64bit;
933
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900934 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
935 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800936
Mark Nelsone65cc192009-11-03 20:06:48 +1100937 if (strcmp(buf, match->driver_data) >= 0)
938 goto enable_64bit;
939 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700940 dev_warn(&pdev->dev,
941 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
942 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900943 return false;
944 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100945
946enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700947 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100948 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800949}
950
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100951static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
952{
953 static const struct dmi_system_id broken_systems[] = {
954 {
955 .ident = "HP Compaq nx6310",
956 .matches = {
957 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
958 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
959 },
960 /* PCI slot number of the controller */
961 .driver_data = (void *)0x1FUL,
962 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100963 {
964 .ident = "HP Compaq 6720s",
965 .matches = {
966 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
967 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
968 },
969 /* PCI slot number of the controller */
970 .driver_data = (void *)0x1FUL,
971 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100972
973 { } /* terminate list */
974 };
975 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
976
977 if (dmi) {
978 unsigned long slot = (unsigned long)dmi->driver_data;
979 /* apply the quirk only to on-board controllers */
980 return slot == PCI_SLOT(pdev->devfn);
981 }
982
983 return false;
984}
985
Tejun Heo9b10ae82009-05-30 20:50:12 +0900986static bool ahci_broken_suspend(struct pci_dev *pdev)
987{
988 static const struct dmi_system_id sysids[] = {
989 /*
990 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
991 * to the harddisk doesn't become online after
992 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900993 *
994 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
995 *
996 * Use dates instead of versions to match as HP is
997 * apparently recycling both product and version
998 * strings.
999 *
1000 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001001 */
1002 {
1003 .ident = "dv4",
1004 .matches = {
1005 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1006 DMI_MATCH(DMI_PRODUCT_NAME,
1007 "HP Pavilion dv4 Notebook PC"),
1008 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001009 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001010 },
1011 {
1012 .ident = "dv5",
1013 .matches = {
1014 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1015 DMI_MATCH(DMI_PRODUCT_NAME,
1016 "HP Pavilion dv5 Notebook PC"),
1017 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001018 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001019 },
1020 {
1021 .ident = "dv6",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1024 DMI_MATCH(DMI_PRODUCT_NAME,
1025 "HP Pavilion dv6 Notebook PC"),
1026 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001027 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001028 },
1029 {
1030 .ident = "HDX18",
1031 .matches = {
1032 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1033 DMI_MATCH(DMI_PRODUCT_NAME,
1034 "HP HDX18 Notebook PC"),
1035 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001036 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001037 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001038 /*
1039 * Acer eMachines G725 has the same problem. BIOS
1040 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001041 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001042 * that we don't have much idea about. For now,
1043 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001044 *
1045 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001046 */
1047 {
1048 .ident = "G725",
1049 .matches = {
1050 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1051 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1052 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001053 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001054 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001055 { } /* terminate list */
1056 };
1057 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001058 int year, month, date;
1059 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001060
1061 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1062 return false;
1063
Tejun Heo9deb3432010-03-16 09:50:26 +09001064 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1065 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001066
Tejun Heo9deb3432010-03-16 09:50:26 +09001067 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001068}
1069
Tejun Heo55946392009-08-04 14:30:08 +09001070static bool ahci_broken_online(struct pci_dev *pdev)
1071{
1072#define ENCODE_BUSDEVFN(bus, slot, func) \
1073 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1074 static const struct dmi_system_id sysids[] = {
1075 /*
1076 * There are several gigabyte boards which use
1077 * SIMG5723s configured as hardware RAID. Certain
1078 * 5723 firmware revisions shipped there keep the link
1079 * online but fail to answer properly to SRST or
1080 * IDENTIFY when no device is attached downstream
1081 * causing libata to retry quite a few times leading
1082 * to excessive detection delay.
1083 *
1084 * As these firmwares respond to the second reset try
1085 * with invalid device signature, considering unknown
1086 * sig as offline works around the problem acceptably.
1087 */
1088 {
1089 .ident = "EP45-DQ6",
1090 .matches = {
1091 DMI_MATCH(DMI_BOARD_VENDOR,
1092 "Gigabyte Technology Co., Ltd."),
1093 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1094 },
1095 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1096 },
1097 {
1098 .ident = "EP45-DS5",
1099 .matches = {
1100 DMI_MATCH(DMI_BOARD_VENDOR,
1101 "Gigabyte Technology Co., Ltd."),
1102 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1103 },
1104 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1105 },
1106 { } /* terminate list */
1107 };
1108#undef ENCODE_BUSDEVFN
1109 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1110 unsigned int val;
1111
1112 if (!dmi)
1113 return false;
1114
1115 val = (unsigned long)dmi->driver_data;
1116
1117 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1118}
1119
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001120#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001121static void ahci_gtf_filter_workaround(struct ata_host *host)
1122{
1123 static const struct dmi_system_id sysids[] = {
1124 /*
1125 * Aspire 3810T issues a bunch of SATA enable commands
1126 * via _GTF including an invalid one and one which is
1127 * rejected by the device. Among the successful ones
1128 * is FPDMA non-zero offset enable which when enabled
1129 * only on the drive side leads to NCQ command
1130 * failures. Filter it out.
1131 */
1132 {
1133 .ident = "Aspire 3810T",
1134 .matches = {
1135 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1136 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1137 },
1138 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1139 },
1140 { }
1141 };
1142 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1143 unsigned int filter;
1144 int i;
1145
1146 if (!dmi)
1147 return;
1148
1149 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001150 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1151 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001152
1153 for (i = 0; i < host->n_ports; i++) {
1154 struct ata_port *ap = host->ports[i];
1155 struct ata_link *link;
1156 struct ata_device *dev;
1157
1158 ata_for_each_link(link, ap, EDGE)
1159 ata_for_each_dev(dev, link, ALL)
1160 dev->gtf_filter |= filter;
1161 }
1162}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001163#else
1164static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1165{}
1166#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001167
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001168static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001169 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001170{
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001171 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001172
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001173 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1174 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001175
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001176 nvec = pci_msi_vec_count(pdev);
1177 if (nvec < 0)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001178 goto intx;
1179
1180 /*
1181 * If number of MSIs is less than number of ports then Sharing Last
1182 * Message mode could be enforced. In this case assume that advantage
1183 * of multipe MSIs is negated and use single MSI mode instead.
1184 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001185 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001186 goto single_msi;
1187
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001188 nvec = pci_enable_msi_range(pdev, nvec, nvec);
1189 if (nvec == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001190 goto single_msi;
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001191 else if (nvec < 0)
1192 goto intx;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001193
1194 return nvec;
1195
1196single_msi:
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001197 if (pci_enable_msi(pdev))
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001198 goto intx;
1199 return 1;
1200
1201intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001202 pci_intx(pdev, 1);
1203 return 0;
1204}
1205
1206/**
1207 * ahci_host_activate - start AHCI host, request IRQs and register it
1208 * @host: target ATA host
1209 * @irq: base IRQ number to request
1210 * @n_msis: number of MSIs allocated for this host
1211 * @irq_handler: irq_handler used when requesting IRQs
1212 * @irq_flags: irq_flags used when requesting IRQs
1213 *
1214 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1215 * when multiple MSIs were allocated. That is one MSI per port, starting
1216 * from @irq.
1217 *
1218 * LOCKING:
1219 * Inherited from calling layer (may sleep).
1220 *
1221 * RETURNS:
1222 * 0 on success, -errno otherwise.
1223 */
1224int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1225{
1226 int i, rc;
1227
1228 /* Sharing Last Message among several ports is not supported */
1229 if (n_msis < host->n_ports)
1230 return -EINVAL;
1231
1232 rc = ata_host_start(host);
1233 if (rc)
1234 return rc;
1235
1236 for (i = 0; i < host->n_ports; i++) {
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001237 const char* desc;
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001238 struct ahci_port_priv *pp = host->ports[i]->private_data;
1239
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001240 /* pp is NULL for dummy ports */
1241 if (pp)
1242 desc = pp->irq_desc;
1243 else
1244 desc = dev_driver_string(host->dev);
1245
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001246 rc = devm_request_threaded_irq(host->dev,
1247 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001248 desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001249 if (rc)
1250 goto out_free_irqs;
1251 }
1252
1253 for (i = 0; i < host->n_ports; i++)
1254 ata_port_desc(host->ports[i], "irq %d", irq + i);
1255
1256 rc = ata_host_register(host, &ahci_sht);
1257 if (rc)
1258 goto out_free_all_irqs;
1259
1260 return 0;
1261
1262out_free_all_irqs:
1263 i = host->n_ports;
1264out_free_irqs:
1265 for (i--; i >= 0; i--)
1266 devm_free_irq(host->dev, irq + i, host->ports[i]);
1267
1268 return rc;
1269}
1270
Tejun Heo24dc5f32007-01-20 16:00:28 +09001271static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272{
Tejun Heoe297d992008-06-10 00:13:04 +09001273 unsigned int board_id = ent->driver_data;
1274 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001275 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001276 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001278 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001279 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001280 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
1282 VPRINTK("ENTER\n");
1283
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001284 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001285
Joe Perches06296a12011-04-15 15:52:00 -07001286 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Alan Cox5b66c822008-09-03 14:48:34 +01001288 /* The AHCI driver can only drive the SATA ports, the PATA driver
1289 can drive them all so if both drivers are selected make sure
1290 AHCI stays out of the way */
1291 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1292 return -ENODEV;
1293
James Lairdcb856962013-11-19 11:06:38 +11001294 /* Apple BIOS on MCP89 prevents us using AHCI */
1295 if (is_mcp89_apple(pdev))
1296 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001297
Mark Nelson7a022672009-11-22 12:07:41 +11001298 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1299 * At the moment, we can only use the AHCI mode. Let the users know
1300 * that for SAS drives they're out of luck.
1301 */
1302 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001303 dev_info(&pdev->dev,
1304 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001305
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001306 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001307 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1308 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001309 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1310 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001311
Tejun Heo4447d352007-04-17 23:44:08 +09001312 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001313 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 if (rc)
1315 return rc;
1316
Tejun Heoc4f77922007-12-06 15:09:43 +09001317 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1318 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1319 u8 map;
1320
1321 /* ICH6s share the same PCI ID for both piix and ahci
1322 * modes. Enabling ahci mode while MAP indicates
1323 * combined mode is a bad idea. Yield to ata_piix.
1324 */
1325 pci_read_config_byte(pdev, ICH_MAP, &map);
1326 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001327 dev_info(&pdev->dev,
1328 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001329 return -ENODEV;
1330 }
1331 }
1332
Paul Bolle6fec8872013-12-16 11:34:21 +01001333 /* AHCI controllers often implement SFF compatible interface.
1334 * Grab all PCI BARs just in case.
1335 */
1336 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1337 if (rc == -EBUSY)
1338 pcim_pin_device(pdev);
1339 if (rc)
1340 return rc;
1341
Tejun Heo24dc5f32007-01-20 16:00:28 +09001342 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1343 if (!hpriv)
1344 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001345 hpriv->flags |= (unsigned long)pi.private_data;
1346
Tejun Heoe297d992008-06-10 00:13:04 +09001347 /* MCP65 revision A1 and A2 can't do MSI */
1348 if (board_id == board_ahci_mcp65 &&
1349 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1350 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1351
Shane Huange427fe02008-12-30 10:53:41 +08001352 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1353 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1354 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1355
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001356 /* only some SB600s can do 64bit DMA */
1357 if (ahci_sb600_enable_64bit(pdev))
1358 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001359
Alessandro Rubini318893e2012-01-06 13:33:39 +01001360 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001361
Tejun Heo4447d352007-04-17 23:44:08 +09001362 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001363 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Tejun Heo4447d352007-04-17 23:44:08 +09001365 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001366 if (hpriv->cap & HOST_CAP_NCQ) {
1367 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001368 /*
1369 * Auto-activate optimization is supposed to be
1370 * supported on all AHCI controllers indicating NCQ
1371 * capability, but it seems to be broken on some
1372 * chipsets including NVIDIAs.
1373 */
1374 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001375 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001376
1377 /*
1378 * All AHCI controllers should be forward-compatible
1379 * with the new auxiliary field. This code should be
1380 * conditionalized if any buggy AHCI controllers are
1381 * encountered.
1382 */
1383 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001384 }
Tejun Heo4447d352007-04-17 23:44:08 +09001385
Tejun Heo7d50b602007-09-23 13:19:54 +09001386 if (hpriv->cap & HOST_CAP_PMP)
1387 pi.flags |= ATA_FLAG_PMP;
1388
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001389 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001390
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001391 if (ahci_broken_system_poweroff(pdev)) {
1392 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1393 dev_info(&pdev->dev,
1394 "quirky BIOS, skipping spindown on poweroff\n");
1395 }
1396
Tejun Heo9b10ae82009-05-30 20:50:12 +09001397 if (ahci_broken_suspend(pdev)) {
1398 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001399 dev_warn(&pdev->dev,
1400 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001401 }
1402
Tejun Heo55946392009-08-04 14:30:08 +09001403 if (ahci_broken_online(pdev)) {
1404 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1405 dev_info(&pdev->dev,
1406 "online status unreliable, applying workaround\n");
1407 }
1408
Tejun Heo837f5f82008-02-06 15:13:51 +09001409 /* CAP.NP sometimes indicate the index of the last enabled
1410 * port, at other times, that of the last possible port, so
1411 * determining the maximum port number requires looking at
1412 * both CAP.NP and port_map.
1413 */
1414 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1415
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001416 n_msis = ahci_init_interrupts(pdev, n_ports, hpriv);
1417 if (n_msis > 1)
1418 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1419
Tejun Heo837f5f82008-02-06 15:13:51 +09001420 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001421 if (!host)
1422 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001423 host->private_data = hpriv;
1424
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001425 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001426 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001427 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001428 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001429
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001430 if (pi.flags & ATA_FLAG_EM)
1431 ahci_reset_em(host);
1432
Tejun Heo4447d352007-04-17 23:44:08 +09001433 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001434 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001435
Alessandro Rubini318893e2012-01-06 13:33:39 +01001436 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1437 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001438 0x100 + ap->port_no * 0x80, "port");
1439
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001440 /* set enclosure management message type */
1441 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001442 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001443
1444
Jeff Garzikdab632e2007-05-28 08:33:01 -04001445 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001446 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001447 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Tejun Heoedc93052007-10-25 14:59:16 +09001450 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1451 ahci_p5wdh_workaround(host);
1452
Tejun Heof80ae7e2009-09-16 04:18:03 +09001453 /* apply gtf filter quirk */
1454 ahci_gtf_filter_workaround(host);
1455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001457 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001459 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Anton Vorontsov33030402010-03-03 20:17:39 +03001461 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001462 if (rc)
1463 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001464
Anton Vorontsov781d6552010-03-03 20:17:42 +03001465 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001466 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Tejun Heo4447d352007-04-17 23:44:08 +09001468 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001469
1470 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1471 return ahci_host_activate(host, pdev->irq, n_msis);
1472
Tejun Heo4447d352007-04-17 23:44:08 +09001473 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1474 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001475}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Axel Lin2fc75da2012-04-19 13:43:05 +08001477module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
1479MODULE_AUTHOR("Jeff Garzik");
1480MODULE_DESCRIPTION("AHCI SATA low-level driver");
1481MODULE_LICENSE("GPL");
1482MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001483MODULE_VERSION(DRV_VERSION);