blob: 14f1e95063380a5e2a315428fc8a4d5e8bcc39d3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530109 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 .port_ops = &ahci_ops,
114 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530115 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900116 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
117 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100118 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400119 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900120 .port_ops = &ahci_ops,
121 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
124 .flags = AHCI_FLAG_COMMON,
125 .pio_mask = ATA_PIO4,
126 .udma_mask = ATA_UDMA6,
127 .port_ops = &ahci_ops,
128 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530129 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200130 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
131 .flags = AHCI_FLAG_COMMON,
132 .pio_mask = ATA_PIO4,
133 .udma_mask = ATA_UDMA6,
134 .port_ops = &ahci_ops,
135 },
Tejun Heo441577e2010-03-29 10:32:39 +0900136 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900138 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
139 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100140 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530152 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900153 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900154 .flags = AHCI_FLAG_COMMON,
155 .pio_mask = ATA_PIO4,
156 .udma_mask = ATA_UDMA6,
157 .port_ops = &ahci_ops,
158 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530159 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900160 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
161 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300162 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900168 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900169 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
170 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900171 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100172 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400173 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800174 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800178 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100179 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800181 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900185 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef982009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900188 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800189 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190};
191
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500192static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400193 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400194 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
195 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
196 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
197 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
198 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900199 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400200 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
201 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
202 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900204 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
207 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
208 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
209 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
210 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
211 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
215 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
216 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400221 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
222 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800223 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500224 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500226 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
227 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700228 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700229 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500230 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700231 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700232 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500233 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800234 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
235 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
236 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
237 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
238 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700240 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
241 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
242 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800243 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800244 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700245 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
246 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
247 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
248 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
249 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700251 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800252 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
253 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
255 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
256 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700260 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
261 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
262 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
263 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
264 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800268 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
269 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
270 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
271 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
272 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800284 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
285 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800286 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
287 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
288 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
289 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
290 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
291 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
292 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700294 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800295 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
296 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
297 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400299
Tejun Heoe34bb372007-02-26 20:24:03 +0900300 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
301 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
302 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100303 /* JMicron 362B and 362C have an AHCI function with IDE class code */
304 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
305 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400306
307 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800308 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800309 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
310 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
311 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
312 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
313 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
314 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400315
Shane Huange2dd90b2009-07-29 11:34:49 +0800316 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800317 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800318 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800319 /* AMD is using RAID class only for ahci controllers */
320 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
321 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
322
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400323 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400324 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900325 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400326
327 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900328 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
329 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
330 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
331 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
332 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
333 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
334 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
335 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900336 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
337 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
338 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
342 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
344 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
349 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
350 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
365 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
366 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
370 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
372 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
377 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
382 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
389 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
390 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
394 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
396 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
401 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
402 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
405 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
406 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
407 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
408 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400412
Jeff Garzik95916ed2006-07-29 04:10:14 -0400413 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900414 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
415 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
416 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400417
Alessandro Rubini318893e2012-01-06 13:33:39 +0100418 /* ST Microelectronics */
419 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
420
Jeff Garzikcd70c262007-07-08 02:29:42 -0400421 /* Marvell */
422 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100423 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600424 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500425 .class = PCI_CLASS_STORAGE_SATA_AHCI,
426 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200427 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600428 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100429 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600430 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500431 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900432 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
433 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600434 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100435 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Myron Stowe69fd3152013-04-08 11:32:49 -0600436 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100437 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100438 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
439 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400440
Mark Nelsonc77a0362008-10-23 14:08:16 +1100441 /* Promise */
442 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
443
Keng-Yu Linc9703762011-11-09 01:47:36 -0500444 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100445 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
446 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
447 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
448 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500449
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800450 /* Enmotus */
451 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
452
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500453 /* Generic, PCI class code for AHCI */
454 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500455 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 { } /* terminate list */
458};
459
460
461static struct pci_driver ahci_pci_driver = {
462 .name = DRV_NAME,
463 .id_table = ahci_pci_tbl,
464 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900465 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900466#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900467 .suspend = ahci_pci_device_suspend,
468 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900469#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470};
471
Alan Cox5b66c822008-09-03 14:48:34 +0100472#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
473static int marvell_enable;
474#else
475static int marvell_enable = 1;
476#endif
477module_param(marvell_enable, int, 0644);
478MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
479
480
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300481static void ahci_pci_save_initial_config(struct pci_dev *pdev,
482 struct ahci_host_priv *hpriv)
483{
484 unsigned int force_port_map = 0;
485 unsigned int mask_port_map = 0;
486
487 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
488 dev_info(&pdev->dev, "JMB361 has only one port\n");
489 force_port_map = 1;
490 }
491
492 /*
493 * Temporary Marvell 6145 hack: PATA port presence
494 * is asserted through the standard AHCI port
495 * presence register, as bit 4 (counting from 0)
496 */
497 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
498 if (pdev->device == 0x6121)
499 mask_port_map = 0x3;
500 else
501 mask_port_map = 0xf;
502 dev_info(&pdev->dev,
503 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
504 }
505
Anton Vorontsov1d513352010-03-03 20:17:37 +0300506 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
507 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300508}
509
Anton Vorontsov33030402010-03-03 20:17:39 +0300510static int ahci_pci_reset_controller(struct ata_host *host)
511{
512 struct pci_dev *pdev = to_pci_dev(host->dev);
513
514 ahci_reset_controller(host);
515
Tejun Heod91542c2006-07-26 15:59:26 +0900516 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300517 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900518 u16 tmp16;
519
520 /* configure PCS */
521 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900522 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
523 tmp16 |= hpriv->port_map;
524 pci_write_config_word(pdev, 0x92, tmp16);
525 }
Tejun Heod91542c2006-07-26 15:59:26 +0900526 }
527
528 return 0;
529}
530
Anton Vorontsov781d6552010-03-03 20:17:42 +0300531static void ahci_pci_init_controller(struct ata_host *host)
532{
533 struct ahci_host_priv *hpriv = host->private_data;
534 struct pci_dev *pdev = to_pci_dev(host->dev);
535 void __iomem *port_mmio;
536 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100537 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900538
Tejun Heo417a1a62007-09-23 13:19:55 +0900539 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100540 if (pdev->device == 0x6121)
541 mv = 2;
542 else
543 mv = 4;
544 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400545
546 writel(0, port_mmio + PORT_IRQ_MASK);
547
548 /* clear port IRQ */
549 tmp = readl(port_mmio + PORT_IRQ_STAT);
550 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
551 if (tmp)
552 writel(tmp, port_mmio + PORT_IRQ_STAT);
553 }
554
Anton Vorontsov781d6552010-03-03 20:17:42 +0300555 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900556}
557
Tejun Heocc0680a2007-08-06 18:36:23 +0900558static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900559 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900560{
Tejun Heocc0680a2007-08-06 18:36:23 +0900561 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900562 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900563 int rc;
564
565 DPRINTK("ENTER\n");
566
Tejun Heo4447d352007-04-17 23:44:08 +0900567 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900568
Tejun Heocc0680a2007-08-06 18:36:23 +0900569 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900570 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900571
Tejun Heo4447d352007-04-17 23:44:08 +0900572 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900573
574 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
575
576 /* vt8251 doesn't clear BSY on signature FIS reception,
577 * request follow-up softreset.
578 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900579 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900580}
581
Tejun Heoedc93052007-10-25 14:59:16 +0900582static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
583 unsigned long deadline)
584{
585 struct ata_port *ap = link->ap;
586 struct ahci_port_priv *pp = ap->private_data;
587 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
588 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900589 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900590 int rc;
591
592 ahci_stop_engine(ap);
593
594 /* clear D2H reception area to properly wait for D2H FIS */
595 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400596 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900597 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
598
599 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900600 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900601
602 ahci_start_engine(ap);
603
Tejun Heoedc93052007-10-25 14:59:16 +0900604 /* The pseudo configuration device on SIMG4726 attached to
605 * ASUS P5W-DH Deluxe doesn't send signature FIS after
606 * hardreset if no device is attached to the first downstream
607 * port && the pseudo device locks up on SRST w/ PMP==0. To
608 * work around this, wait for !BSY only briefly. If BSY isn't
609 * cleared, perform CLO and proceed to IDENTIFY (achieved by
610 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
611 *
612 * Wait for two seconds. Devices attached to downstream port
613 * which can't process the following IDENTIFY after this will
614 * have to be reset again. For most cases, this should
615 * suffice while making probing snappish enough.
616 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900617 if (online) {
618 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
619 ahci_check_ready);
620 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800621 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900622 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900623 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900624}
625
Tejun Heo438ac6d2007-03-02 17:31:26 +0900626#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900627static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
628{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900629 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900630 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300631 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900632 u32 ctl;
633
Tejun Heo9b10ae82009-05-30 20:50:12 +0900634 if (mesg.event & PM_EVENT_SUSPEND &&
635 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700636 dev_err(&pdev->dev,
637 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900638 return -EIO;
639 }
640
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100641 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900642 /* AHCI spec rev1.1 section 8.3.3:
643 * Software must disable interrupts prior to requesting a
644 * transition of the HBA to D3 state.
645 */
646 ctl = readl(mmio + HOST_CTL);
647 ctl &= ~HOST_IRQ_EN;
648 writel(ctl, mmio + HOST_CTL);
649 readl(mmio + HOST_CTL); /* flush */
650 }
651
652 return ata_pci_device_suspend(pdev, mesg);
653}
654
655static int ahci_pci_device_resume(struct pci_dev *pdev)
656{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900657 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900658 int rc;
659
Tejun Heo553c4aa2006-12-26 19:39:50 +0900660 rc = ata_pci_device_do_resume(pdev);
661 if (rc)
662 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900663
664 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300665 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900666 if (rc)
667 return rc;
668
Anton Vorontsov781d6552010-03-03 20:17:42 +0300669 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900670 }
671
Jeff Garzikcca39742006-08-24 03:19:22 -0400672 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900673
674 return 0;
675}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900676#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900677
Tejun Heo4447d352007-04-17 23:44:08 +0900678static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Alessandro Rubini318893e2012-01-06 13:33:39 +0100682 /*
683 * If the device fixup already set the dma_mask to some non-standard
684 * value, don't extend it here. This happens on STA2X11, for example.
685 */
686 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
687 return 0;
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700690 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
691 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700693 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700695 dev_err(&pdev->dev,
696 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 return rc;
698 }
699 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700701 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700703 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return rc;
705 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700706 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700708 dev_err(&pdev->dev,
709 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 return rc;
711 }
712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return 0;
714}
715
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300716static void ahci_pci_print_info(struct ata_host *host)
717{
718 struct pci_dev *pdev = to_pci_dev(host->dev);
719 u16 cc;
720 const char *scc_s;
721
722 pci_read_config_word(pdev, 0x0a, &cc);
723 if (cc == PCI_CLASS_STORAGE_IDE)
724 scc_s = "IDE";
725 else if (cc == PCI_CLASS_STORAGE_SATA)
726 scc_s = "SATA";
727 else if (cc == PCI_CLASS_STORAGE_RAID)
728 scc_s = "RAID";
729 else
730 scc_s = "unknown";
731
732 ahci_print_info(host, scc_s);
733}
734
Tejun Heoedc93052007-10-25 14:59:16 +0900735/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
736 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
737 * support PMP and the 4726 either directly exports the device
738 * attached to the first downstream port or acts as a hardware storage
739 * controller and emulate a single ATA device (can be RAID 0/1 or some
740 * other configuration).
741 *
742 * When there's no device attached to the first downstream port of the
743 * 4726, "Config Disk" appears, which is a pseudo ATA device to
744 * configure the 4726. However, ATA emulation of the device is very
745 * lame. It doesn't send signature D2H Reg FIS after the initial
746 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
747 *
748 * The following function works around the problem by always using
749 * hardreset on the port and not depending on receiving signature FIS
750 * afterward. If signature FIS isn't received soon, ATA class is
751 * assumed without follow-up softreset.
752 */
753static void ahci_p5wdh_workaround(struct ata_host *host)
754{
755 static struct dmi_system_id sysids[] = {
756 {
757 .ident = "P5W DH Deluxe",
758 .matches = {
759 DMI_MATCH(DMI_SYS_VENDOR,
760 "ASUSTEK COMPUTER INC"),
761 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
762 },
763 },
764 { }
765 };
766 struct pci_dev *pdev = to_pci_dev(host->dev);
767
768 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
769 dmi_check_system(sysids)) {
770 struct ata_port *ap = host->ports[1];
771
Joe Perchesa44fec12011-04-15 15:51:58 -0700772 dev_info(&pdev->dev,
773 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900774
775 ap->ops = &ahci_p5wdh_ops;
776 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
777 }
778}
779
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900780/* only some SB600 ahci controllers can do 64bit DMA */
781static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800782{
783 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900784 /*
785 * The oldest version known to be broken is 0901 and
786 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900787 * Enable 64bit DMA on 1501 and anything newer.
788 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900789 * Please read bko#9412 for more info.
790 */
Shane Huang58a09b32009-05-27 15:04:43 +0800791 {
792 .ident = "ASUS M2A-VM",
793 .matches = {
794 DMI_MATCH(DMI_BOARD_VENDOR,
795 "ASUSTeK Computer INC."),
796 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
797 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900798 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800799 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100800 /*
801 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
802 * support 64bit DMA.
803 *
804 * BIOS versions earlier than 1.5 had the Manufacturer DMI
805 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
806 * This spelling mistake was fixed in BIOS version 1.5, so
807 * 1.5 and later have the Manufacturer as
808 * "MICRO-STAR INTERNATIONAL CO.,LTD".
809 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
810 *
811 * BIOS versions earlier than 1.9 had a Board Product Name
812 * DMI field of "MS-7376". This was changed to be
813 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
814 * match on DMI_BOARD_NAME of "MS-7376".
815 */
816 {
817 .ident = "MSI K9A2 Platinum",
818 .matches = {
819 DMI_MATCH(DMI_BOARD_VENDOR,
820 "MICRO-STAR INTER"),
821 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
822 },
823 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000824 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000825 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
826 * 64bit DMA.
827 *
828 * This board also had the typo mentioned above in the
829 * Manufacturer DMI field (fixed in BIOS version 1.5), so
830 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
831 */
832 {
833 .ident = "MSI K9AGM2",
834 .matches = {
835 DMI_MATCH(DMI_BOARD_VENDOR,
836 "MICRO-STAR INTER"),
837 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
838 },
839 },
840 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000841 * All BIOS versions for the Asus M3A support 64bit DMA.
842 * (all release versions from 0301 to 1206 were tested)
843 */
844 {
845 .ident = "ASUS M3A",
846 .matches = {
847 DMI_MATCH(DMI_BOARD_VENDOR,
848 "ASUSTeK Computer INC."),
849 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
850 },
851 },
Shane Huang58a09b32009-05-27 15:04:43 +0800852 { }
853 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900854 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900855 int year, month, date;
856 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800857
Tejun Heo03d783b2009-08-16 21:04:02 +0900858 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800859 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900860 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800861 return false;
862
Mark Nelsone65cc192009-11-03 20:06:48 +1100863 if (!match->driver_data)
864 goto enable_64bit;
865
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900866 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
867 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800868
Mark Nelsone65cc192009-11-03 20:06:48 +1100869 if (strcmp(buf, match->driver_data) >= 0)
870 goto enable_64bit;
871 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700872 dev_warn(&pdev->dev,
873 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
874 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900875 return false;
876 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100877
878enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700879 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100880 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800881}
882
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100883static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
884{
885 static const struct dmi_system_id broken_systems[] = {
886 {
887 .ident = "HP Compaq nx6310",
888 .matches = {
889 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
890 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
891 },
892 /* PCI slot number of the controller */
893 .driver_data = (void *)0x1FUL,
894 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100895 {
896 .ident = "HP Compaq 6720s",
897 .matches = {
898 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
899 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
900 },
901 /* PCI slot number of the controller */
902 .driver_data = (void *)0x1FUL,
903 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100904
905 { } /* terminate list */
906 };
907 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
908
909 if (dmi) {
910 unsigned long slot = (unsigned long)dmi->driver_data;
911 /* apply the quirk only to on-board controllers */
912 return slot == PCI_SLOT(pdev->devfn);
913 }
914
915 return false;
916}
917
Tejun Heo9b10ae82009-05-30 20:50:12 +0900918static bool ahci_broken_suspend(struct pci_dev *pdev)
919{
920 static const struct dmi_system_id sysids[] = {
921 /*
922 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
923 * to the harddisk doesn't become online after
924 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900925 *
926 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
927 *
928 * Use dates instead of versions to match as HP is
929 * apparently recycling both product and version
930 * strings.
931 *
932 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900933 */
934 {
935 .ident = "dv4",
936 .matches = {
937 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
938 DMI_MATCH(DMI_PRODUCT_NAME,
939 "HP Pavilion dv4 Notebook PC"),
940 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900941 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900942 },
943 {
944 .ident = "dv5",
945 .matches = {
946 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
947 DMI_MATCH(DMI_PRODUCT_NAME,
948 "HP Pavilion dv5 Notebook PC"),
949 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900950 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900951 },
952 {
953 .ident = "dv6",
954 .matches = {
955 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
956 DMI_MATCH(DMI_PRODUCT_NAME,
957 "HP Pavilion dv6 Notebook PC"),
958 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900959 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900960 },
961 {
962 .ident = "HDX18",
963 .matches = {
964 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
965 DMI_MATCH(DMI_PRODUCT_NAME,
966 "HP HDX18 Notebook PC"),
967 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900968 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900969 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900970 /*
971 * Acer eMachines G725 has the same problem. BIOS
972 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300973 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900974 * that we don't have much idea about. For now,
975 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900976 *
977 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900978 */
979 {
980 .ident = "G725",
981 .matches = {
982 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
983 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
984 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900985 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900986 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900987 { } /* terminate list */
988 };
989 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900990 int year, month, date;
991 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900992
993 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
994 return false;
995
Tejun Heo9deb3432010-03-16 09:50:26 +0900996 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
997 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900998
Tejun Heo9deb3432010-03-16 09:50:26 +0900999 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001000}
1001
Tejun Heo55946392009-08-04 14:30:08 +09001002static bool ahci_broken_online(struct pci_dev *pdev)
1003{
1004#define ENCODE_BUSDEVFN(bus, slot, func) \
1005 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1006 static const struct dmi_system_id sysids[] = {
1007 /*
1008 * There are several gigabyte boards which use
1009 * SIMG5723s configured as hardware RAID. Certain
1010 * 5723 firmware revisions shipped there keep the link
1011 * online but fail to answer properly to SRST or
1012 * IDENTIFY when no device is attached downstream
1013 * causing libata to retry quite a few times leading
1014 * to excessive detection delay.
1015 *
1016 * As these firmwares respond to the second reset try
1017 * with invalid device signature, considering unknown
1018 * sig as offline works around the problem acceptably.
1019 */
1020 {
1021 .ident = "EP45-DQ6",
1022 .matches = {
1023 DMI_MATCH(DMI_BOARD_VENDOR,
1024 "Gigabyte Technology Co., Ltd."),
1025 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1026 },
1027 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1028 },
1029 {
1030 .ident = "EP45-DS5",
1031 .matches = {
1032 DMI_MATCH(DMI_BOARD_VENDOR,
1033 "Gigabyte Technology Co., Ltd."),
1034 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1035 },
1036 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1037 },
1038 { } /* terminate list */
1039 };
1040#undef ENCODE_BUSDEVFN
1041 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1042 unsigned int val;
1043
1044 if (!dmi)
1045 return false;
1046
1047 val = (unsigned long)dmi->driver_data;
1048
1049 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1050}
1051
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001052#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001053static void ahci_gtf_filter_workaround(struct ata_host *host)
1054{
1055 static const struct dmi_system_id sysids[] = {
1056 /*
1057 * Aspire 3810T issues a bunch of SATA enable commands
1058 * via _GTF including an invalid one and one which is
1059 * rejected by the device. Among the successful ones
1060 * is FPDMA non-zero offset enable which when enabled
1061 * only on the drive side leads to NCQ command
1062 * failures. Filter it out.
1063 */
1064 {
1065 .ident = "Aspire 3810T",
1066 .matches = {
1067 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1068 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1069 },
1070 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1071 },
1072 { }
1073 };
1074 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1075 unsigned int filter;
1076 int i;
1077
1078 if (!dmi)
1079 return;
1080
1081 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001082 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1083 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001084
1085 for (i = 0; i < host->n_ports; i++) {
1086 struct ata_port *ap = host->ports[i];
1087 struct ata_link *link;
1088 struct ata_device *dev;
1089
1090 ata_for_each_link(link, ap, EDGE)
1091 ata_for_each_dev(dev, link, ALL)
1092 dev->gtf_filter |= filter;
1093 }
1094}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001095#else
1096static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1097{}
1098#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001099
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001100int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1101{
1102 int rc;
1103 unsigned int maxvec;
1104
1105 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1106 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1107 if (rc > 0) {
1108 if ((rc == maxvec) || (rc == 1))
1109 return rc;
1110 /*
1111 * Assume that advantage of multipe MSIs is negated,
1112 * so fallback to single MSI mode to save resources
1113 */
1114 pci_disable_msi(pdev);
1115 if (!pci_enable_msi(pdev))
1116 return 1;
1117 }
1118 }
1119
1120 pci_intx(pdev, 1);
1121 return 0;
1122}
1123
1124/**
1125 * ahci_host_activate - start AHCI host, request IRQs and register it
1126 * @host: target ATA host
1127 * @irq: base IRQ number to request
1128 * @n_msis: number of MSIs allocated for this host
1129 * @irq_handler: irq_handler used when requesting IRQs
1130 * @irq_flags: irq_flags used when requesting IRQs
1131 *
1132 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1133 * when multiple MSIs were allocated. That is one MSI per port, starting
1134 * from @irq.
1135 *
1136 * LOCKING:
1137 * Inherited from calling layer (may sleep).
1138 *
1139 * RETURNS:
1140 * 0 on success, -errno otherwise.
1141 */
1142int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1143{
1144 int i, rc;
1145
1146 /* Sharing Last Message among several ports is not supported */
1147 if (n_msis < host->n_ports)
1148 return -EINVAL;
1149
1150 rc = ata_host_start(host);
1151 if (rc)
1152 return rc;
1153
1154 for (i = 0; i < host->n_ports; i++) {
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001155 const char* desc;
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001156 struct ahci_port_priv *pp = host->ports[i]->private_data;
1157
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001158 /* pp is NULL for dummy ports */
1159 if (pp)
1160 desc = pp->irq_desc;
1161 else
1162 desc = dev_driver_string(host->dev);
1163
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001164 rc = devm_request_threaded_irq(host->dev,
1165 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001166 desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001167 if (rc)
1168 goto out_free_irqs;
1169 }
1170
1171 for (i = 0; i < host->n_ports; i++)
1172 ata_port_desc(host->ports[i], "irq %d", irq + i);
1173
1174 rc = ata_host_register(host, &ahci_sht);
1175 if (rc)
1176 goto out_free_all_irqs;
1177
1178 return 0;
1179
1180out_free_all_irqs:
1181 i = host->n_ports;
1182out_free_irqs:
1183 for (i--; i >= 0; i--)
1184 devm_free_irq(host->dev, irq + i, host->ports[i]);
1185
1186 return rc;
1187}
1188
Tejun Heo24dc5f32007-01-20 16:00:28 +09001189static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Tejun Heoe297d992008-06-10 00:13:04 +09001191 unsigned int board_id = ent->driver_data;
1192 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001193 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001194 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001196 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001197 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001198 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 VPRINTK("ENTER\n");
1201
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001202 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001203
Joe Perches06296a12011-04-15 15:52:00 -07001204 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Alan Cox5b66c822008-09-03 14:48:34 +01001206 /* The AHCI driver can only drive the SATA ports, the PATA driver
1207 can drive them all so if both drivers are selected make sure
1208 AHCI stays out of the way */
1209 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1210 return -ENODEV;
1211
Tejun Heoc6353b42010-06-17 11:42:22 +02001212 /*
1213 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1214 * ahci, use ata_generic instead.
1215 */
1216 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1217 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1218 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1219 pdev->subsystem_device == 0xcb89)
1220 return -ENODEV;
1221
Mark Nelson7a022672009-11-22 12:07:41 +11001222 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1223 * At the moment, we can only use the AHCI mode. Let the users know
1224 * that for SAS drives they're out of luck.
1225 */
1226 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001227 dev_info(&pdev->dev,
1228 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001229
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001230 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001231 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1232 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001233 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1234 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001235
Tejun Heo4447d352007-04-17 23:44:08 +09001236 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001237 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 if (rc)
1239 return rc;
1240
Tejun Heodea55132008-03-11 19:52:31 +09001241 /* AHCI controllers often implement SFF compatible interface.
1242 * Grab all PCI BARs just in case.
1243 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001244 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001245 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001246 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001247 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001248 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Tejun Heoc4f77922007-12-06 15:09:43 +09001250 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1251 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1252 u8 map;
1253
1254 /* ICH6s share the same PCI ID for both piix and ahci
1255 * modes. Enabling ahci mode while MAP indicates
1256 * combined mode is a bad idea. Yield to ata_piix.
1257 */
1258 pci_read_config_byte(pdev, ICH_MAP, &map);
1259 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001260 dev_info(&pdev->dev,
1261 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001262 return -ENODEV;
1263 }
1264 }
1265
Tejun Heo24dc5f32007-01-20 16:00:28 +09001266 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1267 if (!hpriv)
1268 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001269 hpriv->flags |= (unsigned long)pi.private_data;
1270
Tejun Heoe297d992008-06-10 00:13:04 +09001271 /* MCP65 revision A1 and A2 can't do MSI */
1272 if (board_id == board_ahci_mcp65 &&
1273 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1274 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1275
Shane Huange427fe02008-12-30 10:53:41 +08001276 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1277 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1278 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1279
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001280 /* only some SB600s can do 64bit DMA */
1281 if (ahci_sb600_enable_64bit(pdev))
1282 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001283
Alessandro Rubini318893e2012-01-06 13:33:39 +01001284 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001285
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001286 n_msis = ahci_init_interrupts(pdev, hpriv);
1287 if (n_msis > 1)
1288 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1289
Tejun Heo4447d352007-04-17 23:44:08 +09001290 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001291 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Tejun Heo4447d352007-04-17 23:44:08 +09001293 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001294 if (hpriv->cap & HOST_CAP_NCQ) {
1295 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001296 /*
1297 * Auto-activate optimization is supposed to be
1298 * supported on all AHCI controllers indicating NCQ
1299 * capability, but it seems to be broken on some
1300 * chipsets including NVIDIAs.
1301 */
1302 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001303 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001304
1305 /*
1306 * All AHCI controllers should be forward-compatible
1307 * with the new auxiliary field. This code should be
1308 * conditionalized if any buggy AHCI controllers are
1309 * encountered.
1310 */
1311 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001312 }
Tejun Heo4447d352007-04-17 23:44:08 +09001313
Tejun Heo7d50b602007-09-23 13:19:54 +09001314 if (hpriv->cap & HOST_CAP_PMP)
1315 pi.flags |= ATA_FLAG_PMP;
1316
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001317 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001318
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001319 if (ahci_broken_system_poweroff(pdev)) {
1320 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1321 dev_info(&pdev->dev,
1322 "quirky BIOS, skipping spindown on poweroff\n");
1323 }
1324
Tejun Heo9b10ae82009-05-30 20:50:12 +09001325 if (ahci_broken_suspend(pdev)) {
1326 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001327 dev_warn(&pdev->dev,
1328 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001329 }
1330
Tejun Heo55946392009-08-04 14:30:08 +09001331 if (ahci_broken_online(pdev)) {
1332 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1333 dev_info(&pdev->dev,
1334 "online status unreliable, applying workaround\n");
1335 }
1336
Tejun Heo837f5f82008-02-06 15:13:51 +09001337 /* CAP.NP sometimes indicate the index of the last enabled
1338 * port, at other times, that of the last possible port, so
1339 * determining the maximum port number requires looking at
1340 * both CAP.NP and port_map.
1341 */
1342 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1343
1344 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001345 if (!host)
1346 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001347 host->private_data = hpriv;
1348
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001349 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001350 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001351 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001352 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001353
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001354 if (pi.flags & ATA_FLAG_EM)
1355 ahci_reset_em(host);
1356
Tejun Heo4447d352007-04-17 23:44:08 +09001357 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001358 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001359
Alessandro Rubini318893e2012-01-06 13:33:39 +01001360 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1361 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001362 0x100 + ap->port_no * 0x80, "port");
1363
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001364 /* set enclosure management message type */
1365 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001366 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001367
1368
Jeff Garzikdab632e2007-05-28 08:33:01 -04001369 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001370 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001371 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001372 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Tejun Heoedc93052007-10-25 14:59:16 +09001374 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1375 ahci_p5wdh_workaround(host);
1376
Tejun Heof80ae7e2009-09-16 04:18:03 +09001377 /* apply gtf filter quirk */
1378 ahci_gtf_filter_workaround(host);
1379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001381 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001383 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Anton Vorontsov33030402010-03-03 20:17:39 +03001385 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001386 if (rc)
1387 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001388
Anton Vorontsov781d6552010-03-03 20:17:42 +03001389 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001390 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Tejun Heo4447d352007-04-17 23:44:08 +09001392 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001393
1394 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1395 return ahci_host_activate(host, pdev->irq, n_msis);
1396
Tejun Heo4447d352007-04-17 23:44:08 +09001397 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1398 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001399}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
Axel Lin2fc75da2012-04-19 13:43:05 +08001401module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
1403MODULE_AUTHOR("Jeff Garzik");
1404MODULE_DESCRIPTION("AHCI SATA low-level driver");
1405MODULE_LICENSE("GPL");
1406MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001407MODULE_VERSION(DRV_VERSION);