blob: 966ab401e5234d6c0adc8c86a90250b586e8f2fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Tejun Heoa22e6442008-03-10 10:25:25 +090052static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040056static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60enum {
61 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090062 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_MAX_SG = 168, /* hardware max is 64K */
64 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090065 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090066 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090067 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040069 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090070 AHCI_CMD_TBL_HDR_SZ = 0x80,
71 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
72 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
73 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 AHCI_RX_FIS_SZ,
75 AHCI_IRQ_ON_SG = (1 << 31),
76 AHCI_CMD_ATAPI = (1 << 5),
77 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090078 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090079 AHCI_CMD_RESET = (1 << 8),
80 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090083 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090084 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090087 board_ahci_vt8251 = 1,
88 board_ahci_ign_iferr = 2,
89 board_ahci_sb600 = 3,
90 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080091 board_ahci_sb700 = 5,
Tejun Heoe297d992008-06-10 00:13:04 +090092 board_ahci_mcp65 = 6,
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94 /* global controller registers */
95 HOST_CAP = 0x00, /* host capabilities */
96 HOST_CTL = 0x04, /* global host control */
97 HOST_IRQ_STAT = 0x08, /* interrupt status */
98 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
99 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
100
101 /* HOST_CTL bits */
102 HOST_RESET = (1 << 0), /* reset controller; self-clear */
103 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
104 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
105
106 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900107 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900108 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900109 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400110 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900111 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900112 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900113 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900114 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116 /* registers for each SATA port */
117 PORT_LST_ADDR = 0x00, /* command list DMA addr */
118 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
119 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
120 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
121 PORT_IRQ_STAT = 0x10, /* interrupt status */
122 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
123 PORT_CMD = 0x18, /* port command */
124 PORT_TFDATA = 0x20, /* taskfile data */
125 PORT_SIG = 0x24, /* device TF signature */
126 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
128 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
129 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
130 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900131 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133 /* PORT_IRQ_{STAT,MASK} bits */
134 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
135 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
136 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
137 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
138 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
139 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
140 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
141 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
142
143 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
144 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
145 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
146 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
147 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
148 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
149 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
150 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
151 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
152
Tejun Heo78cd52d2006-05-15 20:58:29 +0900153 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
154 PORT_IRQ_IF_ERR |
155 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900156 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900157 PORT_IRQ_UNK_FIS |
158 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900159 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
160 PORT_IRQ_TF_ERR |
161 PORT_IRQ_HBUS_DATA_ERR,
162 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
163 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
164 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400167 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
168 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500169 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900170 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
172 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
173 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900174 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
176 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
177 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
178
Tejun Heo0be0aa92006-07-26 15:59:26 +0900179 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
181 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
182 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400183
Tejun Heo417a1a62007-09-23 13:19:55 +0900184 /* hpriv->flags bits */
185 AHCI_HFLAG_NO_NCQ = (1 << 0),
186 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
187 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
188 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
189 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
190 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900191 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400192 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500193 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900194 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo417a1a62007-09-23 13:19:55 +0900195
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200196 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900197
198 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
199 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400200 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
201 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900202
203 ICH_MAP = 0x90, /* ICH MAP register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000207 __le32 opts;
208 __le32 status;
209 __le32 tbl_addr;
210 __le32 tbl_addr_hi;
211 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212};
213
214struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000215 __le32 addr;
216 __le32 addr_hi;
217 __le32 reserved;
218 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219};
220
221struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900222 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900223 u32 cap; /* cap to use */
224 u32 port_map; /* port map to use */
225 u32 saved_cap; /* saved initial cap */
226 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227};
228
229struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900230 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 struct ahci_cmd_hdr *cmd_slot;
232 dma_addr_t cmd_slot_dma;
233 void *cmd_tbl;
234 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 void *rx_fis;
236 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900237 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900238 unsigned int ncq_saw_d2h:1;
239 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900240 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700241 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242};
243
Tejun Heoda3dbb12007-07-16 14:29:40 +0900244static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
245static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400246static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900247static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900248static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249static int ahci_port_start(struct ata_port *ap);
250static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900252static void ahci_freeze(struct ata_port *ap);
253static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900254static void ahci_pmp_attach(struct ata_port *ap);
255static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900256static int ahci_softreset(struct ata_link *link, unsigned int *class,
257 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800258static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
259 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900260static int ahci_hardreset(struct ata_link *link, unsigned int *class,
261 unsigned long deadline);
262static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
263 unsigned long deadline);
264static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
265 unsigned long deadline);
266static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900267static void ahci_error_handler(struct ata_port *ap);
268static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400269static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500270static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400271static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
272static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
273 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900274#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900275static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900276static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
277static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900278#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Tony Jonesee959b02008-02-22 00:13:36 +0100280static struct device_attribute *ahci_shost_attrs[] = {
281 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400282 NULL
283};
284
Jeff Garzik193515d2005-11-07 00:59:37 -0500285static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900286 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900287 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400290 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Tejun Heo029cfd62008-03-25 12:22:49 +0900293static struct ata_port_operations ahci_ops = {
294 .inherits = &sata_pmp_port_ops,
295
Tejun Heo7d50b602007-09-23 13:19:54 +0900296 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 .qc_prep = ahci_qc_prep,
298 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900299 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Tejun Heo78cd52d2006-05-15 20:58:29 +0900301 .freeze = ahci_freeze,
302 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900303 .softreset = ahci_softreset,
304 .hardreset = ahci_hardreset,
305 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900306 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900307 .error_handler = ahci_error_handler,
308 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900309 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900310
Tejun Heo029cfd62008-03-25 12:22:49 +0900311 .scr_read = ahci_scr_read,
312 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900313 .pmp_attach = ahci_pmp_attach,
314 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900315
Tejun Heo029cfd62008-03-25 12:22:49 +0900316 .enable_pm = ahci_enable_alpm,
317 .disable_pm = ahci_disable_alpm,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900318#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900319 .port_suspend = ahci_port_suspend,
320 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900321#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 .port_start = ahci_port_start,
323 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324};
325
Tejun Heo029cfd62008-03-25 12:22:49 +0900326static struct ata_port_operations ahci_vt8251_ops = {
327 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900328 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900329};
330
Tejun Heo029cfd62008-03-25 12:22:49 +0900331static struct ata_port_operations ahci_p5wdh_ops = {
332 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900333 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900334};
335
Shane Huangbd172432008-06-10 15:52:04 +0800336static struct ata_port_operations ahci_sb600_ops = {
337 .inherits = &ahci_ops,
338 .softreset = ahci_sb600_softreset,
339 .pmp_softreset = ahci_sb600_softreset,
340};
341
Tejun Heo417a1a62007-09-23 13:19:55 +0900342#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
343
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100344static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 /* board_ahci */
346 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900347 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400348 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400349 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 .port_ops = &ahci_ops,
351 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200352 /* board_ahci_vt8251 */
353 {
Tejun Heo6949b912007-09-23 13:19:55 +0900354 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900355 .flags = AHCI_FLAG_COMMON,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200356 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400357 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900358 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200359 },
Tejun Heo41669552006-11-29 11:33:14 +0900360 /* board_ahci_ign_iferr */
361 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900362 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
363 .flags = AHCI_FLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900364 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400365 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900366 .port_ops = &ahci_ops,
367 },
Conke Hu55a61602007-03-27 18:33:05 +0800368 /* board_ahci_sb600 */
369 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900370 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo22b5e7a2008-04-29 16:09:22 +0900371 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI |
Shane Huangbd172432008-06-10 15:52:04 +0800372 AHCI_HFLAG_SECT255),
Tejun Heo417a1a62007-09-23 13:19:55 +0900373 .flags = AHCI_FLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800374 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400375 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800376 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800377 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400378 /* board_ahci_mv */
379 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900380 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
381 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400382 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900383 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400384 .pio_mask = 0x1f, /* pio0-4 */
385 .udma_mask = ATA_UDMA6,
386 .port_ops = &ahci_ops,
387 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800388 /* board_ahci_sb700 */
389 {
Shane Huangbd172432008-06-10 15:52:04 +0800390 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800391 .flags = AHCI_FLAG_COMMON,
Shane Huange39fc8c2008-02-22 05:00:31 -0800392 .pio_mask = 0x1f, /* pio0-4 */
393 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800394 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800395 },
Tejun Heoe297d992008-06-10 00:13:04 +0900396 /* board_ahci_mcp65 */
397 {
398 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
399 .flags = AHCI_FLAG_COMMON,
400 .pio_mask = 0x1f, /* pio0-4 */
401 .udma_mask = ATA_UDMA6,
402 .port_ops = &ahci_ops,
403 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404};
405
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500406static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400407 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400408 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
409 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
410 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
411 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
412 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900413 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400414 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
415 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
416 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
417 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900418 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
419 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
420 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
421 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
422 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
423 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
424 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
425 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
426 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
427 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
428 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
429 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
430 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
431 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
432 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
433 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
434 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400435 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
436 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800437 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
438 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400439
Tejun Heoe34bb372007-02-26 20:24:03 +0900440 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
441 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
442 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400443
444 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800445 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800446 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
447 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
448 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
449 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
450 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
451 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400452
453 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400454 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900455 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400456
457 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900458 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
459 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
460 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
461 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
462 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
463 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
464 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
465 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500466 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
467 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
468 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
469 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500470 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
471 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
472 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
473 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
474 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
475 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
476 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
477 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800478 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
479 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
480 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
481 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
482 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
483 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
484 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
485 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
486 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
487 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
488 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
489 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
490 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
491 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
492 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
493 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
494 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
495 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
496 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
497 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
498 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
499 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
500 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
501 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800502 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
503 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
504 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
505 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800506 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
507 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
508 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
509 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
510 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
511 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
512 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
513 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800514 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
515 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
516 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
517 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
518 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
519 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
520 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
521 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
peerchen3072c3792008-05-19 14:44:57 +0800522 { PCI_VDEVICE(NVIDIA, 0x0bc4), board_ahci }, /* MCP7B */
523 { PCI_VDEVICE(NVIDIA, 0x0bc5), board_ahci }, /* MCP7B */
524 { PCI_VDEVICE(NVIDIA, 0x0bc6), board_ahci }, /* MCP7B */
525 { PCI_VDEVICE(NVIDIA, 0x0bc7), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400526
Jeff Garzik95916ed2006-07-29 04:10:14 -0400527 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400528 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
529 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
530 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400531
Jeff Garzikcd70c262007-07-08 02:29:42 -0400532 /* Marvell */
533 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100534 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400535
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500536 /* Generic, PCI class code for AHCI */
537 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500538 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 { } /* terminate list */
541};
542
543
544static struct pci_driver ahci_pci_driver = {
545 .name = DRV_NAME,
546 .id_table = ahci_pci_tbl,
547 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900548 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900549#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900550 .suspend = ahci_pci_device_suspend,
551 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900552#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553};
554
555
Tejun Heo98fa4b62006-11-02 12:17:23 +0900556static inline int ahci_nr_ports(u32 cap)
557{
558 return (cap & 0x1f) + 1;
559}
560
Jeff Garzikdab632e2007-05-28 08:33:01 -0400561static inline void __iomem *__ahci_port_base(struct ata_host *host,
562 unsigned int port_no)
563{
564 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
565
566 return mmio + 0x100 + (port_no * 0x80);
567}
568
Tejun Heo4447d352007-04-17 23:44:08 +0900569static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400571 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572}
573
Tejun Heob710a1f2008-01-05 23:11:57 +0900574static void ahci_enable_ahci(void __iomem *mmio)
575{
Tejun Heo15fe9822008-04-23 20:52:58 +0900576 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900577 u32 tmp;
578
579 /* turn on AHCI_EN */
580 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900581 if (tmp & HOST_AHCI_EN)
582 return;
583
584 /* Some controllers need AHCI_EN to be written multiple times.
585 * Try a few times before giving up.
586 */
587 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900588 tmp |= HOST_AHCI_EN;
589 writel(tmp, mmio + HOST_CTL);
590 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900591 if (tmp & HOST_AHCI_EN)
592 return;
593 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900594 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900595
596 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900597}
598
Tejun Heod447df12007-03-18 22:15:33 +0900599/**
600 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900601 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900602 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900603 *
604 * Some registers containing configuration info might be setup by
605 * BIOS and might be cleared on reset. This function saves the
606 * initial values of those registers into @hpriv such that they
607 * can be restored after controller reset.
608 *
609 * If inconsistent, config values are fixed up by this function.
610 *
611 * LOCKING:
612 * None.
613 */
Tejun Heo4447d352007-04-17 23:44:08 +0900614static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900615 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900616{
Tejun Heo4447d352007-04-17 23:44:08 +0900617 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900618 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900619 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100620 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900621
Tejun Heob710a1f2008-01-05 23:11:57 +0900622 /* make sure AHCI mode is enabled before accessing CAP */
623 ahci_enable_ahci(mmio);
624
Tejun Heod447df12007-03-18 22:15:33 +0900625 /* Values prefixed with saved_ are written back to host after
626 * reset. Values without are used for driver operation.
627 */
628 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
629 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
630
Tejun Heo274c1fd2007-07-16 14:29:40 +0900631 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900632 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200633 dev_printk(KERN_INFO, &pdev->dev,
634 "controller can't do 64bit DMA, forcing 32bit\n");
635 cap &= ~HOST_CAP_64;
636 }
637
Tejun Heo417a1a62007-09-23 13:19:55 +0900638 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900639 dev_printk(KERN_INFO, &pdev->dev,
640 "controller can't do NCQ, turning off CAP_NCQ\n");
641 cap &= ~HOST_CAP_NCQ;
642 }
643
Tejun Heoe297d992008-06-10 00:13:04 +0900644 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
645 dev_printk(KERN_INFO, &pdev->dev,
646 "controller can do NCQ, turning on CAP_NCQ\n");
647 cap |= HOST_CAP_NCQ;
648 }
649
Roel Kluin258cd842008-03-09 21:42:40 +0100650 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900651 dev_printk(KERN_INFO, &pdev->dev,
652 "controller can't do PMP, turning off CAP_PMP\n");
653 cap &= ~HOST_CAP_PMP;
654 }
655
Jeff Garzikcd70c262007-07-08 02:29:42 -0400656 /*
657 * Temporary Marvell 6145 hack: PATA port presence
658 * is asserted through the standard AHCI port
659 * presence register, as bit 4 (counting from 0)
660 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900661 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100662 if (pdev->device == 0x6121)
663 mv = 0x3;
664 else
665 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400666 dev_printk(KERN_ERR, &pdev->dev,
667 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100668 port_map,
669 port_map & mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400670
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100671 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400672 }
673
Tejun Heo17199b12007-03-18 22:26:53 +0900674 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900675 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900676 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900677
Tejun Heo837f5f82008-02-06 15:13:51 +0900678 for (i = 0; i < AHCI_MAX_PORTS; i++)
679 if (port_map & (1 << i))
680 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900681
Tejun Heo837f5f82008-02-06 15:13:51 +0900682 /* If PI has more ports than n_ports, whine, clear
683 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900684 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900685 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900686 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900687 "implemented port map (0x%x) contains more "
688 "ports than nr_ports (%u), using nr_ports\n",
689 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900690 port_map = 0;
691 }
692 }
693
694 /* fabricate port_map from cap.nr_ports */
695 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900696 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900697 dev_printk(KERN_WARNING, &pdev->dev,
698 "forcing PORTS_IMPL to 0x%x\n", port_map);
699
700 /* write the fixed up value to the PI register */
701 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900702 }
703
Tejun Heod447df12007-03-18 22:15:33 +0900704 /* record values to use during operation */
705 hpriv->cap = cap;
706 hpriv->port_map = port_map;
707}
708
709/**
710 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900711 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900712 *
713 * Restore initial config stored by ahci_save_initial_config().
714 *
715 * LOCKING:
716 * None.
717 */
Tejun Heo4447d352007-04-17 23:44:08 +0900718static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900719{
Tejun Heo4447d352007-04-17 23:44:08 +0900720 struct ahci_host_priv *hpriv = host->private_data;
721 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
722
Tejun Heod447df12007-03-18 22:15:33 +0900723 writel(hpriv->saved_cap, mmio + HOST_CAP);
724 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
725 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
726}
727
Tejun Heo203ef6c2007-07-16 14:29:40 +0900728static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900730 static const int offset[] = {
731 [SCR_STATUS] = PORT_SCR_STAT,
732 [SCR_CONTROL] = PORT_SCR_CTL,
733 [SCR_ERROR] = PORT_SCR_ERR,
734 [SCR_ACTIVE] = PORT_SCR_ACT,
735 [SCR_NOTIFICATION] = PORT_SCR_NTF,
736 };
737 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Tejun Heo203ef6c2007-07-16 14:29:40 +0900739 if (sc_reg < ARRAY_SIZE(offset) &&
740 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
741 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900742 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744
Tejun Heo203ef6c2007-07-16 14:29:40 +0900745static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900747 void __iomem *port_mmio = ahci_port_base(ap);
748 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
Tejun Heo203ef6c2007-07-16 14:29:40 +0900750 if (offset) {
751 *val = readl(port_mmio + offset);
752 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900754 return -EINVAL;
755}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Tejun Heo203ef6c2007-07-16 14:29:40 +0900757static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
758{
759 void __iomem *port_mmio = ahci_port_base(ap);
760 int offset = ahci_scr_offset(ap, sc_reg);
761
762 if (offset) {
763 writel(val, port_mmio + offset);
764 return 0;
765 }
766 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767}
768
Tejun Heo4447d352007-04-17 23:44:08 +0900769static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900770{
Tejun Heo4447d352007-04-17 23:44:08 +0900771 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900772 u32 tmp;
773
Tejun Heod8fcd112006-07-26 15:59:25 +0900774 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900775 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900776 tmp |= PORT_CMD_START;
777 writel(tmp, port_mmio + PORT_CMD);
778 readl(port_mmio + PORT_CMD); /* flush */
779}
780
Tejun Heo4447d352007-04-17 23:44:08 +0900781static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900782{
Tejun Heo4447d352007-04-17 23:44:08 +0900783 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900784 u32 tmp;
785
786 tmp = readl(port_mmio + PORT_CMD);
787
Tejun Heod8fcd112006-07-26 15:59:25 +0900788 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900789 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
790 return 0;
791
Tejun Heod8fcd112006-07-26 15:59:25 +0900792 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900793 tmp &= ~PORT_CMD_START;
794 writel(tmp, port_mmio + PORT_CMD);
795
Tejun Heod8fcd112006-07-26 15:59:25 +0900796 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900797 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400798 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900799 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900800 return -EIO;
801
802 return 0;
803}
804
Tejun Heo4447d352007-04-17 23:44:08 +0900805static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900806{
Tejun Heo4447d352007-04-17 23:44:08 +0900807 void __iomem *port_mmio = ahci_port_base(ap);
808 struct ahci_host_priv *hpriv = ap->host->private_data;
809 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900810 u32 tmp;
811
812 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900813 if (hpriv->cap & HOST_CAP_64)
814 writel((pp->cmd_slot_dma >> 16) >> 16,
815 port_mmio + PORT_LST_ADDR_HI);
816 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900817
Tejun Heo4447d352007-04-17 23:44:08 +0900818 if (hpriv->cap & HOST_CAP_64)
819 writel((pp->rx_fis_dma >> 16) >> 16,
820 port_mmio + PORT_FIS_ADDR_HI);
821 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900822
823 /* enable FIS reception */
824 tmp = readl(port_mmio + PORT_CMD);
825 tmp |= PORT_CMD_FIS_RX;
826 writel(tmp, port_mmio + PORT_CMD);
827
828 /* flush */
829 readl(port_mmio + PORT_CMD);
830}
831
Tejun Heo4447d352007-04-17 23:44:08 +0900832static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900833{
Tejun Heo4447d352007-04-17 23:44:08 +0900834 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900835 u32 tmp;
836
837 /* disable FIS reception */
838 tmp = readl(port_mmio + PORT_CMD);
839 tmp &= ~PORT_CMD_FIS_RX;
840 writel(tmp, port_mmio + PORT_CMD);
841
842 /* wait for completion, spec says 500ms, give it 1000 */
843 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
844 PORT_CMD_FIS_ON, 10, 1000);
845 if (tmp & PORT_CMD_FIS_ON)
846 return -EBUSY;
847
848 return 0;
849}
850
Tejun Heo4447d352007-04-17 23:44:08 +0900851static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900852{
Tejun Heo4447d352007-04-17 23:44:08 +0900853 struct ahci_host_priv *hpriv = ap->host->private_data;
854 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900855 u32 cmd;
856
857 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
858
859 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900860 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900861 cmd |= PORT_CMD_SPIN_UP;
862 writel(cmd, port_mmio + PORT_CMD);
863 }
864
865 /* wake up link */
866 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
867}
868
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400869static void ahci_disable_alpm(struct ata_port *ap)
870{
871 struct ahci_host_priv *hpriv = ap->host->private_data;
872 void __iomem *port_mmio = ahci_port_base(ap);
873 u32 cmd;
874 struct ahci_port_priv *pp = ap->private_data;
875
876 /* IPM bits should be disabled by libata-core */
877 /* get the existing command bits */
878 cmd = readl(port_mmio + PORT_CMD);
879
880 /* disable ALPM and ASP */
881 cmd &= ~PORT_CMD_ASP;
882 cmd &= ~PORT_CMD_ALPE;
883
884 /* force the interface back to active */
885 cmd |= PORT_CMD_ICC_ACTIVE;
886
887 /* write out new cmd value */
888 writel(cmd, port_mmio + PORT_CMD);
889 cmd = readl(port_mmio + PORT_CMD);
890
891 /* wait 10ms to be sure we've come out of any low power state */
892 msleep(10);
893
894 /* clear out any PhyRdy stuff from interrupt status */
895 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
896
897 /* go ahead and clean out PhyRdy Change from Serror too */
898 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
899
900 /*
901 * Clear flag to indicate that we should ignore all PhyRdy
902 * state changes
903 */
904 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
905
906 /*
907 * Enable interrupts on Phy Ready.
908 */
909 pp->intr_mask |= PORT_IRQ_PHYRDY;
910 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
911
912 /*
913 * don't change the link pm policy - we can be called
914 * just to turn of link pm temporarily
915 */
916}
917
918static int ahci_enable_alpm(struct ata_port *ap,
919 enum link_pm policy)
920{
921 struct ahci_host_priv *hpriv = ap->host->private_data;
922 void __iomem *port_mmio = ahci_port_base(ap);
923 u32 cmd;
924 struct ahci_port_priv *pp = ap->private_data;
925 u32 asp;
926
927 /* Make sure the host is capable of link power management */
928 if (!(hpriv->cap & HOST_CAP_ALPM))
929 return -EINVAL;
930
931 switch (policy) {
932 case MAX_PERFORMANCE:
933 case NOT_AVAILABLE:
934 /*
935 * if we came here with NOT_AVAILABLE,
936 * it just means this is the first time we
937 * have tried to enable - default to max performance,
938 * and let the user go to lower power modes on request.
939 */
940 ahci_disable_alpm(ap);
941 return 0;
942 case MIN_POWER:
943 /* configure HBA to enter SLUMBER */
944 asp = PORT_CMD_ASP;
945 break;
946 case MEDIUM_POWER:
947 /* configure HBA to enter PARTIAL */
948 asp = 0;
949 break;
950 default:
951 return -EINVAL;
952 }
953
954 /*
955 * Disable interrupts on Phy Ready. This keeps us from
956 * getting woken up due to spurious phy ready interrupts
957 * TBD - Hot plug should be done via polling now, is
958 * that even supported?
959 */
960 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
961 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
962
963 /*
964 * Set a flag to indicate that we should ignore all PhyRdy
965 * state changes since these can happen now whenever we
966 * change link state
967 */
968 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
969
970 /* get the existing command bits */
971 cmd = readl(port_mmio + PORT_CMD);
972
973 /*
974 * Set ASP based on Policy
975 */
976 cmd |= asp;
977
978 /*
979 * Setting this bit will instruct the HBA to aggressively
980 * enter a lower power link state when it's appropriate and
981 * based on the value set above for ASP
982 */
983 cmd |= PORT_CMD_ALPE;
984
985 /* write out new cmd value */
986 writel(cmd, port_mmio + PORT_CMD);
987 cmd = readl(port_mmio + PORT_CMD);
988
989 /* IPM bits should be set by libata-core */
990 return 0;
991}
992
Tejun Heo438ac6d2007-03-02 17:31:26 +0900993#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900994static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900995{
Tejun Heo4447d352007-04-17 23:44:08 +0900996 struct ahci_host_priv *hpriv = ap->host->private_data;
997 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900998 u32 cmd, scontrol;
999
Tejun Heo4447d352007-04-17 23:44:08 +09001000 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001001 return;
1002
1003 /* put device into listen mode, first set PxSCTL.DET to 0 */
1004 scontrol = readl(port_mmio + PORT_SCR_CTL);
1005 scontrol &= ~0xf;
1006 writel(scontrol, port_mmio + PORT_SCR_CTL);
1007
1008 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001009 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001010 cmd &= ~PORT_CMD_SPIN_UP;
1011 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001012}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001013#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001014
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001015static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001016{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001017 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001018 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001019
1020 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001021 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001022}
1023
Tejun Heo4447d352007-04-17 23:44:08 +09001024static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001025{
1026 int rc;
1027
1028 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001029 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001030 if (rc) {
1031 *emsg = "failed to stop engine";
1032 return rc;
1033 }
1034
1035 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001036 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001037 if (rc) {
1038 *emsg = "failed stop FIS RX";
1039 return rc;
1040 }
1041
Tejun Heo0be0aa92006-07-26 15:59:26 +09001042 return 0;
1043}
1044
Tejun Heo4447d352007-04-17 23:44:08 +09001045static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001046{
Tejun Heo4447d352007-04-17 23:44:08 +09001047 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001048 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001049 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001050 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001051
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001052 /* we must be in AHCI mode, before using anything
1053 * AHCI-specific, such as HOST_RESET.
1054 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001055 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001056
1057 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001058 if (!ahci_skip_host_reset) {
1059 tmp = readl(mmio + HOST_CTL);
1060 if ((tmp & HOST_RESET) == 0) {
1061 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1062 readl(mmio + HOST_CTL); /* flush */
1063 }
Tejun Heod91542c2006-07-26 15:59:26 +09001064
Tejun Heoa22e6442008-03-10 10:25:25 +09001065 /* reset must complete within 1 second, or
1066 * the hardware should be considered fried.
1067 */
1068 ssleep(1);
Tejun Heod91542c2006-07-26 15:59:26 +09001069
Tejun Heoa22e6442008-03-10 10:25:25 +09001070 tmp = readl(mmio + HOST_CTL);
1071 if (tmp & HOST_RESET) {
1072 dev_printk(KERN_ERR, host->dev,
1073 "controller reset failed (0x%x)\n", tmp);
1074 return -EIO;
1075 }
Tejun Heod91542c2006-07-26 15:59:26 +09001076
Tejun Heoa22e6442008-03-10 10:25:25 +09001077 /* turn on AHCI mode */
1078 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001079
Tejun Heoa22e6442008-03-10 10:25:25 +09001080 /* Some registers might be cleared on reset. Restore
1081 * initial values.
1082 */
1083 ahci_restore_initial_config(host);
1084 } else
1085 dev_printk(KERN_INFO, host->dev,
1086 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001087
1088 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1089 u16 tmp16;
1090
1091 /* configure PCS */
1092 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001093 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1094 tmp16 |= hpriv->port_map;
1095 pci_write_config_word(pdev, 0x92, tmp16);
1096 }
Tejun Heod91542c2006-07-26 15:59:26 +09001097 }
1098
1099 return 0;
1100}
1101
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001102static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1103 int port_no, void __iomem *mmio,
1104 void __iomem *port_mmio)
1105{
1106 const char *emsg = NULL;
1107 int rc;
1108 u32 tmp;
1109
1110 /* make sure port is not active */
1111 rc = ahci_deinit_port(ap, &emsg);
1112 if (rc)
1113 dev_printk(KERN_WARNING, &pdev->dev,
1114 "%s (%d)\n", emsg, rc);
1115
1116 /* clear SError */
1117 tmp = readl(port_mmio + PORT_SCR_ERR);
1118 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1119 writel(tmp, port_mmio + PORT_SCR_ERR);
1120
1121 /* clear port IRQ */
1122 tmp = readl(port_mmio + PORT_IRQ_STAT);
1123 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1124 if (tmp)
1125 writel(tmp, port_mmio + PORT_IRQ_STAT);
1126
1127 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1128}
1129
Tejun Heo4447d352007-04-17 23:44:08 +09001130static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001131{
Tejun Heo417a1a62007-09-23 13:19:55 +09001132 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001133 struct pci_dev *pdev = to_pci_dev(host->dev);
1134 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001135 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001136 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001137 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001138 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001139
Tejun Heo417a1a62007-09-23 13:19:55 +09001140 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001141 if (pdev->device == 0x6121)
1142 mv = 2;
1143 else
1144 mv = 4;
1145 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001146
1147 writel(0, port_mmio + PORT_IRQ_MASK);
1148
1149 /* clear port IRQ */
1150 tmp = readl(port_mmio + PORT_IRQ_STAT);
1151 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1152 if (tmp)
1153 writel(tmp, port_mmio + PORT_IRQ_STAT);
1154 }
1155
Tejun Heo4447d352007-04-17 23:44:08 +09001156 for (i = 0; i < host->n_ports; i++) {
1157 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001158
Jeff Garzikcd70c262007-07-08 02:29:42 -04001159 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001160 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001161 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001162
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001163 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001164 }
1165
1166 tmp = readl(mmio + HOST_CTL);
1167 VPRINTK("HOST_CTL 0x%x\n", tmp);
1168 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1169 tmp = readl(mmio + HOST_CTL);
1170 VPRINTK("HOST_CTL 0x%x\n", tmp);
1171}
1172
Jeff Garzika8785392008-02-28 15:43:48 -05001173static void ahci_dev_config(struct ata_device *dev)
1174{
1175 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1176
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001177 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001178 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001179 ata_dev_printk(dev, KERN_INFO,
1180 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1181 }
Jeff Garzika8785392008-02-28 15:43:48 -05001182}
1183
Tejun Heo422b7592005-12-19 22:37:17 +09001184static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185{
Tejun Heo4447d352007-04-17 23:44:08 +09001186 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001188 u32 tmp;
1189
1190 tmp = readl(port_mmio + PORT_SIG);
1191 tf.lbah = (tmp >> 24) & 0xff;
1192 tf.lbam = (tmp >> 16) & 0xff;
1193 tf.lbal = (tmp >> 8) & 0xff;
1194 tf.nsect = (tmp) & 0xff;
1195
1196 return ata_dev_classify(&tf);
1197}
1198
Tejun Heo12fad3f2006-05-15 21:03:55 +09001199static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1200 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001201{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001202 dma_addr_t cmd_tbl_dma;
1203
1204 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1205
1206 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1207 pp->cmd_slot[tag].status = 0;
1208 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1209 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001210}
1211
Tejun Heod2e75df2007-07-16 14:29:39 +09001212static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001213{
Tejun Heo350756f2008-04-07 22:47:21 +09001214 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001215 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001216 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001217 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001218 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001219
Tejun Heod2e75df2007-07-16 14:29:39 +09001220 /* do we need to kick the port? */
Tejun Heo520d06f2008-04-07 22:47:21 +09001221 busy = status & (ATA_BUSY | ATA_DRQ);
Tejun Heod2e75df2007-07-16 14:29:39 +09001222 if (!busy && !force_restart)
1223 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001224
Tejun Heod2e75df2007-07-16 14:29:39 +09001225 /* stop engine */
1226 rc = ahci_stop_engine(ap);
1227 if (rc)
1228 goto out_restart;
1229
1230 /* need to do CLO? */
1231 if (!busy) {
1232 rc = 0;
1233 goto out_restart;
1234 }
1235
1236 if (!(hpriv->cap & HOST_CAP_CLO)) {
1237 rc = -EOPNOTSUPP;
1238 goto out_restart;
1239 }
1240
1241 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001242 tmp = readl(port_mmio + PORT_CMD);
1243 tmp |= PORT_CMD_CLO;
1244 writel(tmp, port_mmio + PORT_CMD);
1245
Tejun Heod2e75df2007-07-16 14:29:39 +09001246 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001247 tmp = ata_wait_register(port_mmio + PORT_CMD,
1248 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1249 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001250 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001251
Tejun Heod2e75df2007-07-16 14:29:39 +09001252 /* restart engine */
1253 out_restart:
1254 ahci_start_engine(ap);
1255 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001256}
1257
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001258static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1259 struct ata_taskfile *tf, int is_cmd, u16 flags,
1260 unsigned long timeout_msec)
1261{
1262 const u32 cmd_fis_len = 5; /* five dwords */
1263 struct ahci_port_priv *pp = ap->private_data;
1264 void __iomem *port_mmio = ahci_port_base(ap);
1265 u8 *fis = pp->cmd_tbl;
1266 u32 tmp;
1267
1268 /* prep the command */
1269 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1270 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1271
1272 /* issue & wait */
1273 writel(1, port_mmio + PORT_CMD_ISSUE);
1274
1275 if (timeout_msec) {
1276 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1277 1, timeout_msec);
1278 if (tmp & 0x1) {
1279 ahci_kick_engine(ap, 1);
1280 return -EBUSY;
1281 }
1282 } else
1283 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1284
1285 return 0;
1286}
1287
Shane Huangbd172432008-06-10 15:52:04 +08001288static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1289 int pmp, unsigned long deadline,
1290 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001291{
Tejun Heocc0680a2007-08-06 18:36:23 +09001292 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001293 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001294 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001295 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001296 int rc;
1297
1298 DPRINTK("ENTER\n");
1299
1300 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001301 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001302 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001303 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001304 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001305
Tejun Heocc0680a2007-08-06 18:36:23 +09001306 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001307
1308 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001309 msecs = 0;
1310 now = jiffies;
1311 if (time_after(now, deadline))
1312 msecs = jiffies_to_msecs(deadline - now);
1313
Tejun Heo4658f792006-03-22 21:07:03 +09001314 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001315 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001316 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001317 rc = -EIO;
1318 reason = "1st FIS failed";
1319 goto fail;
1320 }
1321
1322 /* spec says at least 5us, but be generous and sleep for 1ms */
1323 msleep(1);
1324
1325 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001326 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001327 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001328
Tejun Heo705e76b2008-04-07 22:47:19 +09001329 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001330 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +09001331 /* link occupied, -ENODEV too is an error */
1332 if (rc) {
1333 reason = "device not ready";
1334 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001335 }
Tejun Heo9b893912007-02-02 16:50:52 +09001336 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001337
1338 DPRINTK("EXIT, class=%u\n", *class);
1339 return 0;
1340
Tejun Heo4658f792006-03-22 21:07:03 +09001341 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001342 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001343 return rc;
1344}
1345
Shane Huangbd172432008-06-10 15:52:04 +08001346static int ahci_check_ready(struct ata_link *link)
1347{
1348 void __iomem *port_mmio = ahci_port_base(link->ap);
1349 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1350
1351 return ata_check_ready(status);
1352}
1353
1354static int ahci_softreset(struct ata_link *link, unsigned int *class,
1355 unsigned long deadline)
1356{
1357 int pmp = sata_srst_pmp(link);
1358
1359 DPRINTK("ENTER\n");
1360
1361 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1362}
1363
1364static int ahci_sb600_check_ready(struct ata_link *link)
1365{
1366 void __iomem *port_mmio = ahci_port_base(link->ap);
1367 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1368 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1369
1370 /*
1371 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1372 * which can save timeout delay.
1373 */
1374 if (irq_status & PORT_IRQ_BAD_PMP)
1375 return -EIO;
1376
1377 return ata_check_ready(status);
1378}
1379
1380static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1381 unsigned long deadline)
1382{
1383 struct ata_port *ap = link->ap;
1384 void __iomem *port_mmio = ahci_port_base(ap);
1385 int pmp = sata_srst_pmp(link);
1386 int rc;
1387 u32 irq_sts;
1388
1389 DPRINTK("ENTER\n");
1390
1391 rc = ahci_do_softreset(link, class, pmp, deadline,
1392 ahci_sb600_check_ready);
1393
1394 /*
1395 * Soft reset fails on some ATI chips with IPMS set when PMP
1396 * is enabled but SATA HDD/ODD is connected to SATA port,
1397 * do soft reset again to port 0.
1398 */
1399 if (rc == -EIO) {
1400 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1401 if (irq_sts & PORT_IRQ_BAD_PMP) {
1402 ata_link_printk(link, KERN_WARNING,
1403 "failed due to HW bug, retry pmp=0\n");
1404 rc = ahci_do_softreset(link, class, 0, deadline,
1405 ahci_check_ready);
1406 }
1407 }
1408
1409 return rc;
1410}
1411
Tejun Heocc0680a2007-08-06 18:36:23 +09001412static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001413 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001414{
Tejun Heo9dadd452008-04-07 22:47:19 +09001415 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001416 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001417 struct ahci_port_priv *pp = ap->private_data;
1418 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1419 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001420 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001421 int rc;
1422
1423 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Tejun Heo4447d352007-04-17 23:44:08 +09001425 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001426
1427 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001428 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001429 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001430 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001431
Tejun Heo9dadd452008-04-07 22:47:19 +09001432 rc = sata_link_hardreset(link, timing, deadline, &online,
1433 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001434
Tejun Heo4447d352007-04-17 23:44:08 +09001435 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
Tejun Heo9dadd452008-04-07 22:47:19 +09001437 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001438 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439
Tejun Heo4bd00f62006-02-11 16:26:02 +09001440 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1441 return rc;
1442}
1443
Tejun Heocc0680a2007-08-06 18:36:23 +09001444static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001445 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001446{
Tejun Heocc0680a2007-08-06 18:36:23 +09001447 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001448 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001449 int rc;
1450
1451 DPRINTK("ENTER\n");
1452
Tejun Heo4447d352007-04-17 23:44:08 +09001453 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001454
Tejun Heocc0680a2007-08-06 18:36:23 +09001455 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001456 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001457
Tejun Heo4447d352007-04-17 23:44:08 +09001458 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001459
1460 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1461
1462 /* vt8251 doesn't clear BSY on signature FIS reception,
1463 * request follow-up softreset.
1464 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001465 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001466}
1467
Tejun Heoedc93052007-10-25 14:59:16 +09001468static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1469 unsigned long deadline)
1470{
1471 struct ata_port *ap = link->ap;
1472 struct ahci_port_priv *pp = ap->private_data;
1473 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1474 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001475 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001476 int rc;
1477
1478 ahci_stop_engine(ap);
1479
1480 /* clear D2H reception area to properly wait for D2H FIS */
1481 ata_tf_init(link->device, &tf);
1482 tf.command = 0x80;
1483 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1484
1485 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001486 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001487
1488 ahci_start_engine(ap);
1489
Tejun Heoedc93052007-10-25 14:59:16 +09001490 /* The pseudo configuration device on SIMG4726 attached to
1491 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1492 * hardreset if no device is attached to the first downstream
1493 * port && the pseudo device locks up on SRST w/ PMP==0. To
1494 * work around this, wait for !BSY only briefly. If BSY isn't
1495 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1496 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1497 *
1498 * Wait for two seconds. Devices attached to downstream port
1499 * which can't process the following IDENTIFY after this will
1500 * have to be reset again. For most cases, this should
1501 * suffice while making probing snappish enough.
1502 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001503 if (online) {
1504 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1505 ahci_check_ready);
1506 if (rc)
1507 ahci_kick_engine(ap, 0);
1508 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001509 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001510}
1511
Tejun Heocc0680a2007-08-06 18:36:23 +09001512static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001513{
Tejun Heocc0680a2007-08-06 18:36:23 +09001514 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001515 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001516 u32 new_tmp, tmp;
1517
Tejun Heo203c75b2008-04-07 22:47:18 +09001518 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001519
1520 /* Make sure port's ATAPI bit is set appropriately */
1521 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001522 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001523 new_tmp |= PORT_CMD_ATAPI;
1524 else
1525 new_tmp &= ~PORT_CMD_ATAPI;
1526 if (new_tmp != tmp) {
1527 writel(new_tmp, port_mmio + PORT_CMD);
1528 readl(port_mmio + PORT_CMD); /* flush */
1529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530}
1531
Tejun Heo12fad3f2006-05-15 21:03:55 +09001532static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001534 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001535 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1536 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
1538 VPRINTK("ENTER\n");
1539
1540 /*
1541 * Next, the S/G list.
1542 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001543 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001544 dma_addr_t addr = sg_dma_address(sg);
1545 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Tejun Heoff2aeb12007-12-05 16:43:11 +09001547 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1548 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1549 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001551
Tejun Heoff2aeb12007-12-05 16:43:11 +09001552 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553}
1554
1555static void ahci_qc_prep(struct ata_queued_cmd *qc)
1556{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001557 struct ata_port *ap = qc->ap;
1558 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001559 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001560 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 u32 opts;
1562 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001563 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
1565 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 * Fill in command table information. First, the header,
1567 * a SATA Register - Host to Device command FIS.
1568 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001569 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1570
Tejun Heo7d50b602007-09-23 13:19:54 +09001571 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001572 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001573 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1574 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001575 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Tejun Heocc9278e2006-02-10 17:25:47 +09001577 n_elem = 0;
1578 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001579 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Tejun Heocc9278e2006-02-10 17:25:47 +09001581 /*
1582 * Fill in command slot information.
1583 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001584 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001585 if (qc->tf.flags & ATA_TFLAG_WRITE)
1586 opts |= AHCI_CMD_WRITE;
1587 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001588 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001589
Tejun Heo12fad3f2006-05-15 21:03:55 +09001590 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591}
1592
Tejun Heo78cd52d2006-05-15 20:58:29 +09001593static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
Tejun Heo417a1a62007-09-23 13:19:55 +09001595 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001596 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001597 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1598 struct ata_link *link = NULL;
1599 struct ata_queued_cmd *active_qc;
1600 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001601 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Tejun Heo7d50b602007-09-23 13:19:54 +09001603 /* determine active link */
1604 ata_port_for_each_link(link, ap)
1605 if (ata_link_active(link))
1606 break;
1607 if (!link)
1608 link = &ap->link;
1609
1610 active_qc = ata_qc_from_tag(ap, link->active_tag);
1611 active_ehi = &link->eh_info;
1612
1613 /* record irq stat */
1614 ata_ehi_clear_desc(host_ehi);
1615 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001616
Tejun Heo78cd52d2006-05-15 20:58:29 +09001617 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001618 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001619 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001620 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
Tejun Heo41669552006-11-29 11:33:14 +09001622 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001623 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001624 irq_stat &= ~PORT_IRQ_IF_ERR;
1625
Conke Hu55a61602007-03-27 18:33:05 +08001626 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001627 /* If qc is active, charge it; otherwise, the active
1628 * link. There's no active qc on NCQ errors. It will
1629 * be determined by EH by reading log page 10h.
1630 */
1631 if (active_qc)
1632 active_qc->err_mask |= AC_ERR_DEV;
1633 else
1634 active_ehi->err_mask |= AC_ERR_DEV;
1635
Tejun Heo417a1a62007-09-23 13:19:55 +09001636 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001637 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001638 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Tejun Heo78cd52d2006-05-15 20:58:29 +09001640 if (irq_stat & PORT_IRQ_UNK_FIS) {
1641 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Tejun Heo7d50b602007-09-23 13:19:54 +09001643 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001644 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001645 ata_ehi_push_desc(active_ehi,
1646 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001647 unk[0], unk[1], unk[2], unk[3]);
1648 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001649
Tejun Heo071f44b2008-04-07 22:47:22 +09001650 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001651 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001652 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001653 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1654 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001655
Tejun Heo7d50b602007-09-23 13:19:54 +09001656 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1657 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001658 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001659 ata_ehi_push_desc(host_ehi, "host bus error");
1660 }
1661
1662 if (irq_stat & PORT_IRQ_IF_ERR) {
1663 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001664 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001665 ata_ehi_push_desc(host_ehi, "interface fatal error");
1666 }
1667
1668 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1669 ata_ehi_hotplugged(host_ehi);
1670 ata_ehi_push_desc(host_ehi, "%s",
1671 irq_stat & PORT_IRQ_CONNECT ?
1672 "connection status changed" : "PHY RDY changed");
1673 }
1674
1675 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Tejun Heo78cd52d2006-05-15 20:58:29 +09001677 if (irq_stat & PORT_IRQ_FREEZE)
1678 ata_port_freeze(ap);
1679 else
1680 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681}
1682
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001683static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684{
Tejun Heo350756f2008-04-07 22:47:21 +09001685 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001686 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001687 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001688 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001689 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001690 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001691 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
1693 status = readl(port_mmio + PORT_IRQ_STAT);
1694 writel(status, port_mmio + PORT_IRQ_STAT);
1695
Tejun Heob06ce3e2007-10-09 15:06:48 +09001696 /* ignore BAD_PMP while resetting */
1697 if (unlikely(resetting))
1698 status &= ~PORT_IRQ_BAD_PMP;
1699
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001700 /* If we are getting PhyRdy, this is
1701 * just a power state change, we should
1702 * clear out this, plus the PhyRdy/Comm
1703 * Wake bits from Serror
1704 */
1705 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1706 (status & PORT_IRQ_PHYRDY)) {
1707 status &= ~PORT_IRQ_PHYRDY;
1708 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1709 }
1710
Tejun Heo78cd52d2006-05-15 20:58:29 +09001711 if (unlikely(status & PORT_IRQ_ERROR)) {
1712 ahci_error_intr(ap, status);
1713 return;
1714 }
1715
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001716 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001717 /* If SNotification is available, leave notification
1718 * handling to sata_async_notification(). If not,
1719 * emulate it by snooping SDB FIS RX area.
1720 *
1721 * Snooping FIS RX area is probably cheaper than
1722 * poking SNotification but some constrollers which
1723 * implement SNotification, ICH9 for example, don't
1724 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001725 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001726 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001727 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001728 else {
1729 /* If the 'N' bit in word 0 of the FIS is set,
1730 * we just received asynchronous notification.
1731 * Tell libata about it.
1732 */
1733 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1734 u32 f0 = le32_to_cpu(f[0]);
1735
1736 if (f0 & (1 << 15))
1737 sata_async_notification(ap);
1738 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001739 }
1740
Tejun Heo7d50b602007-09-23 13:19:54 +09001741 /* pp->active_link is valid iff any command is in flight */
1742 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001743 qc_active = readl(port_mmio + PORT_SCR_ACT);
1744 else
1745 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1746
Tejun Heo79f97da2008-04-07 22:47:20 +09001747 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001748
Tejun Heo459ad682007-12-07 12:46:23 +09001749 /* while resetting, invalid completions are expected */
1750 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001751 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001752 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001753 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755}
1756
David Howells7d12e782006-10-05 14:55:46 +01001757static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758{
Jeff Garzikcca39742006-08-24 03:19:22 -04001759 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 struct ahci_host_priv *hpriv;
1761 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001762 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 u32 irq_stat, irq_ack = 0;
1764
1765 VPRINTK("ENTER\n");
1766
Jeff Garzikcca39742006-08-24 03:19:22 -04001767 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001768 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
1770 /* sigh. 0xffffffff is a valid return from h/w */
1771 irq_stat = readl(mmio + HOST_IRQ_STAT);
1772 irq_stat &= hpriv->port_map;
1773 if (!irq_stat)
1774 return IRQ_NONE;
1775
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001776 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001778 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780
Jeff Garzik67846b32005-10-05 02:58:32 -04001781 if (!(irq_stat & (1 << i)))
1782 continue;
1783
Jeff Garzikcca39742006-08-24 03:19:22 -04001784 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001785 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001786 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001787 VPRINTK("port %u\n", i);
1788 } else {
1789 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001790 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001791 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001792 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001794
1795 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 }
1797
1798 if (irq_ack) {
1799 writel(irq_ack, mmio + HOST_IRQ_STAT);
1800 handled = 1;
1801 }
1802
Jeff Garzikcca39742006-08-24 03:19:22 -04001803 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
1805 VPRINTK("EXIT\n");
1806
1807 return IRQ_RETVAL(handled);
1808}
1809
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001810static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811{
1812 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001813 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001814 struct ahci_port_priv *pp = ap->private_data;
1815
1816 /* Keep track of the currently active link. It will be used
1817 * in completion path to determine whether NCQ phase is in
1818 * progress.
1819 */
1820 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
Tejun Heo12fad3f2006-05-15 21:03:55 +09001822 if (qc->tf.protocol == ATA_PROT_NCQ)
1823 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1824 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1826
1827 return 0;
1828}
1829
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09001830static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
1831{
1832 struct ahci_port_priv *pp = qc->ap->private_data;
1833 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1834
1835 ata_tf_from_fis(d2h_fis, &qc->result_tf);
1836 return true;
1837}
1838
Tejun Heo78cd52d2006-05-15 20:58:29 +09001839static void ahci_freeze(struct ata_port *ap)
1840{
Tejun Heo4447d352007-04-17 23:44:08 +09001841 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001842
1843 /* turn IRQ off */
1844 writel(0, port_mmio + PORT_IRQ_MASK);
1845}
1846
1847static void ahci_thaw(struct ata_port *ap)
1848{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001849 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001850 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001851 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001852 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001853
1854 /* clear IRQ */
1855 tmp = readl(port_mmio + PORT_IRQ_STAT);
1856 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001857 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001858
Tejun Heo1c954a42007-10-09 15:01:37 +09001859 /* turn IRQ back on */
1860 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001861}
1862
1863static void ahci_error_handler(struct ata_port *ap)
1864{
Tejun Heob51e9e52006-06-29 01:29:30 +09001865 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001866 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001867 ahci_stop_engine(ap);
1868 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001869 }
1870
Tejun Heoa1efdab2008-03-25 12:22:50 +09001871 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09001872}
1873
Tejun Heo78cd52d2006-05-15 20:58:29 +09001874static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1875{
1876 struct ata_port *ap = qc->ap;
1877
Tejun Heod2e75df2007-07-16 14:29:39 +09001878 /* make DMA engine forget about the failed command */
1879 if (qc->flags & ATA_QCFLAG_FAILED)
1880 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001881}
1882
Tejun Heo7d50b602007-09-23 13:19:54 +09001883static void ahci_pmp_attach(struct ata_port *ap)
1884{
1885 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001886 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001887 u32 cmd;
1888
1889 cmd = readl(port_mmio + PORT_CMD);
1890 cmd |= PORT_CMD_PMP;
1891 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001892
1893 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1894 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001895}
1896
1897static void ahci_pmp_detach(struct ata_port *ap)
1898{
1899 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001900 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001901 u32 cmd;
1902
1903 cmd = readl(port_mmio + PORT_CMD);
1904 cmd &= ~PORT_CMD_PMP;
1905 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001906
1907 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1908 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001909}
1910
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001911static int ahci_port_resume(struct ata_port *ap)
1912{
1913 ahci_power_up(ap);
1914 ahci_start_port(ap);
1915
Tejun Heo071f44b2008-04-07 22:47:22 +09001916 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09001917 ahci_pmp_attach(ap);
1918 else
1919 ahci_pmp_detach(ap);
1920
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001921 return 0;
1922}
1923
Tejun Heo438ac6d2007-03-02 17:31:26 +09001924#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001925static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1926{
Tejun Heoc1332872006-07-26 15:59:26 +09001927 const char *emsg = NULL;
1928 int rc;
1929
Tejun Heo4447d352007-04-17 23:44:08 +09001930 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001931 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001932 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001933 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001934 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001935 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001936 }
1937
1938 return rc;
1939}
1940
Tejun Heoc1332872006-07-26 15:59:26 +09001941static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1942{
Jeff Garzikcca39742006-08-24 03:19:22 -04001943 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001944 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001945 u32 ctl;
1946
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001947 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09001948 /* AHCI spec rev1.1 section 8.3.3:
1949 * Software must disable interrupts prior to requesting a
1950 * transition of the HBA to D3 state.
1951 */
1952 ctl = readl(mmio + HOST_CTL);
1953 ctl &= ~HOST_IRQ_EN;
1954 writel(ctl, mmio + HOST_CTL);
1955 readl(mmio + HOST_CTL); /* flush */
1956 }
1957
1958 return ata_pci_device_suspend(pdev, mesg);
1959}
1960
1961static int ahci_pci_device_resume(struct pci_dev *pdev)
1962{
Jeff Garzikcca39742006-08-24 03:19:22 -04001963 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001964 int rc;
1965
Tejun Heo553c4aa2006-12-26 19:39:50 +09001966 rc = ata_pci_device_do_resume(pdev);
1967 if (rc)
1968 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001969
1970 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001971 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001972 if (rc)
1973 return rc;
1974
Tejun Heo4447d352007-04-17 23:44:08 +09001975 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001976 }
1977
Jeff Garzikcca39742006-08-24 03:19:22 -04001978 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001979
1980 return 0;
1981}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001982#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001983
Tejun Heo254950c2006-07-26 15:59:25 +09001984static int ahci_port_start(struct ata_port *ap)
1985{
Jeff Garzikcca39742006-08-24 03:19:22 -04001986 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001987 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001988 void *mem;
1989 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09001990
Tejun Heo24dc5f32007-01-20 16:00:28 +09001991 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001992 if (!pp)
1993 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001994
Tejun Heo24dc5f32007-01-20 16:00:28 +09001995 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1996 GFP_KERNEL);
1997 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001998 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001999 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2000
2001 /*
2002 * First item in chunk of DMA memory: 32-slot command table,
2003 * 32 bytes each in size
2004 */
2005 pp->cmd_slot = mem;
2006 pp->cmd_slot_dma = mem_dma;
2007
2008 mem += AHCI_CMD_SLOT_SZ;
2009 mem_dma += AHCI_CMD_SLOT_SZ;
2010
2011 /*
2012 * Second item: Received-FIS area
2013 */
2014 pp->rx_fis = mem;
2015 pp->rx_fis_dma = mem_dma;
2016
2017 mem += AHCI_RX_FIS_SZ;
2018 mem_dma += AHCI_RX_FIS_SZ;
2019
2020 /*
2021 * Third item: data area for storing a single command
2022 * and its scatter-gather table
2023 */
2024 pp->cmd_tbl = mem;
2025 pp->cmd_tbl_dma = mem_dma;
2026
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002027 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002028 * Save off initial list of interrupts to be enabled.
2029 * This could be changed later
2030 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002031 pp->intr_mask = DEF_PORT_IRQ;
2032
Tejun Heo254950c2006-07-26 15:59:25 +09002033 ap->private_data = pp;
2034
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002035 /* engage engines, captain */
2036 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002037}
2038
2039static void ahci_port_stop(struct ata_port *ap)
2040{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002041 const char *emsg = NULL;
2042 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002043
Tejun Heo0be0aa92006-07-26 15:59:26 +09002044 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002045 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002046 if (rc)
2047 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002048}
2049
Tejun Heo4447d352007-04-17 23:44:08 +09002050static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 if (using_dac &&
2055 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2056 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2057 if (rc) {
2058 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2059 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002060 dev_printk(KERN_ERR, &pdev->dev,
2061 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 return rc;
2063 }
2064 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 } else {
2066 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2067 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002068 dev_printk(KERN_ERR, &pdev->dev,
2069 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 return rc;
2071 }
2072 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2073 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002074 dev_printk(KERN_ERR, &pdev->dev,
2075 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 return rc;
2077 }
2078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 return 0;
2080}
2081
Tejun Heo4447d352007-04-17 23:44:08 +09002082static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083{
Tejun Heo4447d352007-04-17 23:44:08 +09002084 struct ahci_host_priv *hpriv = host->private_data;
2085 struct pci_dev *pdev = to_pci_dev(host->dev);
2086 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 u32 vers, cap, impl, speed;
2088 const char *speed_s;
2089 u16 cc;
2090 const char *scc_s;
2091
2092 vers = readl(mmio + HOST_VERSION);
2093 cap = hpriv->cap;
2094 impl = hpriv->port_map;
2095
2096 speed = (cap >> 20) & 0xf;
2097 if (speed == 1)
2098 speed_s = "1.5";
2099 else if (speed == 2)
2100 speed_s = "3";
2101 else
2102 speed_s = "?";
2103
2104 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002105 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002107 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002109 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 scc_s = "RAID";
2111 else
2112 scc_s = "unknown";
2113
Jeff Garzika9524a72005-10-30 14:39:11 -05002114 dev_printk(KERN_INFO, &pdev->dev,
2115 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002117 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002119 (vers >> 24) & 0xff,
2120 (vers >> 16) & 0xff,
2121 (vers >> 8) & 0xff,
2122 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
2124 ((cap >> 8) & 0x1f) + 1,
2125 (cap & 0x1f) + 1,
2126 speed_s,
2127 impl,
2128 scc_s);
2129
Jeff Garzika9524a72005-10-30 14:39:11 -05002130 dev_printk(KERN_INFO, &pdev->dev,
2131 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002132 "%s%s%s%s%s%s%s"
2133 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002134 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
2136 cap & (1 << 31) ? "64bit " : "",
2137 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002138 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 cap & (1 << 28) ? "ilck " : "",
2140 cap & (1 << 27) ? "stag " : "",
2141 cap & (1 << 26) ? "pm " : "",
2142 cap & (1 << 25) ? "led " : "",
2143
2144 cap & (1 << 24) ? "clo " : "",
2145 cap & (1 << 19) ? "nz " : "",
2146 cap & (1 << 18) ? "only " : "",
2147 cap & (1 << 17) ? "pmp " : "",
2148 cap & (1 << 15) ? "pio " : "",
2149 cap & (1 << 14) ? "slum " : "",
2150 cap & (1 << 13) ? "part " : ""
2151 );
2152}
2153
Tejun Heoedc93052007-10-25 14:59:16 +09002154/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2155 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2156 * support PMP and the 4726 either directly exports the device
2157 * attached to the first downstream port or acts as a hardware storage
2158 * controller and emulate a single ATA device (can be RAID 0/1 or some
2159 * other configuration).
2160 *
2161 * When there's no device attached to the first downstream port of the
2162 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2163 * configure the 4726. However, ATA emulation of the device is very
2164 * lame. It doesn't send signature D2H Reg FIS after the initial
2165 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2166 *
2167 * The following function works around the problem by always using
2168 * hardreset on the port and not depending on receiving signature FIS
2169 * afterward. If signature FIS isn't received soon, ATA class is
2170 * assumed without follow-up softreset.
2171 */
2172static void ahci_p5wdh_workaround(struct ata_host *host)
2173{
2174 static struct dmi_system_id sysids[] = {
2175 {
2176 .ident = "P5W DH Deluxe",
2177 .matches = {
2178 DMI_MATCH(DMI_SYS_VENDOR,
2179 "ASUSTEK COMPUTER INC"),
2180 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2181 },
2182 },
2183 { }
2184 };
2185 struct pci_dev *pdev = to_pci_dev(host->dev);
2186
2187 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2188 dmi_check_system(sysids)) {
2189 struct ata_port *ap = host->ports[1];
2190
2191 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2192 "Deluxe on-board SIMG4726 workaround\n");
2193
2194 ap->ops = &ahci_p5wdh_ops;
2195 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2196 }
2197}
2198
Tejun Heo24dc5f32007-01-20 16:00:28 +09002199static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200{
2201 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09002202 unsigned int board_id = ent->driver_data;
2203 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09002204 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002205 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002207 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002208 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
2210 VPRINTK("ENTER\n");
2211
Tejun Heo12fad3f2006-05-15 21:03:55 +09002212 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2213
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002215 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Tejun Heo4447d352007-04-17 23:44:08 +09002217 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002218 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219 if (rc)
2220 return rc;
2221
Tejun Heodea55132008-03-11 19:52:31 +09002222 /* AHCI controllers often implement SFF compatible interface.
2223 * Grab all PCI BARs just in case.
2224 */
2225 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002226 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002227 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002228 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002229 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230
Tejun Heoc4f77922007-12-06 15:09:43 +09002231 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2232 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2233 u8 map;
2234
2235 /* ICH6s share the same PCI ID for both piix and ahci
2236 * modes. Enabling ahci mode while MAP indicates
2237 * combined mode is a bad idea. Yield to ata_piix.
2238 */
2239 pci_read_config_byte(pdev, ICH_MAP, &map);
2240 if (map & 0x3) {
2241 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2242 "combined mode, can't enable AHCI mode\n");
2243 return -ENODEV;
2244 }
2245 }
2246
Tejun Heo24dc5f32007-01-20 16:00:28 +09002247 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2248 if (!hpriv)
2249 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002250 hpriv->flags |= (unsigned long)pi.private_data;
2251
Tejun Heoe297d992008-06-10 00:13:04 +09002252 /* MCP65 revision A1 and A2 can't do MSI */
2253 if (board_id == board_ahci_mcp65 &&
2254 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
2255 hpriv->flags |= AHCI_HFLAG_NO_MSI;
2256
Tejun Heo417a1a62007-09-23 13:19:55 +09002257 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2258 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259
Tejun Heo4447d352007-04-17 23:44:08 +09002260 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002261 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
Tejun Heo4447d352007-04-17 23:44:08 +09002263 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002264 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002265 pi.flags |= ATA_FLAG_NCQ;
2266
Tejun Heo7d50b602007-09-23 13:19:54 +09002267 if (hpriv->cap & HOST_CAP_PMP)
2268 pi.flags |= ATA_FLAG_PMP;
2269
Tejun Heo837f5f82008-02-06 15:13:51 +09002270 /* CAP.NP sometimes indicate the index of the last enabled
2271 * port, at other times, that of the last possible port, so
2272 * determining the maximum port number requires looking at
2273 * both CAP.NP and port_map.
2274 */
2275 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2276
2277 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002278 if (!host)
2279 return -ENOMEM;
2280 host->iomap = pcim_iomap_table(pdev);
2281 host->private_data = hpriv;
2282
2283 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002284 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002285
Tejun Heocbcdd872007-08-18 13:14:55 +09002286 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2287 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2288 0x100 + ap->port_no * 0x80, "port");
2289
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002290 /* set initial link pm policy */
2291 ap->pm_policy = NOT_AVAILABLE;
2292
Jeff Garzikdab632e2007-05-28 08:33:01 -04002293 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002294 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04002295 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002296 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
Tejun Heoedc93052007-10-25 14:59:16 +09002298 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2299 ahci_p5wdh_workaround(host);
2300
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002302 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002304 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
Tejun Heo4447d352007-04-17 23:44:08 +09002306 rc = ahci_reset_controller(host);
2307 if (rc)
2308 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002309
Tejun Heo4447d352007-04-17 23:44:08 +09002310 ahci_init_controller(host);
2311 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
Tejun Heo4447d352007-04-17 23:44:08 +09002313 pci_set_master(pdev);
2314 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2315 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002316}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
2318static int __init ahci_init(void)
2319{
Pavel Roskinb7887192006-08-10 18:13:18 +09002320 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321}
2322
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323static void __exit ahci_exit(void)
2324{
2325 pci_unregister_driver(&ahci_pci_driver);
2326}
2327
2328
2329MODULE_AUTHOR("Jeff Garzik");
2330MODULE_DESCRIPTION("AHCI SATA low-level driver");
2331MODULE_LICENSE("GPL");
2332MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002333MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
2335module_init(ahci_init);
2336module_exit(ahci_exit);